







**[TPS7B86-Q1](https://www.ti.com/product/TPS7B86-Q1)** [SBVS362C](https://www.ti.com/lit/pdf/SBVS362) – JUNE 2020 – REVISED AUGUST 2022

**TPS7B86-Q1 Automotive, 500-mA, 40-V, Adjustable, Low-Dropout Regulator With Power-Good**

# **1 Features**

<span id="page-0-0"></span>**TEXAS** 

**INSTRUMENTS** 

- AEC-Q100 qualified for automotive applications:
	- Temperature grade 1:  $-40^{\circ}$ C to +125°C, T<sub>A</sub>
- Junction temperature:  $-40^{\circ}$ C to +150°C, T<sub>J</sub>
- Input voltage range:  $3 \vee 40 \vee (42 \vee \text{max})$
- Output voltage range:
	- Adjustable output: 1.2 V to 18 V
- Fixed 3.3-V and 5-V output
- Maximum output current: 500 mA
- Output voltage accuracy: ±0.85% (max)
- Low dropout voltage:
	- 475 mV (max) at 450 mA (V<sub>OUT</sub> ≥ 3.3 V)
- Low quiescent current:
	- 17 μA (typ) at light loads
	- 5 μA (max) when disabled
- Excellent line transient response:
	- $-$  ±2%  $V_{\text{OUT}}$  deviation during cold-crank
	- $-$  ±2% V<sub>OUT</sub> deviation (1-V/µs V<sub>IN</sub> slew rate)
	- Power-good with programmable delay period
- Stable with a 2.2-µF or larger capacitor
- [Functional Safety-Capable](https://www.ti.com/technologies/functional-safety/overview.html#commitment)
	- [Documentation available to aid functional safety](https://www.ti.com/product/TPS7B86-Q1)  [system design](https://www.ti.com/product/TPS7B86-Q1)
- Package options:
	- $-$  5-pin TO-252 package: 29.7°C/W R<sub>0.IA</sub>
	- 8-pin HSOIC-8 package with thermal pad: 41.8 $^{\circ}$ C/W R<sub>θJA</sub>

# **2 Applications**

- [Reconfigurable instrument clusters](http://www.ti.com/solution/reconfigurable-instrument-cluster)
- [Body control modules \(BCM\)](http://www.ti.com/solution/body-control-module-bcm)
- Always-on battery-connected applications:
	- [Automotive gateways](http://www.ti.com/solution/automotive-gateway)
	- [Remote keyless entries \(RKE\)](http://www.ti.com/solution/remote-keyless-entry-rke)



Line Transient Response (3-V/µs V<sub>IN</sub> Slew Rate)

# **3 Description**

The TPS7B86-Q1 is a low-dropout linear regulator designed to connect to the battery in automotive applications. The device has an input voltage range extending to 40 V, which allows the device to withstand transients (such as load dumps) that are anticipated in automotive systems. With only a 17 µA quiescent current at light loads, the device is an optimal solution for powering always-on components such as microcontrollers (MCUs) and controller area network (CAN) transceivers in standby systems.

The device has state-of-the-art transient response that allows the output to quickly react to changes in load or line (for example, during cold-crank conditions). Additionally, the device has a novel architecture that minimizes output overshoot when recovering from dropout. During normal operation, the device has a tight DC accuracy of ±0.85% over line, load, and temperature.

The power-good delay can be adjusted by external components, allowing the delay time to be configured to fit application-specific systems.

The device is available in thermally conductive packaging to allow the device components to efficiently transfer heat to the circuit board.





(1) For all available packages, see the orderable addendum at the end of the data sheet.



**Adjustable Output Voltage**

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,  $\overline{\textbf{44}}$  intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**





# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



<span id="page-2-0"></span>

# **5 Pin Configuration and Functions**



#### **Figure 5-1. KVU Package, 5-Pin TO-252 (Top View)**





#### **Table 5-1. Pin Functions**



<span id="page-4-0"></span>

# **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect devicereliability.

(2) The absolute maximum rating is VIN + 0.3 V or 20 V, whichever is smaller

#### **6.2 ESD Ratings**



(1) AEC Q100-002 indicates that HBM stressing shall be in accordancewith the ANSI/ESDA/JEDEC JS-001 specification.



## <span id="page-5-0"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



(1) Minimum pulse time on the EN pin is 100 µs.

(2) For robust EMI performance the minimum input capacitance is 500 nF.

 $(3)$  Effective output capacitance of 1  $\mu$ F minimum required for stability.

## **6.4 Thermal Information**



(1) The thermal data is based on the JEDEC standard high K profile,JESD 51-7. Two-signal, two-plane, four-layer board with 2-oz. copper. The copper pad is soldered tothe thermal land pattern. Also, correct attachment procedure must be incorporated.

(2) For more information about traditional and new thermal metrics,see the *[Semiconductor and IC PackageThermal Metrics](https://www.ti.com/lit/pdf/SPRA953)* application report.

<span id="page-6-0"></span>

## **6.5 Electrical Characteristics**

specified at T<sub>J</sub> = –40°C to +150°C, V<sub>IN</sub> = 13.5 V, I<sub>OUT</sub> = 0 mA, C<sub>OUT</sub> = 2.2 μF, 1 mΩ < C<sub>OUT</sub> ESR < 2 Ω, C<sub>IN</sub> = 1 μF, and V<sub>EN</sub> = 2 V (unless otherwise noted); typical values are at T」 = 25°C





# <span id="page-7-0"></span>**6.5 Electrical Characteristics (continued)**

specified at T<sub>J</sub> = –40°C to +150°C, V<sub>IN</sub> = 13.5 V, I<sub>OUT</sub> = 0 mA, C<sub>OUT</sub> = 2.2 μF, 1 mΩ < C<sub>OUT</sub> ESR < 2 Ω, C<sub>IN</sub> = 1 μF, and V<sub>EN</sub> = 2 V (unless otherwise noted); typical values are at T $_{\textrm{\scriptsize{J}}}$  = 25°C



(1) Power dissipation is limited to 2 W for device production testing purposes. The power dissipation can be higher during normal operation. See the thermal dissipation section for more information on how much power the device can dissipate while maintaining a junction temperature below 150℃.

(2) Specified by design.

(3) For the adjustable output this is tested in unity gain and resistor current is not included.

## **6.6 Switching Characteristics**

over operating free-air temperature range (unless otherwise noted)



<span id="page-8-0"></span>

## **6.7 Typical Characteristics**





























# <span id="page-15-0"></span>**7 Detailed Description**

# **7.1 Overview**

The TPS7B86-Q1 is a low-dropout linear regulator (LDO) with improved transient performance that allows for quick response to changes in line or load conditions. The device aslo features a novel output overshoot reduction feature that minimizes output overshoot during cold-crank conditions.

The integrated power-good and delay features allow for the system to notify down-stream components when the power is good and assist in sequencing requirements.

During normal operation, the device has a tight DC accuracy of ±0.85% over line, load, and temperature. The increased accuracy allows for the powering of sensitive analog loads or sensors.



# **7.2 Functional Block Diagrams**

**Figure 7-1. TPS7B86-Q1 Fixed Output Without PG**













## <span id="page-17-0"></span>**7.3 Feature Description**

## **7.3.1 Enable (EN)**

The enable pin for the device is an active-high pin. The output voltage is enabled when the voltage of the enable pin is greater than the high-level input voltage of the EN pin and disabled with the enable pin voltage is less than the low-level input voltage of the EN pin. If independent control of the output voltage is not needed, connect the enable pin to the input of the device.

#### **7.3.2 Power-Good (PG)**

The power-good (PG) pin is an open-drain output and can be connected to a regulated supply through an external pullup resistor. The maximum pullup voltage is listed as V<sub>PG</sub> in the *[Recommended Operating Conditions](#page-5-0)* table. For the PG pin to have a valid output, the voltage on the IN pin must be greater than  $V_{UVLO(RISING)}$ , as listed in the *[Electrical Characteristics](#page-6-0)* table. When V<sub>OUT</sub> exceeds V<sub>PG(TH, RISING)</sub>, the PG output is high impedance and the PG pin voltage pulls up to the connected regulated supply. When the regulated output falls below V<sub>PG(TH, FALLING</sub>), the open-drain output turns on and pulls the PG output low. If output voltage monitoring is not needed, the PG pin can be left floating or connected to ground.

By connecting a pullup resistor to an external supply, any downstream device can receive power-good (PG) as a logic signal that can be used for sequencing. Make sure that the external pullup supply voltage results in a valid logic signal for the receiving device.

#### **7.3.3 Adjustable Power-Good Delay Timer (DELAY)**

The power-good delay period is a function of the external capacitor on the DELAY pin. The adjustable delay configures the amount of time required before the PG pin becomes high. This delay is configured by connecting an external capacitor from this pin to GND. Figure 7-4 shows the typical timing diagram for the power-good delay pin. If the DELAY pin is left floating, the power-good delay is  $t_{(DLY)FIX)}$ . For more information on how to program the PG delay, see the *[Setting the Adjustable Power-Good Delay](#page-25-0)* section.



 $V_{(PG\_TH)}$  falling  $= V_{(PG\_TH)}$  rising  $- V_{(PG\_HYST)}$ .



#### **7.3.4 Undervoltage Lockout**

The device has an independent undervoltage lockout (UVLO) circuit that monitors the input voltage, allowing a controlled and consistent turn on and off of the output voltage. To prevent the device from turning off if the input drops during turn on, the UVLO has hysteresis as specified in the *[Electrical Characteristics](#page-6-0)* table.



#### **7.3.5 Thermal Shutdown**

The device contains a thermal shutdown protection circuit to disable the device when the junction temperature  $(\mathsf{T}_{\mathsf{J}})$  of the pass transistor rises to  $\mathsf{T}_{\mathsf{SD}(\mathsf{shutdown})}$  (typical). Thermal shutdown hysteresis assures that the device resets (turns on) when the temperature falls to  $T_{SD(reset)}$  (typical).

The thermal time-constant of the semiconductor die is fairly short, thus the device may cycle on and off when thermal shutdown is reached until power dissipation is reduced. Power dissipation during start-up can be high from large  $V_{IN} - V_{OUT}$  voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before start-up completes.

For reliable operation, limit the junction temperature to the maximum listed in the *[Recommended Operating](#page-5-0) [Conditions](#page-5-0)* table. Operation above this maximum temperature causes the device to exceed operational specifications. Although the internal protection circuitry of the device is designed to protect against thermal overall conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability.

#### **7.3.6 Current Limit**

The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a brick-wall scheme. In a high-load current fault, the brick-wall scheme limits the output current to the current limit  $(I_{CL})$ .  $I_{CL}$  is listed in the *[Electrical Characteristics](#page-6-0)* table.

The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brick-wall current limit, the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *[Know Your Limits](https://www.ti.com/lit/pdf/snva736)* application note.

Figure 7-5 shows a diagram of the current limit.







# <span id="page-19-0"></span>**7.4 Device Functional Modes**

### **7.4.1 Device Functional Mode Comparison**

Table 7-1 shows the conditions that lead to the different modes of operation. See the *[Electrical Characteristics](#page-6-0)*  table for parameter values.





## **7.4.2 Normal Operation**

The device regulates to the nominal output voltage when the following conditions are met:

- The input voltage is greater than the nominal output voltage plus the dropout voltage ( $V_{\text{OUT(nom)}} + V_{\text{DO}}$ )
- The output current is less than the current limit ( $I_{OUT}$  <  $I_{CL}$ )
- $\;$  The device junction temperature is less than the thermal shutdown temperature (T $_{\textrm{\scriptsize{J}}}$  < T $_{\textrm{\scriptsize{SD}}}$ )
- The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold

#### **7.4.3 Dropout Operation**

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output-voltage deviations.

When the device is in a steady dropout state (defined as when the device is in dropout,  $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , directly after being in a normal regulation state, but *not* during start up), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{\text{OUT(NOM)}}$  +  $V_{\text{DO}}$ ), the output voltage can overshoot for a short period of time while the device pulls the pass transistor back into the linear region.

#### **7.4.4 Disabled**

The output of the device can be shutdown by forcing the voltage of the enable pin to less than the maximum EN pin low-level input voltage (see the *[Electrical Characteristics](#page-6-0)* table). When disabled, the pass transistor is turned off and internal circuits are shutdown.

<span id="page-20-0"></span>

# **8 Application and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### **8.1 Application Information**

#### **8.1.1 Input and Output Capacitor Selection**

The TPS7B86-Q1 requires an output capacitor of 2.2 µF or larger (1 µF or larger capacitance) for stability and an equivalent series resistance (ESR) between 0.001 Ω and 2 Ω. For best transient performance, use X5R- and X7R-type ceramic capacitors because these capacitors have minimal variation in value and ESR over temperature. When choosing a capacitor for a specific application, be mindful of the DC bias characteristics for the capacitor. Higher output voltages cause a significant derating of the capacitor. For best performance, the maximum recommended output capacitance is 220 µF.

Although an input capacitor is not required for stability, good analog design practice is to connect a capacitor from IN to GND. Some input supplies have a high impedance, thus placing the input capacitor on the input supply helps reduce the input impedance. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. If the input supply has a high impedance over a large range of frequencies, several input capacitors can be used in parallel to lower the impedance over frequency. Use a higher-value capacitor if large, fast, rise-time load transients are anticipated, or if the device is located several inches from the input power source.

#### **8.1.2 Adjustable Device Feedback Resistor Selection**

The adjustable-version device requires external feedback divider resistors to set the output voltage.  $V_{OUT}$  is set using the feedback divider resistors,  $R_1$  and  $R_2$ , according to the following equation:

$$
V_{\text{OUT}} = V_{\text{FB}} \times (1 + R_1 / R_2) \tag{1}
$$

To ignore the FB pin current error term in the  $V_{OUT}$  equation, set the feedback divider current to 100x the FB pin current listed in the *[Electrical Characteristics](#page-6-0)* table. This setting provides the maximum feedback divider series resistance, as shown in the following equation:

$$
R_1 + R_2 \le V_{\text{OUT}} / (I_{\text{FB}} \times 100) \tag{2}
$$

#### **8.1.3 Feed-Forward Capacitor**

For the adjustable-voltage version device, a feed-forward capacitor ( $C_{FF}$ ) can be connected from the OUT pin to the FB pin.  $C_{FF}$  improves transient, noise, and PSRR performance, but is not required for regulator stability. Recommended C<sub>FF</sub> values are listed in the *[Recommended Operating Conditions](#page-5-0)* table. A higher capacitance C<sub>FF</sub> can be used; however, the start-up time increases. For a detailed description of C<sub>FF</sub> tradeoffs, see the *[Pros](https://www.ti.com/lit/pdf/SBVA042) [and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator](https://www.ti.com/lit/pdf/SBVA042)* application note.

 $C_{FF}$  and R<sub>1</sub> form a zero in the loop gain at frequency f<sub>Z</sub>, while C<sub>FF</sub>, R<sub>1</sub>, and R<sub>2</sub> form a pole in the loop gain at frequency  $f_P$ . C<sub>FF</sub> zero and pole frequencies can be calculated from the following equations:

$$
f_Z = 1 / (2 \times \pi \times C_{FF} \times R_1) \tag{3}
$$

$$
f_P = 1 / (2 \times \pi \times C_{FF} \times (R_1 || R_2))
$$
 (4)

#### **8.1.4 Dropout Voltage**

Dropout voltage (V<sub>DO</sub>) is defined as the input voltage minus the output voltage (V<sub>IN</sub> – V<sub>OUT</sub>) at the rated output current (I<sub>RATED</sub>), where the pass transistor is fully on. I<sub>RATED</sub> is the maximum I<sub>OUT</sub> listed in the *[Recommended](#page-5-0) [Operating Conditions](#page-5-0)* table. The pass transistor is in the ohmic or triode region of operation, and acts as a



switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well.

For a CMOS regulator, the dropout voltage is determined by the drain-source on-state resistance  $(R_{DS(ON)})$  of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. The following equation calculates the  $R_{DS(ON)}$  of the device.

$$
R_{DS(ON)} = \frac{V_{DO}}{I_{RATED}} \tag{5}
$$

## **8.1.5 Reverse Current**

Excessive reverse current can damage this device. Reverse current flows through the intrinsic body diode of the pass transistor instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device.

Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of  $V_{OUT} \leq V_{IN} + 0.3$  V.

- If the device has a large  $C<sub>OUT</sub>$  and the input supply collapses with little or no load current
- The output is biased when the input supply is not established
- The output is biased above the input supply

If reverse current flow is expected in the application, external protection is recommended to protect the device. Reverse current is not limited in the device, so external limiting is required if extended reverse voltage operation is anticipated.

#### 8.1.6 Power Dissipation (P<sub>D</sub>)

Circuit reliability requires consideration of the device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must have few or no other heat-generating devices that cause added thermal stress.

To first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. The following equation calculates power dissipation  $(P_D)$ .

$$
P_D = (V_{IN} - V_{OUT}) \times I_{OUT}
$$
 (6)

**Note**

Power dissipation can be minimized, and therefore greater efficiency can be achieved, by correct selection of the system voltage rails. For the lowest power dissipation use the minimum input voltage required for correct output regulation.

For devices with a thermal pad, the primary heat conduction path for the device package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area must contain an array of plated vias that conduct heat to additional copper planes for increased heat dissipation.

The maximum power dissipation determines the maximum allowable ambient temperature  $(T_A)$  for the device. According to the following equation, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance  $(R<sub>θ,JA</sub>)$  of the combined PCB and device package and the temperature of the ambient air  $(T_A)$ .

$$
T_J = T_A + (R_{\theta JA} \times P_D) \tag{7}
$$

Thermal resistance  $(R_{\theta,IA})$  is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The junction-to-ambient thermal resistance listed in the *[Thermal Information](#page-5-0)* table is determined by the JEDEC standard PCB and copper-spreading area, and is used as a relative measure of package thermal performance.



#### *8.1.6.1 Thermal Performance Versus Copper Area*

The most used thermal resistance parameter  $R_{\theta JA}$  is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The R<sub>θJA</sub> recorded in the *[Thermal Information](#page-5-0)* table is determined by the JEDEC standard (see Figure 8-1), PCB, and copper-spreading area, and is only used as a relative measure of package thermal performance. For a well-designed thermal layout, R<sub>0JA</sub> is actually the sum of the package junction-to-case (bottom) thermal resistance (R<sub>θJCbot</sub>) plus the thermal resistance contribution by the PCB copper.



**Figure 8-1. JEDEC Standard 2s2p PCB**

[Figure 8-2](#page-23-0) through [Figure 8-5](#page-23-0) illustrate the functions of  $R_{\theta JA}$  and  $\psi_{JB}$  versus copper area and thickness. These plots are generated with a 101.6-mm × 101.6-mm × 1.6-mm PCB of two and four layers. For the 4-layer board, inner planes use 1-oz copper thickness. Outer layers are simulated with both 1-oz and 2-oz copper thickness. A 2x3 (DDA package) or a 3×4 (KVU package) array of thermal vias with a 300-µm drill diameter and 25-µm copper plating is located beneath the thermal pad of the device. The thermal vias connect the top layer, the bottom layer and, in the case of the 4-layer board, the first inner GND plane. Each of the layers has a copper plane of equal area.

**INSTRUMENTS** 

Texas

<span id="page-23-0"></span>**[TPS7B86-Q1](https://www.ti.com/product/TPS7B86-Q1)** [SBVS362C](https://www.ti.com/lit/pdf/SBVS362) – JUNE 2020 – REVISED AUGUST 2022 **[www.ti.com](https://www.ti.com)**



#### *8.1.6.2 Power Dissipation Versus Ambient Temperature*

Figure 8-6 is based off of a JESD51-7 4-layer, high-K board. The allowable power dissipation was estimated using the following equation. As discussed in the *[An empirical analysis of the impact of board layout on LDO](https://www.ti.com/lit/pdf/SLVAE85) [thermal performance](https://www.ti.com/lit/pdf/SLVAE85)* application note, thermal dissipation can be improved in the JEDEC high-K layout by adding top layer copper and increasing the number of thermal vias. If a good thermal layout is used, the allowable thermal dissipation can be improved by up to 50%.

$$
T_A + R_{\theta J A} x P_D \le 150 \, ^\circ C \tag{8}
$$



**Figure 8-6. TPS7B86-Q1 Allowable Power Dissipation**



#### **8.1.7 Estimating Junction Temperature**

The JEDEC standard now recommends the use of psi (Ψ) thermal metrics to estimate the junction temperatures of the linear regulator when in-circuit on a typical PCB board application. These metrics are not thermal resistance parameters and instead offer a practical and relative way to estimate junction temperature. These psi metrics are determined to be significantly independent of the copper area available for heat-spreading. The *[Thermal Information](#page-5-0)* table lists the primary thermal metrics, which are the junction-to-top characterization parameter ( $\psi_{JT}$ ) and junction-to-board characterization parameter ( $\psi_{JB}$ ). These parameters provide two methods for calculating the junction temperature  $(\mathsf{T_{J}})$ , as described in the following equations. Use the junction-to-top characterization parameter ( $\psi_{JT}$ ) with the temperature at the center-top of device package ( $T_T$ ) to calculate the junction temperature. Use the junction-to-board characterization parameter  $(\psi_{JB})$  with the PCB surface temperature 1 mm from the device package  $(T<sub>B</sub>)$  to calculate the junction temperature.

$$
T_J = T_T + \psi_{JT} \times P_D \tag{9}
$$

where:

- $P_D$  is the dissipated power
- $\bullet$  T<sub>T</sub> is the temperature at the center-top of the device package

$$
T_J = T_B + \psi_{JB} \times P_D \tag{10}
$$

where

 $\cdot$  T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge

For detailed information on the thermal metrics and how to use them, see the *[Semiconductor and IC Package](https://www.ti.com/lit/pdf/SPRA953) Thermal Metrics* [application note](https://www.ti.com/lit/pdf/SPRA953).



#### <span id="page-25-0"></span>**8.1.8 Power-Good**

#### *8.1.8.1 Setting the Adjustable Power-Good Delay*

The power-good delay time can be set in two ways: either by floating the DELAY pin or by connecting a capacitor from this pin to GND. When the DELAY pin is floating, the time defaults to  $t_{(DLY~FIX)}$ . The delay time is set by the following equation if a capacitor is connected between the DELAY pin and GND.

$$
t = t_{(DLY\_FIX)} + C_{DELAY}\left(\frac{V_{DLY(TH)}}{I_{DLY(CHARGE)}}\right)
$$

(11)

## **8.2 Typical Application**

Figure 8-7 shows a typical application circuit for the TPS7B86-Q1. TI recommends a low-ESR ceramic capacitor with a dielectric of type X5R or X7R.



**Figure 8-7. Typical Application Schematic for the TPS7B86-Q1** 

#### **8.2.1 Design Requirements**

For this design example, use the parameters listed in Table 8-1 as the input parameters.



#### **Table 8-1. Design Parameters**

#### **8.2.2 Detailed Design Procedure**

#### *8.2.2.1 Input Capacitor*

The device requires an input decoupling capacitor, the value of which depends on the application. The typical recommended value for the decoupling capacitor is 1  $\mu$ F. The voltage rating must be greater than the maximum input voltage.

#### *8.2.2.2 Output Capacitor*

The device requires an output capacitor to stabilize the output voltage. The capacitor value must be between 2.2 µF and 200 µF and the ESR range must be between 1 m $\Omega$  and 2  $\Omega$ . For this design, a low ESR, 10-µF ceramic capacitor was used to improve transient performance.

<span id="page-26-0"></span>

### **8.2.3 Application Curves**



## **8.3 Power Supply Recommendations**

This device is designed for operation from an input voltage supply with a range between 3 V and 40 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS7B86-Q1, add an electrolytic capacitor with a value of 22 µF and a ceramic bypass capacitor at the input.

#### **8.4 Layout**

#### **8.4.1 Layout Guidelines**

For best overall performance, place all circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitor, and to the LDO ground pin as close as possible to each other, connected by a wide, component-side, copper surface. The use of vias and long traces to the input and output capacitors is strongly discouraged and negatively affects system performance. TI also recommends a ground reference plane either embedded in the PCB or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage, shield noise, and behaves similarly to a thermal plane to spread (or sink) heat from the LDO device when connected to the thermal pad. In most applications, this ground plane is necessary to meet thermal requirements.

#### *8.4.1.1 Package Mounting*

Solder pad footprint recommendations for the TPS7B86-Q1 are available at the end of this document and at [www.ti.com](http://www.ti.com).



#### *8.4.1.2 Board Layout Recommendations to Improve PSRR and Noise Performance*

As depicted in [Figure 8-11](#page-28-0) and [Figure 8-12,](#page-28-0) place the input and output capacitors close to the device for the layout of the TPS7B86-Q1. In order to enhance the thermal performance, place as many vias as possible around the device. These vias improve the heat transfer between the different GND planes in the PCB.

To improve AC performance such as PSRR, output noise, and transient response, use a board design with separate ground planes for  $V_{\text{IN}}$  and  $V_{\text{OUT}}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor must connect directly to the GND pin of the device.

Minimize equivalent series inductance (ESL) and ESR in order to maximize performance and ensure stability. Place each capacitor as close as possible to the device and on the same side of the PCB as the regulator.

Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. Do not use vias or long traces to connect the capacitors because may negatively affect system performance and even cause instability.

If possible, and to ensure the maximum performance specified in this document, use the same layout pattern used for the TPS7B86-Q1 evaluation board, available at [www.ti.com.](https://www.ti.com)

<span id="page-28-0"></span>

#### **8.4.2 Layout Examples**



● Denotes a via





Denotes a via

**Figure 8-12. KVU Package Fixed Outupt**



# <span id="page-29-0"></span>**9 Device and Documentation Support**

### **9.1 Device Support**

#### **9.1.1 Device Nomenclature**

#### **Table 9-1. Device Nomenclature**(1)



(1) For the most current package and ordering information see the *Package Option Addendum* at the end of this document, or visit the device product folder on [www.ti.com](https://www.ti.com).

#### **9.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **9.3 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

#### **9.4 Trademarks**

TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### **9.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **9.6 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

## **10 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.



# **PACKAGE OPTION ADDENDUM**

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com 25-Jul-2023





www.ti.com 25-Jul-2023

# **PACKAGE MATERIALS INFORMATION**





# **GENERIC PACKAGE VIEW**

# **DDA 8 PowerPAD TM SOIC - 1.7 mm max height**

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **PACKAGE OUTLINE**

# **DDA0008B PowerPAD™ SOIC - 1.7 mm max height**

PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.



# **EXAMPLE BOARD LAYOUT**

# **DDA0008B PowerPAD SOIC - 1.7 mm max height** TM

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).<br>9. Size of metal pad may vary due to creepage requirement.
- Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **DDA0008B PowerPAD SOIC - 1.7 mm max height** TM

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



DDA (R-PDSO-G8)

PowerPAD<sup>™</sup> PLASTIC SMALL-OUTLINE



B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding<br>recommended board layout. This document is available at www.ti.com <http://www.ti.com>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.<br>F. This package complies to JEDEC MS-012 variation BA
- 

PowerPAD is a trademark of Texas Instruments.



# DDA (R-PDSO-G8)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

# THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206322-6/L 05/12

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



# DDA (R-PDSO-G8)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: All linear dimensions are in millimeters. A.

- This drawing is subject to change without notice.  $B<sub>r</sub>$
- Publication IPC-7351 is recommended for alternate designs. C.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PowerPAD is a trademark of Texas Instruments.



KVU (R-PSFM-G5)

# PLASTIC FLANGE-MOUNT PACKAGE



- A. All linear dimensions are in inches (millimeters).
	- B. This drawing is subject to change without notice.
	- $\sqrt{\hat{C}}$  The center lead is in electrical contact with the exposed thermal tab.
	- D. Body Dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.006 (0,15) per side. E. Falls within JEDEC TO-252 variation AD.



# **LAND PATTERN DATA**



NOTES:

- All linear dimensions are in millimeters. А. **B.** This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is an alternate information source for PCB land pattern designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting E. recommendations for vias placed in thermal pad.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated