

<span id="page-0-0"></span>

# **2-A, 6-µVRMS, RF, LDO Voltage Regulator**

**Check for Samples: [TPS7A8300](http://www.ti.com/product/tps7a8300#samples)**

- 
- 
- **• Power-Supply Ripple Rejection:**
	-
- -
	-
- - **Output** the use of an additional BIAS rail. **via PCB Layout):**
		-
		- **– Output Voltage Range: +0.8 V to 3.95 V**
	- - $-$  **Output Voltage Range: +0.8 V to 5.0 V**
- 
- 
- 
- -
	- **– 3,5-mm × 3,5-mm QFN-20 (1)**
- 

# **APPLICATIONS** regulators.

- **• RF, IF Components: VCO, ADC, DAC, LVDS**
- **• Wireless Infrastructure: SerDes, FPGA, DSP™**
- **• Test and Measurement**
- **• Instrumentation, Medical, and Audio**

## **<sup>1</sup>FEATURES DESCRIPTION**

• Ultralow Dropout: 125 mV Maximum at 2 A **The TPS7A8300** is a low-noise (6  $\mu V_{RMS}$ ), lowdropout voltage regulator (LDO) capable of sourcing **• Output Voltage Noise: <sup>6</sup> µVRMS** <sup>a</sup> 2-A load with only <sup>125</sup> mV of maximum dropout.

The TPS7A8300 output voltages are fully user- **– 40 dB at 1 MHz** adjustable (up to 3.95 V) using a printed circuit board **• Input Voltage Range:** (PCB) layout without the need of external resistors or feed-forward capacitors, thus reducing overall **– Without BIAS: +1.4 V to +6.5 V** higher output voltage **– With BIAS: +1.1 <sup>V</sup> to +6.5 <sup>V</sup>** applications, the device achieves output voltages up  $\overline{10}$  **5** V with the use of external resistors. The device **– ANY-OUT™ Version (User-Programmable** supports very low input voltages (down to 1.1 V) with

**– No External Resistor or Feed-Forward** With very high accuracy (1% over line, load, and **Capacitors Required** temperature), remote sensing, and soft-start capabilities to reduce inrush current, the TPS7A8300 is ideal for powering high-current, low-voltage devices **– Adjustable Version:**<br>**– Output Voltage Range: +0.8 V to 5.0 V** such as high-end microprocessors and field-<br>programmable gate arrays (FPGAs).

**• 1.0% Accuracy Over Line, Load, and** The TPS7A8300 is designed to power-up noisesensitive components in high-speed communication **•• Stable with a 22-µF Output Ceramic Capacitor** applications. The very low-noise, 6-µV<sub>RMS</sub> device output and high broad-bandwidth PSRR (40 dB at **•• Programmable Soft-Start and Power-Good**<br> **••** 1 MHz) minimizes phase noise and clock jitter in<br> **PG)** Output<br> **Packages: ••** high-frequency signals. These features maximize<br> **Available Packages: •• Packages: •• • Available Packages:** performance of clocking devices, analog-to-digital **– 5-mm × 5-mm QFN-20** converters (ADCs), and digital-to-analog converters (DACs).

For applications where positive and negative low- (1) 3,5-mm <sup>×</sup> 3,5-mm QFN-20 package is product-preview. noise rails are required, consider TI's [TPS7A33](http://www.ti.com/product/tps7a3301) family of negative high-voltage, ultralow-noise linear



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of **AA** Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ANY-OUT, DSP, PowerPAD are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

UNLESS OTHERWISE NOTED this document contains<br>PRODUCTION DATA information current as of publication date.<br>Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

# **[TPS7A8300](http://www.ti.com/product/tps7a8300?qgpn=tps7a8300)**



### SBVS197C –MAY 2013–REVISED JULY 2013 **[www.ti.com](http://www.ti.com)**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **ORDERING INFORMATION(1)**



(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the device product folder at [www.ti.com.](http://www.ti.com)

## **ABSOLUTE MAXIMUM RATINGS(1)**

Over operating free-air temperature range, unless otherwise noted.



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolutemaximum-rated conditions for extended periods may affect device reliability.

The absolute maximum rating is  $V_{IN}$  + 0.3 V or +7.0 V, whichever is smaller.

(3) ESD testing is performed according to the respective JESD22 JEDEC standard.

## <span id="page-1-0"></span>**THERMAL INFORMATION**



(1) For more information about traditional and new thermal metrics, see the *IC [Package](http://www.ti.com/lit/pdf/spra953) Thermal Metrics* application report, [SPRA953A.](http://www.ti.com/lit/pdf/SPRA953)

**[www.ti.com](http://www.ti.com)** SBVS197C –MAY 2013–REVISED JULY 2013

## <span id="page-2-0"></span>**ELECTRICAL CHARACTERISTICS**

Over operating temperature range (T<sub>J</sub> = –40°C to +125°C), {1.1 V ≤ V<sub>IN</sub> < 1.4 V and 3.0 V ≤ V<sub>BIAS</sub> ≤ 6.5 V} or {V<sub>IN</sub> ≥ 1.4 V and  $V_{BIAS}$  open}<sup>(1)</sup>, V<sub>IN</sub> ≥ V<sub>OUT(TARGET)</sub> + 0.3 V<sup>(2)</sup>, V<sub>OUT(TARGET)</sub> = 0.8 V, OUT connected to 50 Ω to GND<sup>(3)</sup>, V<sub>EN</sub> = 1.1 V, C<sub>OUT</sub> = 22 μF, C<sub>NR/SS</sub> = 0 nF, C<sub>FF</sub> = 0 nF, and PG pin pulled up to V<sub>IN</sub> with 100 kΩ, unless otherwise noted. Typical values are at  $T_{\text{J}} = +25^{\circ}C$ .



(1) BIAS supply is required when the V<sub>IN</sub> supply is below 1.4 V. Conversely, no BIAS supply is needed when the V<sub>IN</sub> supply is higher than or equal to 1.4 V.

(2) V<sub>OUT(TARGET)</sub> is the calculated V<sub>OUT</sub> target value from the output voltage setting pins: 50 mV, 100 mV, 200 mV, 400 mV, 800 mV, and 1.6 V in a fixed configuration. In an adjustable configuration,  $V_{\text{OUT(TARGET)}}$  is the expected  $V_{\text{OUT}}$  value set by the external feedback resistors.

(3) This 50- $\Omega$  load is disconnected when the test conditions specify an  $I_{\text{OUT}}$  value.<br>(4) When the device is connected to external feedback resistors at the FB pin. external

When the device is connected to external feedback resistors at the FB pin, external resistor tolerances are not included.

(5) The device is not tested under conditions where V<sub>IN</sub> > V<sub>OUT</sub> + 2.5 V and I<sub>OUT</sub> = 2 A, because the power dissipation is higher than the maximum rating of the package. Also, this accuracy specification does not apply on any application condition that exceeds the power dissipation limit of the package under test.



SBVS197C –MAY 2013–REVISED JULY 2013 **[www.ti.com](http://www.ti.com)**

## **ELECTRICAL CHARACTERISTICS (continued)**

Over operating temperature range (T $_{\rm J}$  = –40°C to +125°C), {1.1 V ≤ V $_{\rm IN}$  < 1.4 V and 3.0 V ≤ V $_{\rm BAS}$  ≤ 6.5 V} or {V $_{\rm IN}$  ≥ 1.4 V and  $\rm V_{BIAS}$  open}<sup>[\(1\)](#page-3-0)</sup>, V<sub>IN</sub> ≥ V<sub>OUT(TARGET)</sub> + 0.3 V<sup>[\(2\)](#page-3-0)</sup>, V<sub>OUT(TARGET)</sub> = 0.8 V, OUT connected to 50 Ω to GND<sup>[\(3\)](#page-3-0)</sup>, V<sub>EN</sub> = 1.1 V, C<sub>OUT</sub> = 22 μF, C<sub>NR/SS</sub> = 0 nF, C<sub>FF</sub> = 0 nF, and PG pin pulled up to V<sub>IN</sub> with 100 kΩ, unless otherwise noted. Typical values are at  $T_{\rm J}$  = +25°C.

<span id="page-3-0"></span>



**[www.ti.com](http://www.ti.com)** SBVS197C –MAY 2013–REVISED JULY 2013

## **PIN CONFIGURATIONS**





(1) 3,5-mm × 3,5-mm QFN-20 (RGR) package is product-preview.

### **PIN DESCRIPTIONS**





## **FUNCTIONAL BLOCK DIAGRAM**

**Figure 1. Functional Block Diagram**





**[www.ti.com](http://www.ti.com)** SBVS197C –MAY 2013–REVISED JULY 2013

## **TYPICAL CHARACTERISTICS**

At T $_{\rm J}$  = +25°C, {1.1 V ≤ V<sub>IN</sub> < 1.4 V and 3.0 V ≤ V<sub>BIAS</sub> ≤ 6.5 V} or {V<sub>IN</sub> ≥ 1.4 V and V<sub>BIAS</sub> open}<sup>(1)</sup>, V<sub>IN</sub> ≥ V<sub>OUT(TARGET)</sub> + 0.3 V,  $\rm V_{OUT(TARGET)}$  = 0.8 V, OUT connected to 50 Ω to GND, V<sub>EN</sub> = 1.1 V, C<sub>OUT</sub> = 22 μF, C<sub>NR/SS</sub> = 0 nF, C<sub>FF</sub> = 10 nF, and PG pin pulled up to V<sub>IN</sub> with 100 kΩ, unless otherwise noted.







**Figure 4. LOAD REGULATION Figure 5. LOAD REGULATION**





**Figure 2. LINE REGULATION Figure 3. LINE REGULATION (VOUT(TARGET) = 0.8 V, ANY-OUT, IOUT = 5 mA, VBIAS = Open) (VOUT(TARGET) = 3.95 V, ANY-OUT, IOUT = 5 mA, VBIAS = Open)**







(1) BIAS supply is required when the V<sub>IN</sub> supply is below 1.4 V. Conversely, no BIAS supply is needed when the V<sub>IN</sub> supply is higher than or equal to 1.4 V.



SBVS197C –MAY 2013–REVISED JULY 2013 **[www.ti.com](http://www.ti.com)**

## **TYPICAL CHARACTERISTICS (continued)**

At T $_{\rm J}$  = +25°C, {1.1 V ≤ V<sub>IN</sub> < 1.4 V and 3.0 V ≤ V<sub>BIAS</sub> ≤ 6.5 V} or {V<sub>IN</sub> ≥ 1.4 V and V<sub>BIAS</sub> open}<sup>[\(1\)](#page-3-0)</sup>, V<sub>IN</sub> ≥ V<sub>OUT(TARGET)</sub> + 0.3 V,  $\rm V_{\rm OUT(TARGET)}$  = 0.8 V, OUT connected to 50 Ω to GND, V<sub>EN</sub> = 1.1 V, C<sub>OUT</sub> = 22 μF, C<sub>NR/SS</sub> = 0 nF, C<sub>FF</sub> = 10 nF, and PG pin pulled up to V<sub>IN</sub> with 100 kΩ, unless otherwise noted.









**Figure 8. LOAD REGULATION Figure 9. LINE REGULATION (VOUT(TARGET) = 0.8 V, Adjustable, VIN = 1.1 V, VBIAS = 6.5 V) (VOUT(TARGET) = 0.8 V, Adjustable, IOUT = 5 mA, VBIAS = Open)**



**Figure 10. LINE REGULATION Figure 11. LOAD REGULATION (VOUT(TARGET) = 5 V, Adjustable, IOUT = 5 mA, VBIAS = Open) (VOUT(TARGET) = 0.8 V, Adjustable, VIN = 1.4 V, VBIAS = Open)**





# **[TPS7A8300](http://www.ti.com/product/tps7a8300?qgpn=tps7a8300)**

**[www.ti.com](http://www.ti.com)** SBVS197C –MAY 2013–REVISED JULY 2013

## **TYPICAL CHARACTERISTICS (continued)**

At T $_{\rm J}$  = +25°C, {1.1 V ≤ V<sub>IN</sub> < 1.4 V and 3.0 V ≤ V<sub>BIAS</sub> ≤ 6.5 V} or {V<sub>IN</sub> ≥ 1.4 V and V<sub>BIAS</sub> open}<sup>[\(1\)](#page-3-0)</sup>, V<sub>IN</sub> ≥ V<sub>OUT(TARGET)</sub> + 0.3 V,  $\rm V_{OUT(TARGET)}$  = 0.8 V, OUT connected to 50 Ω to GND, V<sub>EN</sub> = 1.1 V, C<sub>OUT</sub> = 22 μF, C<sub>NR/SS</sub> = 0 nF, C<sub>FF</sub> = 10 nF, and PG pin pulled up to V<sub>IN</sub> with 100 kΩ, unless otherwise noted.





Input Voltage (V)<br>Figure 15. DROPOUT VOLTAGE vs INPUT VOLTAGE<br>( $I_{\text{OUT}}$  = 0.5 A, ANY-OUT, V<sub>BIAS</sub> = Open)



Bias Voltage (V)<br>Figure 17. DROPOUT VOLTAGE vs BIAS VOLTAGE<br>( $I_{\text{OUT}} = 0.5$  A, ANY-OUT,  $V_{\text{IN}} = 1.1$  V)





SBVS197C –MAY 2013–REVISED JULY 2013 **[www.ti.com](http://www.ti.com)**

## **TYPICAL CHARACTERISTICS (continued)**

At T $_{\rm J}$  = +25°C, {1.1 V ≤ V<sub>IN</sub> < 1.4 V and 3.0 V ≤ V<sub>BIAS</sub> ≤ 6.5 V} or {V<sub>IN</sub> ≥ 1.4 V and V<sub>BIAS</sub> open}<sup>[\(1\)](#page-3-0)</sup>, V<sub>IN</sub> ≥ V<sub>OUT(TARGET)</sub> + 0.3 V,  $\rm V_{OUT(TARGET)}$  = 0.8 V, OUT connected to 50 Ω to GND, V<sub>EN</sub> = 1.1 V, C<sub>OUT</sub> = 22 μF, C<sub>NR/SS</sub> = 0 nF, C<sub>FF</sub> = 10 nF, and PG pin pulled up to V<sub>IN</sub> with 100 kΩ, unless otherwise noted.



Bias Voltage (V)<br>Figure 20. GROUND CURRENT vs BIAS VOLTAGE<br>(V<sub>OUT(TARGET)</sub> = 0.8 V, ANY-OUT, I<sub>OUT</sub> = 5 mA, V<sub>IN</sub> = 1.1 V)



Figure 22. GROUND CURRENT vs OUTPUT CURRENT<br>( $V_{\text{OUT(TARGE)}}$  = 0.8 V, ANY-OUT,  $V_{\text{IN}}$  = 1.1 V,  $V_{\text{BIAS}}$  = 3 V)





**Figure 20. GROUND CURRENT vs BIAS VOLTAGE Figure 21. GROUND CURRENT vs OUTPUT CURRENT (VOUT(TARGET) = 0.8 V, ANY-OUT, IOUT = 5 mA, VIN = 1.1 V) (VOUT(TARGET) = 0.8 V, ANY-OUT, VIN = 1.4 V, VBIAS = Open)**



C022 **Figure 22. GROUND CURRENT vs OUTPUT CURRENT Figure 23. SHUTDOWN CURRENT vs INPUT VOLTAGE**







**[www.ti.com](http://www.ti.com)** SBVS197C –MAY 2013–REVISED JULY 2013

## **TYPICAL CHARACTERISTICS (continued)**

At T $_{\rm J}$  = +25°C, {1.1 V ≤ V<sub>IN</sub> < 1.4 V and 3.0 V ≤ V<sub>BIAS</sub> ≤ 6.5 V} or {V<sub>IN</sub> ≥ 1.4 V and V<sub>BIAS</sub> open}<sup>[\(1\)](#page-3-0)</sup>, V<sub>IN</sub> ≥ V<sub>OUT(TARGET)</sub> + 0.3 V,  $\rm V_{OUT(TARGET)}$  = 0.8 V, OUT connected to 50 Ω to GND, V<sub>EN</sub> = 1.1 V, C<sub>OUT</sub> = 22 μF, C<sub>NR/SS</sub> = 0 nF, C<sub>FF</sub> = 10 nF, and PG pin pulled up to V<sub>IN</sub> with 100 kΩ, unless otherwise noted.











**Figure 26. CURRENT LIMIT vs OUTPUT VOLTAGE Figure 27. CURRENT LIMIT vs OUTPUT VOLTAGE (VOUT(TARGET) = 1.5 V, ANY-OUT, VIN = 1.8 V, VBIAS = Open) (VOUT(TARGET) = 3.95 V, ANY-OUT, VIN = 4.25 V, VBIAS = Open)**









SBVS197C –MAY 2013–REVISED JULY 2013 **[www.ti.com](http://www.ti.com)**

## **TYPICAL CHARACTERISTICS (continued)**

At T $_{\rm J}$  = +25°C, {1.1 V ≤ V<sub>IN</sub> < 1.4 V and 3.0 V ≤ V<sub>BIAS</sub> ≤ 6.5 V} or {V<sub>IN</sub> ≥ 1.4 V and V<sub>BIAS</sub> open}<sup>[\(1\)](#page-3-0)</sup>, V<sub>IN</sub> ≥ V<sub>OUT(TARGET)</sub> + 0.3 V,  $V_{\text{OUT(TARGE)}} = 0.8$  V, OUT connected to 50  $\Omega$  to GND,  $V_{\text{EN}} = 1.1$  V,  $C_{\text{OUT}} = 22$  µF,  $C_{\text{NRSS}} = 0$  nF,  $C_{\text{FF}} = 10$  nF, and PG pin pulled up to V<sub>IN</sub> with 100 kΩ, unless otherwise noted.



















**Figure 34. ENABLE THRESHOLD vs TEMPERATURE Figure 35. ENABLE CURRENT vs TEMPERATURE (VOUT(TARGET) = 0.8 V, ANY-OUT, VIN = 6.5 V, VBIAS = Open) (VOUT(TARGET) = 0.8 V, ANY-OUT, VIN = VEN = 6.5 V, VBIAS =** Figure 35. ENABLE CURRENT vs TEMPERATURE<br>( $V_{\text{OUT(TARGET)}}$  = 0.8 V, ANY-OUT,  $V_{\text{IN}}$  =  $V_{\text{EN}}$  = 6.5 V,  $V_{\text{BIAS}}$  = 0.9 V, ANY-OUT,  $V_{\text{IN}}$  =  $V_{\text{EN}}$  = 6.5 V,  $V_{\text{BIAS}}$  =







**EXAS NSTRUMENTS** 

**[www.ti.com](http://www.ti.com)** SBVS197C –MAY 2013–REVISED JULY 2013

## **TYPICAL CHARACTERISTICS (continued)**

At T $_{\rm J}$  = +25°C, {1.1 V ≤ V<sub>IN</sub> < 1.4 V and 3.0 V ≤ V<sub>BIAS</sub> ≤ 6.5 V} or {V<sub>IN</sub> ≥ 1.4 V and V<sub>BIAS</sub> open}<sup>[\(1\)](#page-3-0)</sup>, V<sub>IN</sub> ≥ V<sub>OUT(TARGET)</sub> + 0.3 V,  $V_{\text{OUT(TARGE)}} = 0.8$  V, OUT connected to 50  $\Omega$  to GND,  $V_{\text{EN}} = 1.1$  V,  $C_{\text{OUT}} = 22$  µF,  $C_{\text{NRSS}} = 0$  nF,  $C_{\text{FF}} = 10$  nF, and PG pin pulled up to V<sub>IN</sub> with 100 kΩ, unless otherwise noted.













**Figure 38. PG THRESHOLD vs TEMPERATURE Figure 39. PG THRESHOLD vs TEMPERATURE (VOUT(TARGET) = 0.8 V, ANY-OUT, VIN = 6.5 V, VBIAS = Open) (VOUT(TARGET) = 0.8 V, ANY-OUT, VIN = 1.4 V, VBIAS = Open)**









SBVS197C –MAY 2013–REVISED JULY 2013 **[www.ti.com](http://www.ti.com)**

## **TYPICAL CHARACTERISTICS (continued)**

At T $_{\rm J}$  = +25°C, {1.1 V ≤ V<sub>IN</sub> < 1.4 V and 3.0 V ≤ V<sub>BIAS</sub> ≤ 6.5 V} or {V<sub>IN</sub> ≥ 1.4 V and V<sub>BIAS</sub> open}<sup>[\(1\)](#page-3-0)</sup>, V<sub>IN</sub> ≥ V<sub>OUT(TARGET)</sub> + 0.3 V,  $V_{\text{OUT(TARGE)}} = 0.8$  V, OUT connected to 50  $\Omega$  to GND,  $V_{EN} = 1.1$  V,  $C_{\text{OUT}} = 22$  µF,  $C_{NRSS} = 0$  nF,  $C_{FF} = 10$  nF, and PG pin pulled up to V<sub>IN</sub> with 100 kΩ, unless otherwise noted.







**[www.ti.com](http://www.ti.com)** SBVS197C –MAY 2013–REVISED JULY 2013

## **TYPICAL CHARACTERISTICS (continued)**

At T $_{\rm J}$  = +25°C, {1.1 V ≤ V<sub>IN</sub> < 1.4 V and 3.0 V ≤ V<sub>BIAS</sub> ≤ 6.5 V} or {V<sub>IN</sub> ≥ 1.4 V and V<sub>BIAS</sub> open}<sup>[\(1\)](#page-3-0)</sup>, V<sub>IN</sub> ≥ V<sub>OUT(TARGET)</sub> + 0.3 V,  $\rm V_{OUT(TARGET)}$  = 0.8 V, OUT connected to 50 Ω to GND, V<sub>EN</sub> = 1.1 V, C<sub>OUT</sub> = 22 μF, C<sub>NR/SS</sub> = 0 nF, C<sub>FF</sub> = 10 nF, and PG pin pulled up to  $V_{IN}$  with 100 kΩ, unless otherwise noted.



## **APPLICATION INFORMATION**

## **TYPICAL APPLICATION CIRCUIT**

Output voltage is set by grounding the appropriate control pins, as shown in [Figure](#page-15-1) 51. When grounded, all control pins add a specific voltage on top of the internal reference voltage ( $V_{REF} = 0.8$  V).

For example, when grounding the 400-mV pin, the voltage value of 400 mV is added to the 0.8-V internal reference voltage for  $V_{OUT(NOM)}$  equal to 1.2 V; alternatively, when grounding the 200 mV pin, the voltage value of 200 mV is added to the 0.8-V internal reference voltage for  $V_{\text{OUT/NOM}}$  equal to 1.0 V, as described in [Equation](#page-15-2) 1 and [Equation](#page-15-3) 2.



### **V**<sub>IN</sub> ≥ 1.4 V

 $1.1 V \le V_{IN}$  < 1.4 V

### **Figure 51. Maximize PSRR Performance and Minimize RMS Noise**



## <span id="page-15-3"></span><span id="page-15-2"></span><span id="page-15-1"></span><span id="page-15-0"></span>**ANY-OUT PROGRAMMABLE OUTPUT VOLTAGE**

The TPS7A8300 does not require external resistors to set output voltage, which is typical of low-dropout voltage regulators (LDOs), but uses device pins 5, 6, 7, 9, 10, and 11 to program the regulated output voltage. Each pin is either connected to ground (active) or is left open (or floating). ANY-OUT programming is set by [Equation](#page-15-4) 3 as the sum of the internal reference voltage ( $V_{REF}$  = 0.8 V) plus the accumulated sum of the respective voltages assigned to each active pin; that is, 50 mV (pin 5), 100 mV (pin 6), 200 mV (pin 7), 400 mV (pin 9), 800 mV (pin 10), or 1.6 V (pin 11). [Table](#page-15-5) 1 summarizes these voltage values associated with each active pin setting for reference. By leaving all program pins open, or floating, the output is thereby programmed to the minimum possible output voltage equal to  $V_{REF}$ .

 $V_{\text{OUT}} = V_{\text{REF}} + (\Sigma \text{ ANY-OUT} \text{Pins to Ground})$ 

(3)

<span id="page-15-5"></span><span id="page-15-4"></span>

| <b>ANY-OUT PROGRAM PINS (Active Low)</b> | ADDITIVE OUTPUT VOLTAGE LEVEL |
|------------------------------------------|-------------------------------|
| Pin 5 (50 mV)                            | 50 mV                         |
| Pin 6 (100 mV)                           | $100 \text{ mV}$              |
| Pin 7 (200 mV)                           | 200 mV                        |
| Pin 9 (400 mV)                           | 400 mV                        |
| Pin 10 (800 mV)                          | 800 mV                        |
| Pin 11 (1.6 V)                           | 1.6V                          |

**Table 1. ANY-OUT Programmable Output Voltage**



[Table](#page-16-0) 2 shows a full list of target output voltages and corresponding pin settings. The voltage setting pins have a binary weight; therefore, the output voltage can be programmed to any value from 0.8  $\bar{V}$  to 3.95  $\bar{V}$  in 50-mV steps.

There are several alternative ways to set the output voltage. The program pins can be driven using external general-purpose input/output pins (GPIOs), manually connected to ground using 0-Ω resistors (or left open), or hardwired by the given layout of the printed circuit board (PCB) to set the ANY-OUT voltage.

**NOTE** For output voltages greater than 3.95 V, use a traditional adjustable configuration (see the *[Adjustable](#page-17-0) Operation* section).

<span id="page-16-0"></span>



## <span id="page-17-0"></span>**ADJUSTABLE OPERATION**

The adjustable version of the device has an output voltage range of 0.8 V to 5 V. The nominal output voltage of the device is set by two external resistors, as shown in [Figure](#page-17-1) 52.





<span id="page-17-2"></span><span id="page-17-1"></span> $R_1$  and  $R_2$  can be calculated for any output voltage range using [Equation](#page-17-2) 4. This resistive network must provide a current equal to or greater than 5 μA for optimum noise performance.

$$
R_1 = R_2 \left( \frac{V_{OUT}}{V_{REF}} - 1 \right), \text{ where } \frac{V_{OUT}}{R_1 + R_2} \ge 5 \text{ }\mu\text{A}
$$
 (4)

If greater voltage accuracy is required, take into account the output voltage offset contributions because of the feedback pin current and use 0.1% tolerance resistors.

[Table](#page-17-3) 3 shows the resistor combination needed to achieve a few of the most common rails using commerciallyavailable, 0.1%-tolerance resistors to maximize nominal voltage accuracy while abiding to the formula shown in [Equation](#page-17-2) 4.

<span id="page-17-3"></span>

### **Table 3. Recommended Feedback-Resistor Values**

(1)  $R_1$  is connected from OUT to FB;  $R_2$  is connected from FB to GND.

## **CAPACITOR RECOMMENDATION**

The TPS7A8300 is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input, output, and at the noise-reduction pin (NR, pin 13). Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but must be used with good judgment. Ceramic capacitors that employ X7R-, X5R-, and COG-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged precisely because the capacitance varies so widely. In all cases, ceramic capacitance varies a great deal with operating voltage and temperature and the design engineer should be aware of these characteristics. As a rule of thumb, ceramic capacitors are recommended to be derated by 50%. To compensate for this derating, increase capacitor size by 100%. The input and output capacitors recommended herein account for a capacitance derating of 50%.



Attention should be given to the input capacitance to minimize transient input droop during load current steps. Input capacitances of 10 µF or greater provide the desired effect and do not affect stability. However, note that simply using large ceramic input capacitances can also cause unwanted ringing at the output if the input capacitor (in combination with the wire-lead inductance) creates a high-Q peaking effect during transients. For example, a 5-nH lead inductance and a 10-µF input capacitor form an LC filter with a resonance frequency of 712 kHz that is near the edge of the control loop bandwidth. Short, well-designed interconnect leads to the upstream supply minimize this effect without adding damping. Damping of unwanted ringing can be accomplished by using a tantalum capacitor, with a few hundred milliohms of ESR, in parallel with the ceramic input capacitor.

## <span id="page-18-0"></span>**Input and Output Capacitor Requirements (C<sub>IN</sub> and C<sub>OUT</sub>)**

The TPS7A8300 is designed and characterized for operation with ceramic capacitors of 22 µF or greater at the output and 10 µF at the input. Note especially that input and output capacitances should be located as near as practical to the respective input and output pins.

### <span id="page-18-1"></span>**Noise-Reduction and Soft-Start Capacitor (CNR/SS)**

The TPS7A8300 features a programmable, monotonic, voltage-controlled soft-start that is set with an external capacitor (C<sub>NR/SS</sub>). This soft-start eliminates power-up initialization problems when powering field-programmable gate arrays (FPGAs), digital signal processors (DSPs), or other processors. The controlled voltage ramp of the output also reduces peak inrush current during start-up, minimizing start-up transients to the input power bus.

To achieve a linear and monotonic start-up, the TPS7A8300 error amplifier tracks the voltage ramp of the external soft-start capacitor until the voltage exceeds the internal reference. The soft-start ramp time depends on the soft-start charging current ( $I_{NR/SS}$ ), the soft-start capacitance ( $C_{NR/SS}$ ), and the internal reference ( $V_{NR/SS}$ ). Soft-start ramp time can be calculated with [Equation](#page-18-2) 5.

### <span id="page-18-2"></span> $t_{SS} = (V_{NRSS} \times C_{NRSS}) / I_{NRSS}$  (5)

For low-noise applications, the noise-reduction capacitor (connected to the NR/SS pin of the LDO) forms an RC filter for filtering out noise that might ordinarily be amplified by the control loop and appear on the output voltage. For low-noise applications, a 10-nF to 1- $\mu$ F C<sub>NR/SS</sub> is recommended.

## <span id="page-18-3"></span>**Feed-Forward Capacitor (CFF)**

Although a feed-forward capacitor  $(C_{FF})$ , from the FB pin to the OUT pin is not required to achieve stability, TI recommends using a 10-nF feed-forward capacitor in low-noise applications to maximize ac performance.

## **INTERNAL CURRENT LIMIT (I<sub>CL</sub>)**

The internal current limit circuit is used to protect the LDO against high-load current faults or shorting events. The LDO is not designed to operate at a steady-state current limit. During a current-limit event, the LDO sources constant current. Therefore, the output voltage falls while load impedance decreases. Note also that when a current limit occurs while the resulting output voltage is low, excessive power may be dissipated across the LDO, resulting in a thermal shutdown of the output.

A foldback feature limits the short-circuit current to protect the regulator from damage under all load conditions. If OUT is forced below 0 V before EN goes high, the device may not start up. In applications that function with both a positive and negative voltage supply, there are several ways to ensure proper start-up:

- The TPS7A8300 should be enabled first and disabled last.
- Delaying the EN voltage with respect to IN voltage allows the internal pull-down resistor to discharge any residual voltage at OUT. If a faster discharge rate is required, an external resistor from OUT to GND may be used.

## **DROPOUT VOLTAGE (V<sub>DO</sub>)**

Generally speaking, the dropout voltage often refers to the voltage difference between the input and output voltage (V<sub>DO</sub> = V<sub>IN</sub> – V<sub>OUT</sub>). However, in the Electrical [Characteristics,](#page-2-0) V<sub>DO</sub> is defined as the V<sub>IN</sub> – V<sub>OUT</sub> voltage at the rated current (I<sub>RATED</sub>), where the main current pass-FET is fully on in the ohmic region of operation and is characterized by the classic  $R_{DS(ON)}$  of the FET.  $V_{DO}$  indirectly specifies a minimum input voltage above the nominal programmed output voltage at which the output voltage is expected to remain within its accuracy boundary. If the input falls below this  $V_{DO}$  limit ( $V_{IN}$  <  $V_{OUT}$  +  $V_{DO}$ ), then the output voltage decreases in order to follow the input voltage.

Dropout voltage is always determined by the R<sub>DS(ON)</sub> of the main pass-FET. Therefore, if the LDO operates below the rated current, then the  $V_{DO}$  for that current scales accordingly. The  $R_{DS(ON)}$  for the TPS7A8300 can be calculated using [Equation](#page-19-2) 6:

$$
R_{DS(ON)} = \frac{V_{DO}}{I_{RATED}}
$$

(6)

## <span id="page-19-2"></span>**OUTPUT VOLTAGE ACCURACY**

Output voltage accuracy specifies minimum and maximum output voltage error, relative to the expected nominal output voltage stated as a percent. This accuracy error typically includes the errors introduced by the internal reference and the load and line regulation across the full range of rated load and line operating conditions over temperature, unless otherwise specified by the Electrical [Characteristics.](#page-2-0) Output voltage accuracy also accounts for all variations between manufacturing lots.

## <span id="page-19-1"></span>**POWER-GOOD FUNCTION**

The TPS7A8300 has a power-good function that works by toggling the state of the PG output pin. When the output voltage falls below the PG threshold voltage  $(V_{IT(PG)})$ , the PG pin open-drain output engages (low impedance to GND). When the output voltage exceeds the  $V_{IT(PG)}$  threshold by an amount greater than  $V_{HYS(PG)}$ , the PG pin becomes high-impedance. By connecting a pull-up resistor to an external supply, any downstream device can receive PG as a logic signal. Make sure that the external pull-up supply voltage results in a valid logic signal for the receiving device or devices. Use a pull-up resistor from 10 kΩ to 100 kΩ.

The power-good function is not valid when employing the feed-forward capacitor  $(C_{FF})$ .

## <span id="page-19-0"></span>**START-UP**

## **Enable (EN) and Undervoltage Lockout (UVLO)**

The TPS7A8300 only turns on when both EN and UVLO are above the respective voltage thresholds. The UVLO circuit monitors input and bias voltage (V<sub>IN</sub> and V<sub>BIAS</sub>, respectively) to prevent device turn-on before V<sub>IN</sub> and V<sub>BIAS</sub> rises above the lockout voltage. The UVLO circuit also causes a shutdown when  $V_{IN}$  and  $V_{BIAS}$  falls below lockout. The EN signal allows independent logic-level turn-on and shutdown of the LDO when the input voltage is present. EN can be connected directly to  $V_{\text{IN}}$  if independent turn-on is not needed.

## **Soft-Start and Inrush Current**

Soft-start refers to the ramp-up characteristic of the output voltage during LDO turn-on after EN and UVLO have achieved threshold voltage. The noise-reduction capacitor serves a dual purpose of both governing output noise reduction and programming the soft-start ramp during turn-on.

<span id="page-19-3"></span>Inrush current is defined as the current into the LDO at the IN pin during the time of the turn-on ramp up. Inrush current then consists primarily of the sum of load and charge current to the output capacitor. This current is difficult to measure because the input capacitor must be removed, which is not recommended. However, this soft-start current can be estimated by [Equation](#page-19-3) 7:

$$
I_{\text{OUT}(t)} = \left(\frac{C_{\text{OUT}} \times dV_{\text{OUT}}(t)}{dt}\right) + \left(\frac{V_{\text{OUT}}(t)}{R_{\text{LOAD}}}\right)
$$

where:

- $V_{\text{OUT}}(t)$  is the instantaneous output voltage of the turn-on ramp,
- $dV_{\text{OUT}}(t)/dt$  is the slope of the  $V_{\text{OUT}}$  ramp, and
- $R_{\text{LOAD}}$  is the resistive load impedance. (7)



## **AC PERFORMANCE**

**[TPS7A8300](http://www.ti.com/product/tps7a8300?qgpn=tps7a8300)**

LDO ac performance is typically understood to include power-supply rejection ratio, load step transient response, and output noise. These metrics are primarily a function of open-loop gain and bandwidth, phase margin, and reference noise.

### **Power-Supply Ripple Rejection (PSRR)**

PSRR is a measure of how well the LDO control loop rejects ripple noise from the input source to make the dc output voltage as noise-free as possible across the frequency spectrum (usually 10 Hz to 10 MHz). Even though PSRR is therefore a loss in noise signal amplitude (the output ripple relative to the input ripple), the PSRR reciprocal is plotted in the Electrical [Characteristics](#page-2-0) as a positive number in decibels (dB) for convenience. [Equation](#page-20-0) 8 gives the PSRR calculation as a function of frequency where input noise voltage  $[V_{S(IN)}(f)]$  and output noise voltage  $[V_{S(OUT)}(f)]$  are understood to be purely ac signals.

PSRR (dB) = 20 Log<sub>10</sub> 
$$
\left( \frac{V_{S(IN)}(f)}{V_{S(OUT)}(f)} \right)
$$

(8)

<span id="page-20-0"></span>Noise that couples from the input to the internal reference voltage for the control loop is also a primary contributor to reduced PSRR magnitude and bandwidth. This reference noise is greatly filtered by the noisereduction capacitor at the NR pin of the LDO in combination with an internal filter resistor ( $R_{SS}$ ) for optimal PSRR.

The LDO is often employed not only as a dc-dc regulator, but also to provide exceptionally clean power-supply voltages that are free of noise and ripple to power-sensitive system components. This usage is especially true for the TPS7A8300.

### **Load-Step Transient Response**

The load-step transient response is the output voltage response by the LDO to a step change in load current, whereby output voltage regulation is maintained. The worst-case response is characterized for a load step of 10 mA to 2 A (at 1 A per microsecond) and shows a classic critically-damped response of a very stable system. The voltage response shows a small dip in the output voltage when charge is initially depleted from the output capacitor and then the output recovers as the control loop adjusts itself. The depth of charge depletion immediately after the load step is directly proportional to the amount of output capacitance. However, to some extent, recovery speed is inversely proportional to that same output capacitance. In other words, larger output capacitances act to decrease any voltage dip or peak occurring during a load step but also decrease the controlloop bandwidth, thereby slowing response.

The worst-case off-loading step characterization occurs when the current step transitions from 2 A to 0 mA. Initially, the LDO loop cannot respond fast enough to prevent a small increase in output voltage charge on the output capacitor. Because the LDO cannot sink charge current, the control loop must turn off the main pass-FET to wait for the charge to deplete, thus giving the off-load step its typical monotonic decay (which appears triangular in shape).

### **Noise**

The TPS7A8300 is designed, in particular, for system applications where minimizing noise on the power-supply rail is critical to system performance. This scenario is the case for phase-locked loop (PLL)-based clocking circuits (for instance, where minimum phase noise is all important), or in-test and measurement systems where even small power-supply noise fluctuations can distort instantaneous measurement accuracy.

LDO noise is defined as the internally-generated intrinsic noise created by the semiconductor circuits alone. This noise is the sum of various types of noise (such as shut noise associated with current-through-pin junctions, thermal noise caused by thermal agitation of charge carriers, flicker noise, or 1/f noise that is a property of resistors and dominates at lower frequencies as a function of 1/f, burst noise, and avalanche noise).

To calculate the LDO RMS output noise, a spectrum analyzer must first measure the spectral noise across the bandwidth of choice (typically 10 Hz to 100 kHz in units of  $\mu$ V/ $\sqrt{Hz}$ ). RMS noise is then calculated in the usual manner as the integrated square root of the squared spectral noise over the band, then averaged by the bandwidth.

## SBVS197C –MAY 2013–REVISED JULY 2013 **[www.ti.com](http://www.ti.com)**

## **Behavior when transitioning from steady dropout into regulation**

When the device is in a steady dropout state (defined as when the device is in dropout,  $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , right after being in a normal regulation state, but *not* during startup), the pass device is driven as hard as possible, while the control loop is out of balance. During the normal time it takes the device to regain regulation,  $V_{\text{IN}} \geq V_{\text{OUT/NOM}} + V_{\text{DO}}$ ,  $V_{\text{OUT}}$  overshoots if the input voltage slew rate is 0.1 V/µs or faster.

## **THERMAL INFORMATION**

## **Thermal Protection**

The TPS7A8300 contains a thermal shutdown protection circuit to turn off the output current when excessive heat is dissipated in the LDO. Thermal shutdown occurs when the thermal junction temperature  $(T_{\rm J})$  of the main pass-FET exceeds +160°C (typical). Thermal shutdown hysteresis assures that the LDO again resets (turns on) when the temperature falls to +140°C (typical). The thermal time-constant of the semiconductor die is fairly short, and thus the output oscillates on and off at a high rate when thermal shutdown is reached until power dissipation is reduced.

For reliable operation, the junction temperature should be limited to a maximum of +125°C. To estimate the thermal margin in a given layout, increase the ambient temperature until the thermal protection shutdown is triggered using worst-case load and highest input voltage conditions. For good reliability, thermal shutdown should occur at least +45°C above the maximum expected ambient temperature condition for the application. This configuration produces a worst-case junction temperature of +125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS7A8300 is designed to protect against thermal overload conditions. The circuitry is not intended to replace proper heat sinking. Continuously running the TPS7A8300 into thermal shutdown degrades device reliability.

## **Power Dissipation (P<sub>D</sub>)**

Circuit reliability demands that proper consideration be given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator should be as free as possible of other heat-generating devices that can cause added thermal stresses.

Power dissipation in the regulator depends on the input-to-output voltage difference and load conditions.  $P_D$  can be calculated using [Equation](#page-21-0) 9:

$$
P_D = (V_{OUT} - V_{IN}) \times I_{OUT}
$$

(9)

(10)

<span id="page-21-0"></span>An important note is that power dissipation can be minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input voltage necessary for output regulation to be obtained.

The primary heat conduction path for the QFN (RGW) package is through the thermal pad to the PCB. The thermal pad should be soldered to a copper pad area under the device. This pad area should then contain an array of plated vias that conduct heat to any inner plane areas or to a bottom-side copper plane.

The maximum power dissipation determines the maximum allowable junction temperature  $(T_{J})$  for the device. Power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance  $(\theta_{JA})$  of the combined PCB and device package and the temperature of the ambient air  $(T_A)$ , according to [Equation](#page-21-1) 10.

<span id="page-21-1"></span>
$$
T_{J} = T_{A} + (\theta_{JA} \times P_{D})
$$



Unfortunately, this thermal resistance  $(\theta_{JA})$  is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The  $\theta_{JA}$  recorded in the Thermal [Information](#page-1-0) table is determined by the JEDEC standard, PCB, and copper-spreading area and is to be used only as a relative measure of package thermal performance. Note that for a well-designed thermal layout,  $θ<sub>JA</sub>$  is actually the sum of the QFN package junction-to-case (bottom) thermal resistance ( $θ$ <sub>JCbot</sub>) plus the thermal resistance contribution by the PCB copper. When  $θ$ <sub>JCbot</sub> is known, one can estimate the amount of heat-sinking area required for a given  $\theta_{JA}$ , refer to [Figure](#page-22-0) 53.  $\theta_{JCbot}$  can be found in the Thermal [Information](#page-1-0) table.



<span id="page-22-0"></span>NOTE:  $\theta_{\sf JA}$  value at a board size of 9-in<sup>2</sup> (that is, 3-in  $\bm{\mathsf{x}}$  3-in) is a JEDEC standard.

**Figure 53. θJA vs Board Size**

### **Estimating Junction Temperature**

<span id="page-22-1"></span>The JEDEC standard now recommends the use of psi (Ψ) thermal metrics to estimate the junction temperatures of the LDO while in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of copper-spreading area. The key thermal metrics (Ψ<sub>JT</sub> and Ψ<sub>JB</sub>) are given in the Thermal [Information](#page-1-0) table and are used in accordance with [Equation](#page-22-1) 11.

$$
\Psi_{\text{JT}}: T_{\text{J}} = T_{\text{T}} + \Psi_{\text{JT}} \times P_{\text{D}}
$$

$$
\Psi_{JB}: T_J = T_B + \Psi_{JB} \times P_D
$$

where:

- $P<sub>D</sub>$  is the power dissipated as explained in [Equation](#page-21-0) 9,
- $T<sub>T</sub>$  is the temperature at the center-top of the device package, and
- $T_B$  is the PCB surface temperature measured 1 mm from the device package and centered on the package edge. edge. (11)

## **BOARD LAYOUT**

For best overall performance, place all circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitor, and to the LDO ground pin as close to each other as possible, connected by a wide, component-side, copper surface. The use of vias and long traces to create LDO circuit connections is strongly discouraged and negatively affects system performance. This grounding and layout scheme minimizes inductive parasitics, and thereby reduces load-current transients, minimizes noise, and increases circuit stability.

A ground reference plane is also recommended and should be either embedded in the PCB itself or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage, shield noise, and behaves similar to a thermal plane to spread (or sink) heat from the LDO device when connected to the PowerPAD™. In most applications, this ground plane is necessary to meet thermal requirements.



**REVISION HISTORY**

NOTE: Page numbers for previous revision may differ from page numbers in the current version.









## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check<http://www.ti.com/productcontent>for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

www.ti.com 26-Aug-2013

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

## **TAPE AND REEL INFORMATION**





## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







**TEXAS**<br>PINSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Aug-2013



\*All dimensions are nominal



# **MECHANICAL DATA**



All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994. А.

- This drawing is subject to change without notice. **B.**
- Quad Flat pack, No-leads (QFN) package configuration  $\mathbb{C}.$
- The package thermal pad must be soldered to the board for thermal and mechanical performance. D.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



### RGW (S-PVQFN-N20) PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



RGW (S-PVQFN-N20)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES: All linear dimensions are in millimeters. A.

This drawing is subject to change without notice. В.

- Publication IPC-7351 is recommended for alternate designs. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN D. Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



# **MECHANICAL DATA**





### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.



Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated