











**TPS7A7200** 

SBVS136F - MARCH 2012 - REVISED NOVEMBER 2015

# TPS7A7200 2-A, Fast-Transient, Low-Dropout Voltage Regulator

#### 1 Features

Low-Dropout Voltage: 180 mV at 2 A

V<sub>IN</sub> Range: 1.5 V to 6.5 V

Configurable Fixed V<sub>OUT</sub> Range: 0.9 V to 3.5 V

Adjustable V<sub>OUT</sub> Range: 0.9 V to 5 V

Very Good Load- and Line-Transient Response

• Stable With Ceramic Output Capacitor

 1.5% Accuracy Overline, Overload, and Overtemperature

· Programmable Soft Start

· Power Good (PG) Output

 3-mm x 3-mm QFN-16 and 5-mm x 5-mm VQFN-20 Packages

## 2 Applications

Wireless Infrastructure: SerDes, FPGA, DSP™

RF Components: VCO, ADC, DAC, LVDS

Set-Top Boxes: Amplifier, ADC, DAC, FPGA, DSP

Wireless LAN. Bluetooth<sup>®</sup>

PCs and Printers

Audio and Visual

## **Typical Application**



## 3 Description

The TPS7A7200 low-dropout (LDO) voltage regulator is designed for applications seeking very-low dropout capability (180 mV at 2 A) with an input voltage from 1.5 V to 6.5 V. The TPS7A7200 offers an innovative, user-configurable, output-voltage setting from 0.9 V to 3.5 V, thus eliminating external resistors and any associated error.

The TPS7A7200 has very fast load-transient response, is stable with ceramic output capacitors, and supports a better than 2% accuracy over line, load, and temperature. A soft-start pin allows for an application to reduce inrush into the load. Additionally, an open-drain, Power Good signal allows for sequencing power rails.

The TPS7A7200 is available in 3-mm × 3-mm, 16-pin QFN and 5-mm × 5-mm, 20-pin VQFN packages.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |
|-------------|-----------|-------------------|--|
| TDC747200   | QFN (16)  | 3.00 mm × 3.00 mm |  |
| TPS7A7200   | VQFN (20) | 5.00 mm × 5.00 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Load Transient Response With Seven Different Outputs



AV.

Page



# **Table of Contents**

| 1 | Features 1                           | 8  | Application and Implementation                   | 23             |
|---|--------------------------------------|----|--------------------------------------------------|----------------|
| 2 | Applications 1                       |    | 8.1 Application Information                      | 2              |
| 3 | Description 1                        |    | 8.2 Typical Application                          |                |
| 4 | Revision History2                    | 9  | Power Supply Recommendations                     |                |
| 5 | Pin Configurations4                  | 10 | Layout                                           | 2              |
| 6 | Specifications5                      |    | 10.1 Layout Guidelines                           | 2 <sup>-</sup> |
| • | 6.1 Absolute Maximum Ratings5        |    | 10.2 Layout Example                              | 2              |
|   | 6.2 ESD Ratings                      |    | 10.3 Thermal Considerations                      | 2              |
|   | 6.3 Recommended Operating Conditions |    | 10.4 Power Dissipation                           | 28             |
|   | 6.4 Thermal Information              |    | 10.5 Estimating Junction Temperature             | 29             |
|   | 6.5 Electrical Characteristics       | 11 | Device And Documentation Support                 | 3 <sup>,</sup> |
|   | 6.6 Typical Characteristics8         |    | 11.1 Documentation Support                       | 3              |
| 7 | Detailed Description 12              |    | 11.2 Community Resources                         | 3 <sup>-</sup> |
| • | 7.1 Overview                         |    | 11.3 Trademarks                                  | 3 <sup>,</sup> |
|   | 7.2 Functional Block Diagram         |    | 11.4 Electrostatic Discharge Caution             | 3 <sup>-</sup> |
|   | 7.3 Feature Description              |    | 11.5 Glossary                                    | 3 <sup>,</sup> |
|   | 7.4 Device Functional Modes          | 12 | Mechanical, Packaging, And Orderable Information | 3 <sup>.</sup> |

## 4 Revision History

Changes from Revision E (September 2013) to Revision F

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation |
|---|---------------------------------------------------------------------------------------------------------------|
|   | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and  |

|   | Mechanical, Packaging, and Orderable | Information section. |                 | <br> | ,<br> | 1  |
|---|--------------------------------------|----------------------|-----------------|------|-------|----|
| • | Changed name of section from Enable  | and Shutdown the D   | evice to Enable |      | 5     | 21 |

| • | Changed name of section from Enable and Shutdown the Device to Enable                        | 21             |
|---|----------------------------------------------------------------------------------------------|----------------|
| С | hanges from Revision C (May 2012) to Revision D                                              | Page           |
| • | Added C <sub>FF</sub> capacitor to front page block diagram                                  | 1              |
| • | Added text to FB pin description                                                             | 4              |
| • | Added C <sub>FF</sub> test condition and table note to Electrical Characteristics            | 7              |
| • | Deleted maximum value for Output Current Limit parameter in Electrical Characteristics table | <mark>7</mark> |
| • | Added C <sub>FF</sub> capacitor to Figure 24                                                 | 13             |
| • | Added C <sub>FF</sub> capacitor to Figure 25                                                 | 14             |
| • | Added C <sub>FF</sub> capacitor to Figure 26                                                 | 15             |
| • | Added C <sub>FF</sub> capacitor to Figure 27                                                 | 16             |
| • | Added C <sub>FF</sub> capacitor to Figure 28                                                 | 17             |
| • | Added C <sub>FF</sub> capacitor to Figure 29                                                 | 18             |
| • | Added C <sub>FF</sub> capacitor to Figure 30                                                 | 20             |
| • | Changed capacitor values in first sentence of Output Capacitor Requirements section          | 24             |



| Changes from Revision B (April 2012) to Revision C                         | Page |
|----------------------------------------------------------------------------|------|
| Added RGT package to Figure 44                                             | 28   |
| Added RGT package to Figure 46                                             | 30   |
| Changes from Revision A (March 2012) to Revision B                         | Page |
| Changed Accuracy feature bullet                                            | 1    |
| Added RGT (QFN-16) package to Features                                     | 1    |
| Added RGT package pinout drawing                                           | 4    |
| Added RGT package to Pin Descriptions table                                | 4    |
| Added RGT (QFN-16) package to Thermal Information table                    | 6    |
| Added test conditions for RGT package to Output Voltage Accuracy parameter |      |
| Changes from Original (March 2012) to Revision A                           | Page |
| Changed from product preview to production data                            | 1    |



# 5 Pin Configurations

RGT Package 16-Pin With Exposed Thermal Pad Top View



#### RGW Package 20-Pin VQFN With Exposed Thermal Pad Top View



## **Pin Functions**

|                                                       | PIN                                                                                                                                                                                       |                      |                                                                                                                                                                                                                                                                                                                                     | DECODINE                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                                                  | RGW                                                                                                                                                                                       | RGT                  | 1/0                                                                                                                                                                                                                                                                                                                                 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 50mV,<br>100mV,<br>200mV,<br>400mV,<br>800mV,<br>1.6V | 5, 6, 7,<br>9, 10, 11                                                                                                                                                                     | 4, 5, 6,<br>8, 9, 10 | I                                                                                                                                                                                                                                                                                                                                   | Output voltage setting pins. These pins must be connected to ground or left floating. Connecting these pins to ground increases the output voltage by the value of the pin name; multiple pins can be simultaneously connected to GND to select the desired output voltage. Leave these pins floating (open) when not in use. See the <i>User-Configurable Output Voltage</i> section for more details. |  |  |
| EN                                                    | 14                                                                                                                                                                                        | 12                   | 1                                                                                                                                                                                                                                                                                                                                   | Enable pin. Driving this pin to logic high enables the device; driving the pin to logic low disables the device. See the <i>Enable</i> section for more details.                                                                                                                                                                                                                                        |  |  |
| FB 3 2 I Output Voltage                               |                                                                                                                                                                                           | I                    | Output voltage feedback pin. Connected to the error amplifier. See the <i>User-Configurable Output Voltage</i> and <i>Traditional Adjustable Configuration</i> sections for more details. TI highly recommends connecting a 220-pF ceramic capacitor from FB pin to OUT.                                                            |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| GND                                                   | 8, 18                                                                                                                                                                                     | 7                    |                                                                                                                                                                                                                                                                                                                                     | Ground pin.                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| IN                                                    | IN 15, 16, 17 13, 14 I Unregulated supply voltage pin. TI recommends connecting an input capaciting to the connecting an input capaciting to the capacitor requirements for more details. |                      | Unregulated supply voltage pin. TI recommends connecting an input capacitor to this pin. See <i>Input Capacitor Requirements</i> for more details.                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| NC                                                    |                                                                                                                                                                                           |                      | _                                                                                                                                                                                                                                                                                                                                   | Not internally connected. The NC pin is not connected to any electrical node. TI strongly recommends connecting this pin and the thermal pad to a large-area ground plane. See the <i>Power Dissipation</i> section for more details.                                                                                                                                                                   |  |  |
| OUT                                                   | 1, 19, 20                                                                                                                                                                                 | 15, 16               | 0                                                                                                                                                                                                                                                                                                                                   | Regulated output pin. A 4.7-µF or larger capacitance is required for stability. See <i>Output Capacitor Requirements</i> for more details.                                                                                                                                                                                                                                                              |  |  |
| PG                                                    | 4                                                                                                                                                                                         | 3                    | 0                                                                                                                                                                                                                                                                                                                                   | Active-high power good pin. An open-drain output that indicates when the output voltage reaches 90% of the target. See <i>Power Good</i> for more details.                                                                                                                                                                                                                                              |  |  |
| SNS                                                   | 2                                                                                                                                                                                         | 1                    | 1                                                                                                                                                                                                                                                                                                                                   | Output voltage sense input pin. See the <i>User-Configurable Output Voltage</i> and <i>Traditional Adjustable Configuration</i> sections for more details.                                                                                                                                                                                                                                              |  |  |
| SS 13 11                                              |                                                                                                                                                                                           | _                    | Soft-start pin. Leaving this pin open provides soft start of the default setting. Connecting an external capacitor between this pin and the ground enables the soft-start function by forming an RC-delay circuit in combination with the integrated resistance on the silicon. See the <i>Soft-Start</i> section for more details. |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| Thermal                                               | Pad                                                                                                                                                                                       |                      | _                                                                                                                                                                                                                                                                                                                                   | TI strongly recommends connecting the thermal pad to a large-area ground plane. If available, connect an electrically-floating, dedicated thermal plane to the thermal pad as well.                                                                                                                                                                                                                     |  |  |

Submit Documentation Feedback

Copyright © 2012–2015, Texas Instruments Incorporated



## 6 Specifications

## 6.1 Absolute Maximum Ratings

Over operating junction temperature range (unless otherwise noted). (1)

|             |                                              | MIN    | MAX                   | UNIT |
|-------------|----------------------------------------------|--------|-----------------------|------|
|             | IN, PG, EN                                   | -0.3   | 7                     | V    |
| Voltage     | SS, FB, SNS, OUT                             | -0.3   | $V_{IN} + 0.3^{(2)}$  | V    |
|             | 50 mV, 100 mV, 200 mV, 400 mV, 800 mV, 1.6 V | -0.3   | $V_{OUT} + 0.3^{(2)}$ | V    |
| Command     | OUT                                          | Intern | ally limited          | Α    |
| Current     | PG (sink current into IC)                    |        | 5                     | mA   |
| Tomporotura | Operating virtual junction, T <sub>J</sub>   | -55    | 160                   | °C   |
| Temperature | Storage, T <sub>stg</sub>                    | -55    | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                  |                         |                                                 | MIN   | NOM MAX            | UNIT |
|------------------|-------------------------|-------------------------------------------------|-------|--------------------|------|
| $V_{IN}$         | Supply voltage          |                                                 | 1.425 | 6.5                | V    |
| $V_{OUT}$        | Output voltage          |                                                 | 0.9   | 5                  | V    |
| $V_{EN}$         | Enable voltage          |                                                 | 0     | 6.5                | V    |
| $V_{PG}$         | Pullup voltage          |                                                 | 0     | 6.5                | V    |
|                  | Any-out voltage         | 50 mV, 100 mV, 200 mV,<br>400 mV, 800 mV, 1.6 V | 0     | V <sub>OUT</sub>   | V    |
| I <sub>OUT</sub> | Output current          |                                                 | 0     | 2                  | Α    |
| C <sub>OUT</sub> | Output capacitance      |                                                 | 4.7   | 200 <sup>(1)</sup> | μF   |
| C <sub>F</sub>   | Feedforward capacitance |                                                 | 0     | 100                | nF   |
| TJ               | Junction temperature    |                                                 | -40   | 125                | °C   |

(1) For output capacitors larger than 47 µF, a feedforward capacitor of at least 220 pF must be used.

Product Folder Links: TPS7A7200

<sup>(2)</sup> The absolute maximum rating is V<sub>IN</sub> + 0.3 V or +7 V, whichever is smaller.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                       |                                              | TPS7A      |           |      |
|-----------------------|----------------------------------------------|------------|-----------|------|
|                       | THERMAL METRIC <sup>(1)(2)</sup>             | RGW (VQFN) | RGT (QFN) | UNIT |
|                       |                                              | 20 PINS    | 16 PINS   |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 35.7       | 44.6      | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 33.6       | 54.3      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 15.2       | 17.2      | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.4        | 1.1       | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 15.4       | 17.2      | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3.8        | 3.8       | °C/W |

- (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
- For thermal estimates of this device based on printed-circuit-board (PCB) copper area, see the TI PCB Thermal Calculator.
- Thermal data for the RGW package is derived by thermal simulations based on JEDEC-standard methodology as specified in the JESD51 series. The following assumptions are used in the simulations:
  - (a) i. RGW: The exposed pad is connected to the PCB ground layer through a 4 x 4 thermal via array.
  - ii. RGT: The exposed pad is connected to the PCB ground layer through a 2 x 2 thermal via array.

    (b) i. RGW: Both the top and bottom copper layers have a dedicated pattern for 4% copper coverage. ii .RGT: Both the top and bottom copper layers have a dedicated pattern for 5% copper coverage.
  - (c) These data were generated with only a single device at the center of a JEDEC high-K (2s2p) board with 3-inch x 3-inch copper area. To understand the effects of the copper area on thermal performance, see the Power Dissipation and Estimating Junction Temperature sections.

Submit Documentation Feedback

Copyright © 2012-2015, Texas Instruments Incorporated



#### 6.5 Electrical Characteristics

Over operating temperature range (T<sub>J</sub> =  $-40^{\circ}$ C to 125°C), 1.425 V  $\leq$  V<sub>IN</sub>  $\leq$  6.5 V, V<sub>IN</sub>  $\geq$  V<sub>OUT(TARGET)</sub> + 0.3 V or V<sub>IN</sub>  $\geq$  V<sub>OUT(TARGET)</sub> + 0.5 V<sup>(1)(2)</sup>, OUT connected to 50  $\Omega$  to GND<sup>(3)</sup>,V<sub>EN</sub> = 1.1 V, C<sub>OUT</sub> = 10  $\mu$ F, C<sub>SS</sub> = 10 nF, C<sub>FF</sub> = 0 pF (RGW package), C<sub>FF</sub> = 220 pF (RGT package)<sup>(4)</sup>, and PG pin pulled up to V<sub>IN</sub> with 100 k $\Omega$ , 27 k $\Omega$   $\leq$  R2  $\leq$  33 k $\Omega$  for adjustable configuration<sup>(5)</sup>, unless otherwise noted.

Typical values are at  $T_{\perp} = 25^{\circ}$ C.

|                            | PARAMETER                                       | TEST CONDITIONS                                                                                                                  | MIN                  | TYP                  | MAX                  | UNIT                 |
|----------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------|----------------------|
| V <sub>IN</sub>            | Input voltage range                             |                                                                                                                                  | 1.425                |                      | 6.5                  | V                    |
| $V_{(SS)}$                 | SS pin voltage                                  |                                                                                                                                  |                      | 0.5                  |                      | V                    |
|                            | Output voltage range                            | Adjustable with external feedback resistors                                                                                      | 0.9                  |                      | 5                    | V                    |
|                            |                                                 | Fixed with voltage setting pins                                                                                                  | 0.9                  |                      | 3.5                  | V                    |
| V                          |                                                 | RGT package only, adjustable, $-40^{\circ}\text{C} \le T_{\text{A}} \le 85^{\circ}\text{C}$ , 25 mA $\le I_{\text{OUT}} \le 2$ A | -1.5%                |                      | 1.5%                 |                      |
| V <sub>OUT</sub>           | Output voltage accuracy <sup>(6)(7)</sup>       | RGT package only, fixed, $-40^{\circ}\text{C} \le T_{\text{A}} \le 85^{\circ}\text{C}$ , 25 mA $\le I_{\text{OUT}} \le 2$ A      | -2%                  |                      | 2%                   |                      |
|                            |                                                 | Adjustable, 25 mA ≤ I <sub>OUT</sub> ≤ 2 A                                                                                       | -2%                  |                      | 2%                   |                      |
|                            |                                                 | Fixed, 25 mA ≤ I <sub>OUT</sub> ≤ 2 A                                                                                            | -3%                  |                      | 3%                   |                      |
| $\Delta V_{O(\Delta VI)}$  | Line regulation                                 | I <sub>OUT</sub> = 25 mA                                                                                                         |                      | 0.01                 |                      | %/V                  |
| $\Delta V_{O(\Delta IO)}$  | Load regulation                                 | 25 mA ≤ I <sub>OUT</sub> ≤ 2 A                                                                                                   |                      | 0.1                  |                      | %/A                  |
| V                          | Dropout voltage (8)                             | $V_{OUT} \le 3.3 \text{ V}, I_{OUT} = 2 \text{ A}, V_{(FB)} = \text{GND}$                                                        |                      |                      | 180                  | mV                   |
| $V_{(DO)}$                 | Dropout voltage 47                              | $3.3 \text{ V} < \text{V}_{\text{OUT}}, \text{ I}_{\text{OUT}} = 2 \text{ A}, \text{ V}_{\text{(FB)}} = \text{GND}$              |                      |                      | 470                  | mV                   |
| I <sub>(LIM)</sub>         | Output current limit                            | V <sub>OUT</sub> forced at 0.9 x V <sub>OUT</sub> (TARGET), V <sub>IN</sub> = 3.3 V, V <sub>OUT</sub> (TARGET) = 0.9 V           | 2.4                  | 3.1                  |                      | Α                    |
|                            |                                                 | Full load, I <sub>OUT</sub> = 2 A                                                                                                |                      | 2.6                  |                      | mA                   |
| I <sub>(GND)</sub>         | GND pin current                                 |                                                                                                                                  |                      |                      | 4                    | mA                   |
|                            |                                                 | Shutdown, PG = (open), $V_{IN}$ = 6.5 V, $V_{OUT(TARGET)}$ = 0.9 V, $V_{(EN)}$ < 0.5 V                                           |                      | 0.1                  | 5                    | μΑ                   |
| $I_{(EN)}$                 | EN pin current                                  | $V_{IN} = 6.5 \text{ V}, V_{(EN)} = 0 \text{ V} \text{ and } 6.5 \text{ V}$                                                      |                      |                      | ±0.1                 | μΑ                   |
| V <sub>IL(EN)</sub>        | EN pin low-level input voltage (disable device) |                                                                                                                                  | 0                    |                      | 0.5                  | V                    |
| $V_{\text{IH}(\text{EN})}$ | EN pin high-level input voltage (enable device) |                                                                                                                                  | 1.1                  |                      | 6.5                  | V                    |
| $V_{IT(PG)}$               | PG pin threshold                                | For the direction PG↓ with decreasing V <sub>OUT</sub>                                                                           | 0.85V <sub>OUT</sub> | 0.9V <sub>OUT</sub>  | 0.96V <sub>OUT</sub> | V                    |
| V <sub>hys(PG)</sub>       | PG pin hysteresis                               | For PG↑                                                                                                                          |                      | 0.02V <sub>OUT</sub> |                      | V                    |
| $V_{OL(PG)}$               | PG pin low-level output voltage                 | $V_{OUT} < V_{IT(PG)}$ , $I_{PG} = -1$ mA (current into device)                                                                  |                      |                      | 0.4                  | V                    |
| I <sub>lkg(PG)</sub>       | PG pin leakage current                          | $V_{OUT} > V_{IT(PG)}, V_{(PG)} = 6.5 \text{ V}$                                                                                 |                      |                      | 1                    | μΑ                   |
| I <sub>(SS)</sub>          | SS pin charging current                         | V <sub>(SS)</sub> = GND, V <sub>IN</sub> = 3.3 V                                                                                 | 3.5                  | 5.1                  | 7.2                  | μΑ                   |
| V <sub>n</sub>             | Output noise voltage                            | BW = 100 Hz to 100 kHz,<br>$V_{IN} = 1.5 \text{ V}, V_{OUT} = 1.2 \text{ V}, I_{OUT} = 2 \text{ A}$                              |                      | 40.65                |                      | $\mu V_{\text{RMS}}$ |
| т                          | Thormal abutdown tomporatives                   | Shutdown, temperature increasing                                                                                                 |                      | 160                  |                      | °C                   |
| T <sub>sd</sub>            | Thermal shutdown temperature                    | Reset, temperature decreasing                                                                                                    |                      | 140                  |                      | °C                   |
| TJ                         | Operating junction temperature                  |                                                                                                                                  | -40                  |                      | 125                  | °C                   |
|                            |                                                 |                                                                                                                                  |                      |                      |                      |                      |

- (1) When  $V_{OUT} \le 3.5 \text{ V}$ ,  $V_{IN} \ge (V_{OUT} + 0.3 \text{ V})$  or 1.425 V, whichever is greater; when  $V_{OUT} > 3.5 \text{ V}$ ,  $V_{IN} \ge (V_{OUT} + 0.5 \text{ V})$ .
- (2) V<sub>OUT(TARGET)</sub> is the calculated target V<sub>OUT</sub> value from the output voltage setting pins: 50mV, 100mV, 200mV, 400mV, 800mV, and 1.6V in fixed configuration, or the expected V<sub>OUT</sub> value set by external feedback resistors in adjustable configuration.
- (3) This  $50-\Omega$  load is disconnected when the test conditions specify an  $I_{OUT}$  value.
- (4) CFF is the capacitor between FB pin and OUT
- (5) R2 is the bottom-side of the feedback resistor between the FB pin and OUT. See Figure 30 for details.
- (6) When the TPS7A7200 is connected to external feedback resistors at the FB pin, external resistor tolerances are not included.
- (7) The TPS7A7200 is not tested at V<sub>OUT</sub> = 0.9 V, 2.7 V ≤ V<sub>IN</sub> ≤ 6.5 V, and 500 mA ≤ I<sub>OUT</sub> ≤ 2 A because the power dissipation is higher than the maximum rating of the package. Also, this accuracy specification does not apply on any application condition that exceeds the power dissipation limit of the package.
- (8)  $V_{(DO)}$  is not defined for output voltage settings less than 1.2 V.



## 6.6 Typical Characteristics

At  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(TARGET)}$  + 0.3 V,  $I_{OUT}$  = 25 mA,  $V_{(EN)}$  =  $V_{IN}$ ,  $C_{IN}$  = 10  $\mu$ F,  $C_{OUT}$  = 10  $\mu$ F,  $C_{(SS)}$  = 10 nF, and the PG pin pulled up to  $V_{IN}$  with 100-k $\Omega$  pullup resistor, unless otherwise noted.



Submit Documentation Feedback

Copyright © 2012–2015, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

At  $T_J = 25$ °C,  $V_{IN} = V_{OUT(TARGET)} + 0.3$  V,  $I_{OUT} = 25$  mA,  $V_{(EN)} = V_{IN}$ ,  $C_{IN} = 10$   $\mu$ F,  $C_{OUT} = 10$   $\mu$ F,  $C_{(SS)} = 10$  nF, and the PG pin pulled up to  $V_{IN}$  with 100-k $\Omega$  pullup resistor, unless otherwise noted.



Copyright © 2012–2015, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

At  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT(TARGET)} + 0.3$  V,  $I_{OUT} = 25$  mA,  $V_{(EN)} = V_{IN}$ ,  $C_{IN} = 10$   $\mu$ F,  $C_{OUT} = 10$   $\mu$ F,  $C_{(SS)} = 10$  nF, and the PG pin pulled up to  $V_{IN}$  with 100-k $\Omega$  pullup resistor, unless otherwise noted.



Submit Documentation Feedback

Copyright © 2012–2015, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

At  $T_J = 25$  °C,  $V_{IN} = V_{OUT(TARGET)} + 0.3$  V,  $I_{OUT} = 25$  mA,  $V_{(EN)} = V_{IN}$ ,  $C_{IN} = 10$   $\mu$ F,  $C_{OUT} = 10$   $\mu$ F,  $C_{(SS)} = 10$  nF, and the PG pin pulled up to  $V_{IN}$  with 100-k $\Omega$  pullup resistor, unless otherwise noted.



Copyright © 2012–2015, Texas Instruments Incorporated



## 7 Detailed Description

#### 7.1 Overview

The TPS7A7200 belongs to a family of new-generation LDO regulators that uses innovative circuitry to offer very low dropout voltage along with the flexibility of a programmable output voltage.

The dropout voltage for this LDO regulator family is 0.18 V at 2 A. This voltage is ideal for making the TPS7A7200 into a point-of-load (POL) regulator because 0.18 V at 2 A is lower than any voltage gap among the most common voltage rails: 1.2 V, 1.5 V, 1.8 V, 2.5 V, 3 V, and 3.3 V. This device offers a fully user-configurable output voltage setting method. The TPS7A7200 output voltage can be programmed to any target value from 0.9 V to 3.5 V in 50-mV steps.

Another big advantage of using the TPS7A7200 is the wide range of available operating input voltages: from 1.5 V to 6.5 V. The TPS7A7200 also has very good line and load transient response. All these features allow the TPS7A7200 to meet most voltage-regulator needs for under 6-V applications, using only one device so less time is spent on inventory control.

Texas Instruments also offers different output current ratings with other family devices: the TPS7A7100 (1 A) and TPS7A7300 (3 A).

#### 7.2 Functional Block Diagram



NOTE:  $32R = 1.024 \text{ M}\Omega$  (that is,  $1R = 32 \text{ k}\Omega$ ).



#### 7.3 Feature Description

## 7.3.1 User-Configurable Output Voltage

Unlike traditional LDO devices, the TPS7A7200 comes with only one orderable part number. There is no adjustable or fixed output voltage option. The output voltage of the TPS7A7200 is selectable in accordance with the names given to the output voltage setting pins: 50 mV, 100 mV, 200 mV, 400 mV, 800 mV, and 1.6 V. For each pin connected to the ground, the output voltage setting increases by the value associated with that pin name, starting from the value of the reference voltage of 0.5 V. Floating the pins has no effect on the output voltage. Figure 24 through Figure 29 show examples of how to program the output voltages.



Figure 24. 0.9-V Configuration

Copyright © 2012–2015, Texas Instruments Incorporated





 $\label{eq:Vour} V_{OUT} = 0.5~V \times (1 + 3.2 R/2.29 R) \\ \hspace{0.5cm} 2.29 R~is~parallel~resistance~of~16 R,~8 R,~and~4 R.$ 

Submit Documentation Feedback

Figure 25. 1.2-V Configuration





 $V_{OUT}$  = 0.5 V × (1 + 3.2R/1.23R) 1.23R is parallel resistance of 16R, 4R, and 2R.

Figure 26. 1.8-V Configuration

Copyright © 2012–2015, Texas Instruments Incorporated





 $V_{OUT}$  = 0.5 V × (1 + 3.2R/0.8R) 0.8R is parallel resistance of 4R and 1R.

Figure 27. 2.5-V Configuration





**1**0.5 V is V<sub>ref</sub>

 $\label{eq:Vout} V_{OUT} = 0.5~V \times (1 + 3.2 R/0.571 R) \\ 0.571 R~is~parallel~resistance~of~4 R,~2 R,~and~1 R.$ 

Figure 28. 3.3-V Configuration

Copyright © 2012–2015, Texas Instruments Incorporated





 $\label{eq:Vout} V_{OUT} = 0.5~V \times (1 + 3.2 R/0.533 R) \\ 0.533 R~is~parallel~resistance~of~8 R,~4 R,~2 R,~and~1 R.$ 

See Table 1 for a full list of target output voltages and corresponding pin settings. The voltage setting pins have a binary weight; therefore, the output voltage can be programmed to any value from 0.9 V to 3.5 V in 50-mV steps.

Figure 29. 3.5-V Configuration

Figure 11 and Figure 12 show this output voltage programming performance.



#### **NOTE**

Any output voltage setting that is not listed in Table 1 is not covered in *Electrical Characteristics*. For output voltages greater than 3.5 V, use a traditional adjustable configuration (see the *Traditional Adjustable Configuration* section).

**Table 1. User Configurable Output Voltage Setting** 

| V <sub>OUT(TARGET)</sub> (V) | 50 mV | 100 mV | 200 mV | 400 mV | 800 mV | 1.6 V | V <sub>OUT(TARGET)</sub> (V) | 50 mV | 100 mV | 200 mV | 400 mV | 800 mV | 1.6 V |
|------------------------------|-------|--------|--------|--------|--------|-------|------------------------------|-------|--------|--------|--------|--------|-------|
| 0.9                          | open  | open   | open   | GND    | open   | open  | 2.25                         | GND   | GND    | open   | open   | open   | GND   |
| 0.95                         | GND   | open   | open   | GND    | open   | open  | 2.3                          | open  | open   | GND    | open   | open   | GND   |
| 1                            | open  | GND    | open   | GND    | open   | open  | 2.35                         | GND   | open   | GND    | open   | open   | GND   |
| 1.05                         | GND   | GND    | open   | GND    | open   | open  | 2.4                          | open  | GND    | GND    | open   | open   | GND   |
| 1.1                          | open  | open   | GND    | GND    | open   | open  | 2.45                         | GND   | GND    | GND    | open   | open   | GND   |
| 1.15                         | GND   | open   | GND    | GND    | open   | open  | 2.5                          | open  | open   | open   | GND    | open   | GND   |
| 1.2                          | open  | GND    | GND    | GND    | open   | open  | 2.55                         | GND   | open   | open   | GND    | open   | GND   |
| 1.25                         | GND   | GND    | GND    | GND    | open   | open  | 2.6                          | open  | GND    | open   | GND    | open   | GND   |
| 1.3                          | open  | open   | open   | open   | GND    | open  | 2.65                         | GND   | GND    | open   | GND    | open   | GND   |
| 1.35                         | GND   | open   | open   | open   | GND    | open  | 2.7                          | open  | open   | GND    | GND    | open   | GND   |
| 1.4                          | open  | GND    | open   | open   | GND    | open  | 2.75                         | GND   | open   | GND    | GND    | open   | GND   |
| 1.45                         | GND   | GND    | open   | open   | GND    | open  | 2.8                          | open  | GND    | GND    | GND    | open   | GND   |
| 1.5                          | open  | open   | GND    | open   | GND    | open  | 2.85                         | GND   | GND    | GND    | GND    | open   | GND   |
| 1.55                         | GND   | open   | GND    | open   | GND    | open  | 2.9                          | open  | open   | open   | open   | GND    | GND   |
| 1.6                          | open  | GND    | GND    | open   | GND    | open  | 2.95                         | GND   | open   | open   | open   | GND    | GND   |
| 1.65                         | GND   | GND    | GND    | open   | GND    | open  | 3                            | open  | GND    | open   | open   | GND    | GND   |
| 1.7                          | open  | open   | open   | GND    | GND    | open  | 3.05                         | GND   | GND    | open   | open   | GND    | GND   |
| 1.75                         | GND   | open   | open   | GND    | GND    | open  | 3.1                          | open  | open   | GND    | open   | GND    | GND   |
| 1.8                          | open  | GND    | open   | GND    | GND    | open  | 3.15                         | GND   | open   | GND    | open   | GND    | GND   |
| 1.85                         | GND   | GND    | open   | GND    | GND    | open  | 3.2                          | open  | GND    | GND    | open   | GND    | GND   |
| 1.9                          | open  | open   | GND    | GND    | GND    | open  | 3.25                         | GND   | GND    | GND    | open   | GND    | GND   |
| 1.95                         | GND   | open   | GND    | GND    | GND    | open  | 3.3                          | open  | open   | open   | GND    | GND    | GND   |
| 2                            | open  | GND    | GND    | GND    | GND    | open  | 3.35                         | GND   | open   | open   | GND    | GND    | GND   |
| 2.05                         | GND   | GND    | GND    | GND    | GND    | open  | 3.4                          | open  | GND    | open   | GND    | GND    | GND   |
| 2.1                          | open  | open   | open   | open   | open   | GND   | 3.45                         | GND   | GND    | open   | GND    | GND    | GND   |
| 2.15                         | GND   | open   | open   | open   | open   | GND   | 3.5                          | open  | open   | GND    | GND    | GND    | GND   |
| 2.2                          | open  | GND    | open   | open   | open   | GND   |                              |       |        |        |        |        |       |

Product Folder Links: TPS7A7200



## 7.3.2 Traditional Adjustable Configuration

For any output voltage target that is not supported in the *User-Configurable Output Voltage* section, a traditional adjustable configuration with external-feedback resistors can be used with the TPS7A7200. Figure 30 shows how to configure the TPS7A7200 as an adjustable regulator with an equation and Table 2 lists recommended pairs of feedback resistor values.

#### **NOTE**

The bottom side of feedback resistor R2 in Figure 30 must be in the range of 27 k $\Omega$  to 33 k $\Omega$  to maintain the specified regulation accuracy.



Figure 30. Traditional Adjustable Configuration With External Resistors

Table 2. Recommended Feedback-Resistor Values

| V <sub>OUT(TARGET)</sub> | E96     | SERIES  | R40 SERIES |         |  |  |
|--------------------------|---------|---------|------------|---------|--|--|
| (V)                      | R1 (kΩ) | R2 (kΩ) | R1 (kΩ)    | R2 (kΩ) |  |  |
| 1                        | 30.1    | 30.1    | 30         | 30      |  |  |
| 1.2                      | 39.2    | 28      | 43.7       | 31.5    |  |  |
| 1.5                      | 61.9    | 30.9    | 60         | 30      |  |  |
| 1.8                      | 80.6    | 30.9    | 80         | 30.7    |  |  |
| 1.9                      | 86.6    | 30.9    | 87.5       | 31.5    |  |  |
| 2.5                      | 115     | 28.7    | 112        | 28      |  |  |
| 3                        | 147     | 29.4    | 150        | 30      |  |  |
| 3.3                      | 165     | 29.4    | 175        | 31.5    |  |  |
| 5                        | 280     | 30.9    | 243        | 27.2    |  |  |



#### 7.3.3 Undervoltage Lockout (UVLO)

The TPS7A7200 uses an undervoltage lockout circuit to keep the output shut off until the internal circuitry is operating properly. The UVLO circuit has a deglitch feature that typically ignores undershoot of the input voltage upon the event of device start-up. Still, a poor input line impedance may cause a severe input voltage drop when the device powers on. As explained in the *Input Capacitor Requirements* section, the input line impedance must be well-designed.

#### 7.3.4 Soft-Start

The TPS7A7200 has an SS pin that provides a soft-start (slow start) function.

By leaving the SS pin open, the TPS7A7200 performs a soft-start by its default setting.

As shown in *Functional Block Diagram*, by connecting a capacitor between the SS pin and the ground, the  $C_{SS}$  capacitor forms an RC pair together with the integrated 50-k $\Omega$  resistor. The RC pair operates as an RC-delay circuit for the soft-start together with the internal 700- $\mu$ s delay circuit.

The relationship between C<sub>SS</sub> and the soft-start time is shown in Figure 40 through Figure 42.

#### 7.3.5 Current Limit

The TPS7A7200 internal current limit circuitry protects the regulator during fault conditions. During a current limit event, the output sources a fixed amount of current that is mostly independent of the output voltage. The current limit function is provided as a fail-safe mechanism and is not intended to be used regularly. Do **not** design any applications to use this current limit function as a part of expected normal operation. Extended periods of current limit operation degrade device reliability.

Powering on the device with the enable pin, or increasing the input voltage above the minimum operating voltage while a low-impedance short exists on the output of the device, may result in a sequence of high-current pulses from the input to the output of the device. The energy consumed by the device is minimal during these events; therefore, there is no failure risk. Additional input capacitance helps to mitigate the load transient requirement of the upstream supply during these events.

#### **7.3.6 Enable**

The EN pin switches the enable and disable (shutdown) states of the TPS7A7200. A logic high input at the EN pin enables the device; a logic low input disables the device. When disabled, the device current consumption is reduced.

#### 7.3.7 Power Good

The TPS7A7200 has a power good function that works with the PG output pin. When the output voltage undershoots the threshold voltage  $V_{\text{IT}(PG)}$  during normal operation, the PG open-drain output turns from a high-impedance state to a low-impedance state. When the output voltage exceeds the  $V_{\text{IT}(PG)}$  threshold by an amount greater than the PG hysteresis,  $V_{\text{hys}(PG)}$ , the PG open-drain output turns from a low-impedance state to high-impedance state. By connecting a pullup resistor (usually between OUT and PG pins), any downstream device can receive an active-high enable logic signal.

When setting the output voltage to less than 1.8 V and using a pullup resistor between OUT and PG pins, depending on the downstream device specifications, the downstream device may not accept the PG output as a valid high-level logic voltage. In such cases, place a pullup resistor between IN and PG pins, not between OUT and PG pins.

Figure 18 shows the open-drain output drive capability. The on-resistance of the open-drain transistor is calculated using Figure 18, and is approximately 200  $\Omega$ . Any pullup resistor greater than 10 k $\Omega$  works fine for this purpose.

Product Folder Links: TPS7A7200



#### 7.4 Device Functional Modes

#### 7.4.1 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- The input voltage is at least as high as V<sub>IN(MIN)</sub>.
- The input voltage is greater than the nominal output voltage added to the dropout voltage.
- The enable voltage has previously exceeded the enable rising threshold voltage and has not decreased below the enable falling threshold.
- The output current is less than the current limit.
- The device junction temperature is less than the maximum specified junction temperature.

## 7.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode of operation, the output voltage is the same as the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass device (such as a bipolar junction transistor, or BJT) is in saturation and no longer controls the current through the LDO. Line or load transients in dropout can result in large output voltage deviations.

#### 7.4.3 Disabled

The device is disabled under the following conditions:

- The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold.
- The device junction temperature is greater than the thermal shutdown temperature.

Table 3 lists the conditions that lead to the different modes of operation.

**Table 3. Device Functional Mode Comparison** 

| OPERATING MODE                                         | PARAMETER                                                      |                       |                                       |                        |  |  |  |  |  |  |  |
|--------------------------------------------------------|----------------------------------------------------------------|-----------------------|---------------------------------------|------------------------|--|--|--|--|--|--|--|
| OPERATING MODE                                         | V <sub>IN</sub>                                                | V <sub>EN</sub>       | I <sub>OUT</sub>                      | T <sub>J</sub>         |  |  |  |  |  |  |  |
| Normal mode                                            | $V_{IN} > V_{OUT(NOM)} + V_{DO}$<br>and $V_{IN} > V_{IN(MIN)}$ | $V_{EN} > V_{IH(EN)}$ | I <sub>OUT</sub> < I <sub>(LIM)</sub> | T <sub>J</sub> < 125°C |  |  |  |  |  |  |  |
| Dropout mode                                           | $V_{IN} < V_{OUT(NOM)} + V_{DO}$                               | $V_{EN} > V_{IH(EN)}$ | _                                     | T <sub>J</sub> < 125°C |  |  |  |  |  |  |  |
| Disabled mode (any true condition disables the device) | _                                                              | $V_{EN} < V_{IL(EN)}$ | _                                     | T <sub>J</sub> > 160°C |  |  |  |  |  |  |  |

Copyright © 2012–2015, Texas Instruments Incorporated Product Folder Links: *TPS7A7200* 



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The is a very-low dropout LDO with very fast load transient response. The provides a number of features such as a power good signal for output monitoring, a soft-start pin to reduce inrush currents during start-up, and it is suitable for applications that require up to 3 A of output current.

## 8.2 Typical Application



Figure 31. 1.2-V Output Using ANY-OUT Pins

#### 8.2.1 Design Requirements

Table 4 lists the design parameters for this example.

**Table 4. Design Parameters** 

| DESIGN PARAMETER            | EXAMPLE VALUE    |
|-----------------------------|------------------|
| Input voltage range         | 1.425 V to 6.5 V |
| Output voltage              | 1.2 V            |
| Output current rating       | 3 A              |
| Output capacitor range      | 4.7 μF to 200 μF |
| feedforward capacitor range | 220 pF to 100 nF |
| Soft-Start capacitor range  | 0 to 1 μF        |

Product Folder Links: TPS7A7200



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 ANY-OUT Programmable Output Voltage

For ANY-OUT operation, the TPS7A7001 does not use any external resistors to set the output voltage, but uses device pins labeled 50 mV, 100 mV, 200 mV, 400 mV, 800 mV, and 1.6 V to set the regulated output voltage. Each pin is either connected to ground (active) or is left open (floating). The ANY-OUT programming is set as the sum of the internal reference voltage ( $V_{(SS)} = 0.5 \text{ V}$ ) plus the sum of the respective voltages assigned to each active pin. By leaving all ANY-OUT pins open, or floating, the output is set to the minimum possible output voltage equal to  $V_{(SS)}$ . By grounding all of the ANY-OUT pins, the output is set to 3.65 V.

When using the ANY-OUT pins, the SNS pin must always be connected between the OUT and FB pins. However, the feedforward capacitor must be connected to the FB pin, not the SNS pin.

#### 8.2.2.2 Traditional Adjustable Output Voltage

For applications that need the regulated output voltage to be greater than 3.65 V (or those that require more resolution than the 50 mV that the ANY-OUT pins provide), the can also be use the traditional adjustable method of setting the regulated output.

When using the traditional method of setting the output, the FB pin must be connected to the node connecting the top and bottom resistors of the resistor divider. The SNS pin must be left floating.

### 8.2.2.3 Input Capacitor Requirements

As a result of its very fast transient response and low-dropout operation support, it is necessary to reduce the line impedance at the input pin of the TPS7A7200. The line impedance depends heavily on various factors, such as wire (PCB trace) resistance, wire inductance, and output impedance of the upstream voltage supply (power supply to the TPS7A7200). Therefore, a specific value for the input capacitance cannot be recommended until the previously listed factors are finalized.

In addition, simple usage of large input capacitance can form an unwanted LC resonance in combination with input wire inductance. For example, a 5-nH inductor and a 10-µF input capacitor form an LC filter that has a resonance at 712 kHz. This value of 712 kHz is well inside the bandwidth of the TPS7A7200 control loop.

The best guideline is to use a capacitor of up to 1  $\mu$ F with well-designed wire connections (PCB layout) to the upstream supply. If it is difficult to optimize the input line, use a large tantalum capacitor in combination with a good-quality, low-ESR, 1- $\mu$ F ceramic capacitor.

#### 8.2.2.4 Output Capacitor Requirements

The TPS7A7200 is designed to be stable with standard ceramic capacitors with capacitance values from 4.7  $\mu$ F to 47  $\mu$ F without a feedforward capacitor. For output capacitors from 47  $\mu$ F to 200  $\mu$ F a feedforward capacitor of at least 220 pF must be used. The TPS7A7200 is evaluated using an X5R-type, 10- $\mu$ F ceramic capacitor. TI highly recommends the X5R- and X7R-type capacitors because they have minimal variation in value and ESR over temperature. Maximum ESR must be less than 1  $\Omega$ .

As with any regulator, increasing the size of the output capacitor reduces overshoot and undershoot magnitude, but increases duration of the transient response.



## 8.2.3 Application Curves



Submit Documentation Feedback Copyright © 2012-2015, Texas Instruments Incorporated







## 9 Power Supply Recommendations

This device is designed for operation from an input voltage supply ranging from 1.425 V to 6.5 V. This input supply must be well regulated. The family of fast-transient, low-dropout linear regulators achieve stability with a minimum output capacitance of 4.7  $\mu$ F; however, TI recommends using 10- $\mu$ F ceramic capacitors for both the input and output to maximize AC performance.

## 10 Layout

#### 10.1 Layout Guidelines

- To improve AC performance such as PSRR, output noise, and transient response, TI recommends designing
  the board with separate ground planes for IN and OUT, with each ground plane connected only at the GND
  pin of the device.
- In addition, the ground connection for the output capacitor must connect directly to the GND pin of the device.
- Equivalent series inductance (ESL) and ESR must be minimized to maximize performance and ensure stability.
- Every capacitor must be placed as close as possible to the device and on the same side of the PCB as the
  regulator itself.
- Do **not** place any of the capacitors on the opposite side of the PCB from where the regulator is installed.
- The use of vias and long traces is strongly discouraged because they may impact system performance negatively and even cause instability.
- If possible, and to ensure the maximum performance denoted in this product data sheet, use the same layout pattern used for the evaluation board, SLAU430.

## 10.2 Layout Example



Notes:  $C_{in}$  and  $C_{out}$  are 0805 packages  $C_{SS}$ ,  $R_1$ , and  $R_2$  are 0402 packages  $R_1$  and  $R_2$  only needed for adjustable operation  $\bigcirc$  Denotes a via to a connection made on another layer

Figure 43. Recommended Layout



#### 10.3 Thermal Considerations

The thermal protection feature disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal-protection circuit may cycle on and off. This thermal limit protects the device from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature must be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection must trigger at least 35°C above the maximum expected ambient condition of your particular application. This configuration produces a worst-case junction temperature of 125°C at the highest-expected ambient temperature and worst-case load.

The internal-protection circuitry of the TPS7A7200 has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS7A7200 into thermal shutdown degrades device reliability.

#### 10.4 Power Dissipation

Knowing the device power dissipation and proper sizing of the thermal plane that is connected to the tab or pad is critical to avoiding thermal shutdown and ensuring reliable operation.

Power dissipation of the device depends on input voltage and load conditions and can be calculated using Equation 1:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(1)

Power dissipation can be minimized and greater efficiency can be achieved by using the lowest possible input voltage necessary to achieve the required output voltage regulation.

On the VQFN (RGW or RGT) package, the primary conduction path for heat is through the exposed pad to the PCB. The pad can be connected to ground or be left floating; however, it must be attached to an appropriate amount of copper PCB area to ensure the device does not overheat. The maximum junction-to-ambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device and can be calculated using Equation 2:

$$R_{\theta JA} = \left(\frac{+125^{\circ}C - T_{A}}{P_{D}}\right) \tag{2}$$

Knowing the maximum  $R_{\theta JA}$ , the minimum amount of PCB copper area needed for appropriate heatsinking can be estimated using Figure 44.



Figure 44.  $\theta_{JA}$  vs Board Size

28



## **Power Dissipation (continued)**

shows the variation of  $\theta_{JA}$  as a function of ground plane copper area in the board. It is intended only as a guideline to demonstrate the effects of heat spreading in the ground plane and must not be used to estimate actual thermal performance in real application environments.

#### NOTE

When the device is mounted on an application PCB, TI strongly recommends using  $\Psi_{JT}$  and  $\Psi_{JB}$ , as explained in the *Estimating Junction Temperature* section.

## 10.5 Estimating Junction Temperature

Using the thermal metrics  $\Psi_{JT}$  and  $\Psi_{JB}$ , as shown in the *Thermal Information* table, the junction temperature can be estimated with corresponding formulas (given in Equation 3). For backwards compatibility, an older  $\theta_{JC}$ , Top parameter is listed as well.

$$\Psi_{JT}$$
:  $T_J = T_T + \Psi_{JT} \cdot P_D$   
 $\Psi_{JB}$ :  $T_J = T_B + \Psi_{JB} \cdot P_D$ 

#### Where:

P<sub>D</sub> is the power dissipation shown by Equation 2.

T<sub>T</sub> is the temperature at the center-top of the IC package.

T<sub>B</sub> is the PCB temperature measured 1 mm away from the IC package *on the PCB surface* (see Figure 45).

#### NOTE

Both  $T_T$  and  $T_B$  can be measured on actual application boards using a thermo-gun (an infrared thermometer).

For more information about measuring  $T_T$  and  $T_B$ , see the Application Report SBVA025, *Using New Thermal Metrics*.



Figure 45. Measuring Points For T<sub>T</sub> And T<sub>B</sub>

Copyright © 2012–2015, Texas Instruments Incorporated

## **Estimating Junction Temperature (continued)**

By looking at Figure 46, the new thermal metrics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) have very little dependency on board size. That is, using  $\Psi_{JT}$  or  $\Psi_{JB}$  with Equation 3 is a good way to estimate  $T_J$  by simply measuring  $T_T$  or  $T_B$ , regardless of the application board size.



Figure 46.  $\Psi_{JT}$  And  $\Psi_{JB}$  vs Board Size

For a more detailed discussion of why TI does not recommend using  $\theta_{JC(top)}$  to determine thermal characteristics, see Application Report SBVA025, *Using New Thermal Metrics*. For further information, see Application Report SPRA953, *Semiconductor and IC Package Thermal Metrics*.



## 11 Device And Documentation Support

## 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

- Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator, SBVA042.
- Using New Thermal Metrics, SBVA025.
- TPS7A7x00EVM-718 Evaluation Module, SLAU430.
- Semiconductor and IC Package Thermal Metrics, SPRA953.

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

DSP, E2E are trademarks of Texas Instruments. Bluetooth is a registered trademark of Bluetooth SIG, Inc. All other trademarks are the property of their respective owners.

## 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, And Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS7A7200





17-Oct-2015

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       |    | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|----|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |    | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPS7A7200RGTR    | ACTIVE | QFN          | RGT     | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | PYMQ           | Samples |
| TPS7A7200RGTT    | ACTIVE | QFN          | RGT     | 16 | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | PYMQ           | Samples |
| TPS7A7200RGWR    | ACTIVE | VQFN         | RGW     | 20 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | SAC            | Samples |
| TPS7A7200RGWT    | ACTIVE | VQFN         | RGW     | 20 | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | SAC            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



## PACKAGE OPTION ADDENDUM

17-Oct-2015

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS7A7200:

● Enhanced Product: TPS7A7200-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Jun-2015

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   |    | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are norminal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS7A7200RGTR                | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS7A7200RGTT                | QFN             | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS7A7200RGWR                | VQFN            | RGW                | 20 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS7A7200RGWT                | VQFN            | RGW                | 20 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 19-Jun-2015



\*All dimensions are nominal

| 7 till dillitoriolorio di o mominar |              |                 |      |      |             |            |             |
|-------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS7A7200RGTR                       | QFN          | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS7A7200RGTT                       | QFN          | RGT             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| TPS7A7200RGWR                       | VQFN         | RGW             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS7A7200RGWT                       | VQFN         | RGW             | 20   | 250  | 210.0       | 185.0      | 35.0        |

# RGT (S-PVQFN-N16) PLASTIC QUAD FLATPACK NO-LEAD 3,15 2,85 - A В 3,15 2,85 PIN 1 INDEX AREA TOP AND BOTTOM 0,20 REF. SEATING PLANE 0,08 0,05 0,00 Ċ 16 THERMAL PAD SIZE AND SHAPE SHOWN ON SEPARATE SHEET

NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

12

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.

13

- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

16X  $\frac{0,30}{0,18}$ 

0,50

0,10 M C A B 0,05 M C

4203495/H 10/11

F. Falls within JEDEC MO-220.



# RGT (S-PVQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206349-10/Z 08/15

NOTE: All linear dimensions are in millimeters



# RGT (S-PVQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994.

- B. This drawing is subject to change without notice.
- C. Quad Flat pack, No-leads (QFN) package configuration
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



# RGW (S-PVQFN-N20)

PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206352-2/M 06/15

NOTE: All linear dimensions are in millimeters



# RGW (S-PVQFN-N20)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity