

# 50-V Input Voltage, 50-mA, Very High Voltage LINEAR REGULATOR

Check for Samples: TPS7A41

## FEATURES

- Wide Input Voltage Range: 7 V to 50 V
- Accuracy:
  - Nominal: 1%
  - Over Line, Load, and Temperature: 2.5%
- Low Quiescent Current: 25 µA
- Quiescent Current at Shutdown: 4.1 µA
- Maximum Output Current: 50 mA
- CMOS Logic-Level-Compatible Enable Pin
- Adjustable Output Voltage: ~1.175 V to 48 V
- Stable with Ceramic Capacitors:
  - Input Capacitance: ≥ 1 µF
  - Output Capacitance: ≥ 4.7 µF
- Dropout Voltage: 290 mV
- **Built-In Current-Limit and Thermal Shutdown** Protection
- Package: High Thermal Performance MSOP-8 **PowerPAD**<sup>™</sup>
- Operating Temperature Range: -40°C to +125°C

## **APPLICATIONS**

- Microprocessors, Microcontrollers Powered by Industrial Busses with High Voltage Transients
- **Industrial Automation**
- **Telecom Infrastrucure**
- Automotive
- LED Lighting
- **Bias Power Supplies**



## DESCRIPTION

The TPS7A41 is a very high voltage-tolerant linear regulator that offers the benefits of thermally-enhanced package (MSOP-8), and is able to withstand continuous dc or transient input voltages of up to 50 V.

The TPS7A41 is stable with any output capacitance greater than 4.7 µF and any input capacitance greater than 1 µF (over temperature and tolerance). Therefore, implementations of this device require minimal board space because of its miniaturized packaging (MSOP-8) and a potentially small output capacitor. In addition, the TPS7A41 offers an enable pin (EN) compatible with standard CMOS logic to enable a low-current shutdown mode.

The TPS7A41 has an internal thermal shutdown and current limiting to protect the system during fault conditions. The MSOP-8 packages has an operating temperature range of  $T_1 = -40^{\circ}C$  to  $+125^{\circ}C$ .

In addition, the TPS7A41 is ideal for generating a low-voltage supply from intermediate voltage rails in telecom and industrial applications; not only it can supply a well-regulated voltage rail, but it can also withstand and maintain regulation during very high and fast voltage transients. These features translate to simpler and more cost-effective electrical surge-protection circuitry for a wide range of applications.



High-Performace Analog Circuitry

ÆΑ

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# TPS7A41



#### SBVS183-DECEMBER 2011

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT                | V <sub>OUT</sub>                                     |
|------------------------|------------------------------------------------------|
| TPS7A4101 <b>ууу z</b> | YYY is package designator.<br>Z is package quantity. |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted).

|                                |                                            | VALUE | VALUE          |      |
|--------------------------------|--------------------------------------------|-------|----------------|------|
|                                |                                            | MIN   | MAX            | UNIT |
|                                | IN pin to GND pin                          | -0.3  | +55            | V    |
|                                | OUT pin to GND pin                         | -0.3  | +55            | V    |
|                                | OUT pin to IN pin                          | -55   | +0.3           | V    |
| Voltage                        | FB pin to GND pin                          | -0.3  | +2             | V    |
|                                | FB pin to IN pin                           | -55   | +0.3           | V    |
|                                | EN pin to IN pin                           | -55   | 0.3            |      |
|                                | EN pin to GND pin                          | -0.3  | +55            | V    |
| Current                        | Peak output                                | Inte  | rnally limited |      |
| T                              | Operating virtual junction, T <sub>J</sub> | -40   | +125           | °C   |
| Temperature                    | Storage, T <sub>stg</sub>                  | -65   | +150           | °C   |
|                                | Human body model (HBM)                     |       | 2.5            | kV   |
| Electrostatic discharge rating | Charged device model (CDM)                 |       | 500            | V    |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum rated conditions for extended periods may affect device reliability.

#### THERMAL INFORMATION

|                       |                                              | TPS7A4001 |       |
|-----------------------|----------------------------------------------|-----------|-------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGN       | UNITS |
|                       |                                              | 8 PINS    |       |
| $\theta_{JA}$         | Junction-to-ambient thermal resistance       | 55.09     |       |
| θ <sub>JC(top)</sub>  | Junction-to-case(top) thermal resistance     | 8.47      |       |
| $\theta_{JB}$         | Junction-to-board thermal resistance         | —         | °C/W  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.36      | C/W   |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 14.6      |       |
| $\theta_{JC(bottom)}$ | Junction-to-case(bottom) thermal resistance  | —         |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### **DISSIPATION RATINGS**

| BOARD                 | PACKAGE | $R_{\theta JA}$ | $R_{\theta JC}$ | DERATING FACTOR<br>ABOVE T <sub>A</sub> = +25°C | T <sub>A</sub> ≤ +25°C POWER<br>RATING | T <sub>A</sub> = +70°C POWER<br>RATING | T <sub>A</sub> = +85°C POWER<br>RATING |
|-----------------------|---------|-----------------|-----------------|-------------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|
| High-K <sup>(1)</sup> | DGN     | 55.9°C/W        | 8.47°C/W        | 16.6mW/°C                                       | 1.83W                                  | 1.08W                                  | 0.833W                                 |

(1) The JEDEC High-K (2s2p) board design used to derive this data was a 3-inch x 3-inch multilayer board with 2-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board.



## **ELECTRICAL CHARACTERISTICS**

At  $T_J = -40^{\circ}$ C to +125°C,  $V_{IN} = V_{OUT(NOM)} + 2.0$  V or  $V_{IN} = 7.0$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 100$  µA,  $C_{IN} = 1$  µF,  $C_{OUT} = 4.7$  µF, and FB tied to OUT, unless otherwise noted.

|                           |                                      |                                                                                                | Т                | PS7A41 |                 |                   |
|---------------------------|--------------------------------------|------------------------------------------------------------------------------------------------|------------------|--------|-----------------|-------------------|
|                           | PARAMETER                            | TEST CONDITIONS                                                                                | MIN              | TYP    | MAX             | UNIT              |
| V <sub>IN</sub>           | Input voltage range                  |                                                                                                | 7.0              |        | 50.0            | V                 |
| V <sub>REF</sub>          | Internal reference                   | $T_{J} = +25^{\circ}C, V_{FB} = V_{REF}, V_{IN} = 9 V, I_{OUT} = 25 mA$                        | 1.161            | 1.173  | 1.185           | V                 |
|                           | Output voltage range <sup>(1)</sup>  | $V_{IN} \ge V_{OUT(NOM)} + 2.0 V$                                                              | V <sub>REF</sub> |        | 48              | V                 |
| V <sub>OUT</sub>          | Nominal accuracy                     | $T_{J} = +25^{\circ}C, V_{IN} = 9 V, I_{OUT} = 25 mA$                                          | -1.0             |        | +1.0            | %V <sub>OUT</sub> |
| •001                      | Overall accuracy                     | $V_{OUT(NOM)}$ + 2.0 V ≤ $V_{IN}$ ≤ 24 V <sup>(2)</sup><br>100 µA ≤ $I_{OUT}$ ≤ 50 mA          | -2.5             |        | +2.5            | %V <sub>OUT</sub> |
| $\Delta V_{O(\Delta VI)}$ | Line regulation                      | $7 \text{ V} \leq \text{V}_{IN} \leq 50 \text{ V}$                                             |                  | 0.03   |                 | %V <sub>OUT</sub> |
| $\Delta V_{O(\Delta VL)}$ | Load regulation                      | 100 μA ≤ I <sub>OUT</sub> ≤ 50 mA                                                              |                  | 0.31   |                 | %V <sub>OUT</sub> |
| M                         | Dropout voltogo                      | V <sub>IN</sub> = 17 V, V <sub>OUT(NOM)</sub> = 18 V, I <sub>OUT</sub> = 20 mA                 |                  | 290    |                 | mV                |
| V <sub>DO</sub>           | Dropout voltage                      | $V_{IN} = 17 \text{ V}, V_{OUT(NOM)} = 18 \text{ V}, I_{OUT} = 50 \text{ mA}$                  |                  | 0.78   | 1.3             | V                 |
|                           | Current limit                        | $V_{OUT} = 90\% V_{OUT(NOM)}, V_{IN} = 7.0 V, T_J \le +85^{\circ}C$                            | 51               | 117    | 200             | mA                |
| I <sub>LIM</sub>          | Current mint                         | $V_{OUT} = 90\% V_{OUT(NOM)}, V_{IN} = 9.0 V$                                                  | 51               | 128    | 200             | mA                |
|                           | Cround ourrent                       | $7 \text{ V} \le \text{V}_{\text{IN}} \le 50 \text{ V}, \text{ I}_{\text{OUT}} = 0 \text{ mA}$ |                  | 25     | 65              | μA                |
| I <sub>GND</sub>          | Ground current                       | I <sub>OUT</sub> = 50 mA                                                                       |                  | 25     |                 | μA                |
| I <sub>SHDN</sub>         | Shutdown supply current              | V <sub>EN</sub> = +0.4 V                                                                       |                  | 4.1    | 20              | μA                |
| I <sub>FB</sub>           | Feedback current <sup>(3)</sup>      |                                                                                                | -0.1             | 0.01   | 0.1             | μA                |
| I <sub>EN</sub>           | Enable current                       | 7 V $\leq$ V <sub>IN</sub> $\leq$ 50 V, V <sub>IN</sub> = V <sub>EN</sub>                      |                  | 0.02   | 1.0             | μA                |
| V <sub>EN_HI</sub>        | Enable high-level voltage            |                                                                                                | 1.5              |        | V <sub>IN</sub> | V                 |
| V <sub>EN_LO</sub>        | Enable low- level voltage            |                                                                                                | 0                |        | 0.4             | V                 |
| M                         | Output asias uskans                  |                                                                                                |                  | 58     |                 | $\mu V_{RMS}$     |
| V <sub>NOISE</sub>        | Output noise voltage                 |                                                                                                |                  | 73     |                 | μV <sub>RMS</sub> |
| PSRR                      | Power-supply rejection ratio         |                                                                                                |                  | 65     |                 | dB                |
| <b>-</b>                  |                                      | Shutdown, temperature increasing                                                               |                  | +170   |                 | °C                |
| T <sub>SD</sub>           | Thermal shutdown temperature         | Reset, temperature decreasing                                                                  |                  | +150   |                 | °C                |
| TJ                        | Operating junction temperature range |                                                                                                | -40              |        | +125            | °C                |

(1) To ensure stability at no-load conditions, a current from the feedback resistive network greater than or equal to 10 µA is required.

(2) Maximum input voltage is limited to 24 V because of the package power dissipation limitations at full load (P ≈ (V<sub>IN</sub> - V<sub>OUT</sub>) × I<sub>OUT</sub> = (24 V - V<sub>REF</sub>) × 50 mA ≈ 1.14 W). The device is capable of sourcing a maximum current of 50 mA at higher input voltages as long as the power dissipated is within the thermal limits of the package plus any external heatsinking.

(3)  $I_{FB} > 0$  flows out of the device.

(4)  $C_{BYP}$  refers to a bypass capacitor connected to the FB and OUT pins.

SBVS183-DECEMBER 2011

## **DEVICE INFORMATION**

# FUNCTIONAL BLOCK DIAGRAM



# **TYPICAL APPLICATION CIRCUIT**



#### **Example Circuit to Maximize Transient Performance**



## **PIN CONFIGURATION**

DGN PACKAGE MSOP-8 (TOP VIEW)

|       | 1<br>2<br>3 |   | - | ר<br>י<br>נ | 8<br>7<br>6 | IN<br>NC<br>NC |
|-------|-------------|---|---|-------------|-------------|----------------|
| GND 🖂 | 4           | - | - | -           | 5           | ΕN             |

#### **PIN DESCRIPTIONS**

| TPS7A41  |         |                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME     | NO.     | DESCRIPTION                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| EN       | 5       | This pin turns the regulator on or off.<br>If $V_{EN} \ge V_{EN_{-}HI}$ the regulator is enabled.<br>If $V_{EN} \le V_{EN_{-}LO}$ , the regulator is disabled.<br>If not used, the EN pin can be connected to IN. Make sure that $V_{EN} \le V_{IN}$ at all times. |  |  |  |  |  |  |
| FB       | 2       | This pin is the input to the control-loop error amplifier. It is used to set the output voltage of the device.                                                                                                                                                     |  |  |  |  |  |  |
| GND      | 4       | Ground                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| IN       | 8       | Input supply                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| NC       | 3, 6, 7 | Not internally connected. This pin must either be left open or tied to GND.                                                                                                                                                                                        |  |  |  |  |  |  |
| OUT 1    |         | Regulator output. A capacitor greater than 4.7 µF must be tied from this pin to ground to assure stability.                                                                                                                                                        |  |  |  |  |  |  |
| PowerPAD |         | Solder to printed circuit board (PCB) to enhance thermal performance.<br><b>NOTE: The PowerPAD is internally connected to GND.</b><br>Although it can be left floating, it is highly recommended to connect the PowerPAD to the GND plane.                         |  |  |  |  |  |  |

**FEXAS NSTRUMENTS** 

www.ti.com

50

50

G003

50

G001





# TPS7A41

SBVS183-DECEMBER 2011

#### www.ti.com

#### **TYPICAL CHARACTERISTICS (continued)**

At  $T_J = -40^{\circ}$ C to +125°C,  $V_{IN} = V_{OUT(NOM)}$  + 2.0 V or  $V_{IN} = 9.0$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 100 \mu$ A,  $C_{IN} = 1 \mu$ F,  $C_{OUT} = 4.7 \mu$ F, and FB tied to OUT, unless otherwise noted.



SBVS183-DECEMBER 2011



www.ti.com

# THEORY OF OPERATION

## **GENERAL DESCRIPTION**

The TPS7A4101 belongs to a new generation of linear regulators that use an innovative BiCMOS process technology to achieve very high maximum input and output voltages.

This process not only allows the TPS7A4101 to maintain regulation during very fast high-voltage transients up to 50 V, but it also allows the TPS7A4101 to regulate from a continuous high-voltage input rail. Unlike other regulators created using bipolar technology, the TPS7A4101 ground current is also constant over its output current range, resulting in increased efficiency and lower power consumption.

These features, combined with a high thermal performance MSOP-8 PowerPAD package, make this device ideal for industrial and telecom applications.

#### ADJUSTABLE OPERATION

The TPS7A4101 has an output voltage range of ~1.175 V to 48 V. The nominal output voltage of the device is set by two external resistors, as shown in Figure 12.



Figure 12. Adjustable Operation for Maximum AC Performance

 $R_1$  and  $R_2$  can be calculated for any output voltage range using the formula shown in Equation 1. To ensure stability under no-load conditions, this resistive network must provide a current greater than or equal to 10  $\mu$ A.

$$R_{1} = R_{2} \left( \frac{V_{OUT}}{V_{REF}} - 1 \right), \text{ where } \frac{V_{OUT}}{R_{1} + R_{2}} \ge 10 \,\mu\text{A}$$
(1)

If greater voltage accuracy is required, take into account the output voltage offset contributions because of the feedback pin current and use 0.1% tolerance resistors.

#### ENABLE PIN OPERATION

The TPS7A4101 provides an enable pin (EN) feature that turns on the regulator when  $V_{EN} > 1.5$  V.

#### CAPACITOR RECOMMENDATIONS

Low equivalent series resistance (ESR) capacitors should be used for the input, output, and bypass capacitors. Ceramic capacitors with X7R and X5R dielectrics are preferred. These dielectrics offer more stable characteristics. Ceramic X7R capacitors offer improved over-temperature performance, while ceramic X5R capacitors are the most cost-effective and are available in higher values.

Note that high ESR capacitors may degrade PSRR.



#### INPUT AND OUTPUT CAPACITOR REQUIREMENTS

The TPS7A4101 high voltage linear regulator achieves stability with a minimum output capacitance of 4.7  $\mu$ F and input capacitance of 1  $\mu$ F; however, it is highly recommended to use 10- $\mu$ F output and input capacitors to maximize ac performance.

#### BYPASS CAPACITOR REQUIREMENTS

Although a bypass capacitor ( $C_{BYP}$ ) is not needed to achieve stability, it is highly recommended to use a 10-nF bypass capacitor to maximize ac performance (including line transient, noise and PSRR).

#### MAXIMUM AC PERFORMANCE

In order to maximize line transient, noise, and PSRR performance, it is recommended to include 10- $\mu$ F (or higher) input and output capacitors, and a 10-nF bypass capacitor; see Figure 12. The solution shown delivers minimum noise levels of 58  $\mu$ V<sub>RMS</sub> and power-supply rejection levels above 36 dB from 10 Hz to 10 MHz.

#### TRANSIENT RESPONSE

As with any regulator, increasing the size of the output capacitor reduces over/undershoot magnitude but increases duration of the transient response.

Note that the presence of the  $C_{\text{BYP}}$  capacitor may greatly improve the TPS7A4101 line transient response, as noted in .

TPS7A41

Copyright © 2011, Texas Instruments Incorporated

# APPLICATION INFORMATION

#### TRANSIENT VOLTAGE PROTECTION

One of the primary applications of the TPS7A4101 is to provide transient voltage protection to sensitive circuitry that may be damaged in the presence of high-voltage spikes.

This transient voltage protection can be more cost-effective and compact compared to topologies that use a transient voltage suppression (TVS) block.

#### LED ARRAY DRIVER

The TPS7A4101 can be used to drive several LED drivers connected in series, as shown in Figure 13.

/<sub>REF</sub> ILED LED R<sub>SET</sub> 50 V IN OUT  $\mathsf{R}_{\mathsf{SET}}$ Device ΕN FB ΕN GND

The TPS7A4101 high voltage rating makes it suitable not only for driving the intensity of an array of multiple LEDs by using a PWM signal at its EN pin, but also for controlling such an array. This PWM signal enables and disables the regulator, causing the LED light to vary its intensity.

Figure 13. LED Array Driver Application



www.ti.com





SBVS183-DECEMBER 2011

Whenever the regulator is disabled, no current flows through the LED array. This condition means that the regulator has the same high voltage applied to the first LED in the array as is applied to the regulator input. Figure 14 illustrates the solution to this problem with the addition of the TPS7A4101 high-voltage regulator.



Figure 14. LED Array Driver with Regulator Disabled



# LAYOUT

#### PACKAGE MOUNTING

SBVS183-DECEMBER 2011

Solder pad footprint recommendations for the TPS7A4101 are available at the end of this product data sheet and at www.ti.com.

#### BOARD LAYOUT RECOMMENDATIONS TO IMPROVE PSRR AND NOISE PERFORMANCE

To improve ac performance such as PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for IN and OUT, with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor should connect directly to the GND pin of the device.

Equivalent series inductance (ESL) and ESR must be minimized in order to maximize performance and ensure stability. Every capacitor ( $C_{IN}$ ,  $C_{OUT}$ ,  $C_{BYP}$ ) must be placed as close as possible to the device and on the same side of the PCB as the regulator itself.

Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. The use of vias and long traces is strongly discouraged because they may impact system performance negatively and even cause instability.

If possible, and to ensure the maximum performance denoted in this product data sheet, use the same layout pattern used for TPS7A41 evaluation board, available at www.ti.com.

#### THERMAL PROTECTION

Thermal protection disables the output when the junction temperature rises to approximately +170°C, allowing the device to cool. When the junction temperature cools to approximately +150°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to a maximum of +125°C. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least +35°C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of +125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS7A4101 has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS7A4101 into thermal shutdown degrades device reliability.

#### POWER DISSIPATION

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are given in the *Dissipation Ratings Table*. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat dissipating layers also improves the heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current times the voltage drop across the output pass element, as shown in Equation 2:

$$\mathsf{P}_{\mathsf{D}} = (\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}}) \mathsf{I}_{\mathsf{OUT}}$$

(2)



#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type      | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|-------------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TPS7A4101DGNR    | ACTIVE                | MSOP-<br>PowerPAD | DGN                | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TPS7A4101DGNT    | ACTIVE                | MSOP-<br>PowerPAD | DGN                | 8    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

#### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS

Texas Instruments





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| *All dimensions are nominal |                       |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type       | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS7A4101DGNR               | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TPS7A4101DGNT               | MSOP-<br>Power<br>PAD | DGN                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

28-Dec-2011



\*All dimensions are nominal

| Device        | Package Type  | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|---------------|-----------------|------|------|-------------|------------|-------------|
| TPS7A4101DGNR | MSOP-PowerPAD | DGN             | 8    | 2500 | 346.0       | 346.0      | 35.0        |
| TPS7A4101DGNT | MSOP-PowerPAD | DGN             | 8    | 250  | 203.0       | 203.0      | 35.0        |

DGN (S-PDSO-G8)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
   F. Falls within JEDEC MO-187 variation AA-T

PowerPAD is a trademark of Texas Instruments.



# DGN (S-PDSO-G8)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD  $^{M}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.





4206323-3/H 05/11

NOTE: All linear dimensions are in millimeters

#### PowerPAD is a trademark of Texas Instruments



DGN (R-PDSO-G8)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products               |                                 | Applications                  |                                   |
|------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                  | www.ti.com/audio                | Communications and Telecom    | www.ti.com/communications         |
| Amplifiers             | amplifier.ti.com                | Computers and Peripherals     | www.ti.com/computers              |
| Data Converters        | dataconverter.ti.com            | Consumer Electronics          | www.ti.com/consumer-apps          |
| DLP® Products          | www.dlp.com                     | Energy and Lighting           | www.ti.com/energy                 |
| DSP                    | dsp.ti.com                      | Industrial                    | www.ti.com/industrial             |
| Clocks and Timers      | www.ti.com/clocks               | Medical                       | www.ti.com/medical                |
| Interface              | interface.ti.com                | Security                      | www.ti.com/security               |
| Logic                  | logic.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Power Mgmt             | power.ti.com                    | Transportation and Automotive | www.ti.com/automotive             |
| Microcontrollers       | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                   | www.ti-rfid.com                 |                               |                                   |
| OMAP Mobile Processors | www.ti.com/omap                 |                               |                                   |
| Wireless Connectivity  | www.ti.com/wirelessconnectivity |                               |                                   |
|                        |                                 | u Hama Dawa                   | a O a Al a a m                    |

**TI E2E Community Home Page** 

e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated