











## TPS7A1601-Q1, TPS7A1633-Q1, TPS7A1650-Q1

SBVS188D -MARCH 2012-REVISED MAY 2016

# TPS7A16xx-Q1 60-V, 5-µA IQ, 100-mA, Low-Dropout Voltage Regulator With Enable and **Power-Good**

#### **Features**

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C3B
- Wide Input Voltage Range: 3 V to 60 V
- Ultralow Quiescent Current: 5 µA
- Quiescent Current at Shutdown: 1 µA
- Output Current: 100 mA
- Low Dropout Voltage: 60 mV at 20 mA
- Accuracy: 2%
- Available in:
  - Fixed Output Voltage: 3.3 V, 5 V
  - Adjustable Version From Approximately 1.2 to 18.5 V
- Power-Good With Programable Delay
- Current-Limit and Thermal Shutdown Protections
- Stable With Ceramic Output Capactors: ≥ 2.2 µF
- Package: High-Thermal-Performance MSOP-8 PowerPAD™ Package

## **Applications**

- High Cell-Count Battery Packs for Power Tools and Other Battery-Powered Microprocessor and Microcontroller Systems
- Car Audio, Navigation, Infotainment, and Other **Automotive Systems**
- Power Supplies for Notebook PCs, Digital TVs, and Private LAN Systems
- Smoke or CO<sub>2</sub> Detectors and Battery-Powered Alarm or Security Systems

## 3 Description

The TPS7A16xx-Q1 ultralow-power, (LDO) voltage regulators offer the benefits of ultralow quiescent current, high input voltage, miniaturized, high-thermal-performance packaging.

The TPS7A16xx-Q1 devices are designed for continuous or sporadic (power backup) batterypowered applications where ultralow quiescent current is critical to extending system battery life.

The TPS7A16xx-Q1 devices offer an enable pin (EN) compatible with standard CMOS logic and an integrated open-drain active-high power-good output (PG) with a user-programmable delay. These pins are intended for use in microcontroller-based, batterypowered applications where power-rail sequencing is required.

In addition, the TPS7A16xx-Q1 devices are ideal for generating a low-voltage supply from multicell solutions ranging from high-cell-count power-tool packs to automotive applications; not only can these devices supply a well-regulated voltage rail, but they can also withstand and maintain regulation during voltage transients. These features translate to simpler and more cost-effective, electrical surge-protection circuitry.

## Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE    | BODY SIZE (NOM)   |
|--------------|------------|-------------------|
| TPS7A1601-Q1 |            |                   |
| TPS7A1633-Q1 | HVSSOP (8) | 3.00 mm x 3.00 mm |
| TPS7A1650-Q1 |            |                   |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

## **Typical Application Schematic**





| Table of Contents | Tak | ole | of | Contents |
|-------------------|-----|-----|----|----------|
|-------------------|-----|-----|----|----------|

| 1 | Features                             | 1 |    | 7.4 Device Functional Modes                      | 10               |
|---|--------------------------------------|---|----|--------------------------------------------------|------------------|
| 2 | Applications                         | 1 | 8  | Application and Implementation                   | 11               |
| 3 | Description                          |   |    | 8.1 Application Information                      | 11               |
| 4 | Revision History                     |   |    | 8.2 Typical Applications                         | 11               |
| 5 | Pin Configuration and Functions      |   | 9  | Power Supply Recommendations                     | 17               |
| 6 | Specifications                       |   | 10 | Layout                                           | 17               |
| • | 6.1 Absolute Maximum Ratings         |   |    | 10.1 Layout Guidelines                           | 17               |
|   | 6.2 ESD Ratings                      |   |    | 10.2 Layout Example                              | 18               |
|   | 6.3 Recommended Operating Conditions |   |    | 10.3 Power Dissipation                           | 19               |
|   | 6.4 Thermal Information              |   |    | 10.4 Thermal Considerations                      | 19               |
|   | 6.5 Electrical Characteristics       |   | 11 | Device and Documentation Support                 | 20               |
|   | 6.6 Typical Characteristics          |   |    | 11.1 Related Links                               | 20               |
| 7 | Detailed Description                 |   |    | 11.2 Trademarks                                  | <mark>2</mark> 0 |
| - | 7.1 Overview                         |   |    | 11.3 Electrostatic Discharge Caution             | 20               |
|   | 7.2 Functional Block Diagram         |   |    | 11.4 Glossary                                    | <mark>2</mark> 0 |
|   | 7.3 Feature Description              |   | 12 | Mechanical, Packaging, and Orderable Information | 20               |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł       | nanges from Revision C (August 2014) to Revision D                                                                                                                                                                                                                                      | Page |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Changed data sheet title                                                                                                                                                                                                                                                                | 1    |
| •        | Changed pinout drawing                                                                                                                                                                                                                                                                  |      |
| •        | Changed Handling Ratings table to ESD Ratings; moved storage temperature to Absolute Maximum Ratings                                                                                                                                                                                    | 4    |
| •        | Changed maximum EN pin voltage and added a row for EN slew rate                                                                                                                                                                                                                         | 4    |
| •        | Changed UNIT for accuracy on V <sub>OUT</sub>                                                                                                                                                                                                                                           | 5    |
| •        | Changed Ground current to Quiescent current                                                                                                                                                                                                                                             | 5    |
| •        | Changed Figure 2                                                                                                                                                                                                                                                                        | 6    |
| •        | Changed caption of Figure 3                                                                                                                                                                                                                                                             | 6    |
| •        | Changed and added text in Enable (EN)                                                                                                                                                                                                                                                   | 9    |
| <u>•</u> | Moved three paragraphs of text from Layout Example to Layout Guidelines                                                                                                                                                                                                                 | 17   |
| Cł       | nanges from Revision B (May 2012) to Revision C                                                                                                                                                                                                                                         | Page |
| •        | Added Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 4    |
| Cł       | nanges from Revision A (March 2012) to Revision B                                                                                                                                                                                                                                       | Page |
| •        | Changed to AFC-Q100 Qualified With the Following Results.                                                                                                                                                                                                                               | 1    |

Product Folder Links: TPS7A1601-Q1 TPS7A1633-Q1 TPS7A1650-Q1

ubinit Documentation reeuback



# 5 Pin Configuration and Functions

DGN Package 8-Pin HVSSOP With Exposed Thermal Pad Top View



NC - No internal connection

## **Pin Functions**

| PIN        | 1   |     |                                                                                                                                                                                                                                                                                                                                                                                     |  |
|------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|            |     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                         |  |
| NAME       | NO. |     |                                                                                                                                                                                                                                                                                                                                                                                     |  |
| DELAY      | 7   | 0   | Delay pin. Connect a capacitor to GND to adjust the PG delay time; leave open if the reset function is not needed.                                                                                                                                                                                                                                                                  |  |
| EN         | 5   | I   | Enable pin. This pin turns the regulator on or off. If $V_{EN} \ge V_{EN\_HI}$ , the regulator is enabled. If $V_{EN} \le V_{EN\_LO}$ , the regulator is disabled. If not used, the EN pin can be connected to IN. Make sure that $V_{EN} \le V_{IN}$ at all times.                                                                                                                 |  |
| FB/DNC     | 2   | I   | For the adjustable version (TPS7A1601-Q1), the feedback pin is the input to the control-loop error amplifier. This pin is used to set the output voltage of the device when the regulator output voltage is set by external resistors.  For the fixed voltage versions: <b>Do not connect</b> to this pin. Do not route this pin to any electrical net, not even GND or IN.         |  |
| GND        | 4   | _   | Ground pin                                                                                                                                                                                                                                                                                                                                                                          |  |
| IN         | 8   | I   | Regulator input supply pin. A capacitor > $0.1  \mu F$ must be tied from this pin to ground to assure stability. It is recommended to connect a $10  \mu F$ ceramic capacitor from IN to GND (as close to the device as possible) to reduce circuit sensitivity to printed-circuit-board (PCB) layout, especially when long input tracer or high source impedances are encountered. |  |
| NC         | 6   |     | This pin can be left open or tied to any voltage between GND and IN.                                                                                                                                                                                                                                                                                                                |  |
| OUT        | 1   | 0   | Regulator output pin. A capacitor > 2.2 µF must be tied from this pin to ground to assure stability. It is recommended to connect a 10-µF ceramic capacitor from OUT to GND (as close to the device as possible) maximize ac performance.                                                                                                                                           |  |
| PG         | 3   | 0   | wer-good pin. Open-collector output; leave open or connect to GND if the power-good function is not eded.                                                                                                                                                                                                                                                                           |  |
| Thermal pa | ad  |     | Solder to printed circuit board (PCB) to enhance thermal performance. Although it can be left floating, it is highly recommended to connect the thermal pad to the GND plane.                                                                                                                                                                                                       |  |

Copyright © 2012–2016, Texas Instruments Incorporated



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted) (1)

|              |                                                                                    | MIN       | MAX       | UNIT |
|--------------|------------------------------------------------------------------------------------|-----------|-----------|------|
|              | IN pin to GND pin                                                                  | -0.3      | 62        |      |
|              | OUT pin to GND pin                                                                 | -0.3      | 20        |      |
|              | OUT pin to IN pin                                                                  | -62       | 0.3       |      |
|              | FB pin to GND pin                                                                  | -0.3      | 3         |      |
| Voltage      | FB pin to IN pin                                                                   | -62       | 0.3       | V    |
|              | EN pin to IN pin                                                                   | -62       | 0.3       |      |
|              | EN pin to GND pin                                                                  | -0.3      | 62        |      |
|              | PG pin to GND pin                                                                  | -0.3      | 5.5       |      |
|              | DELAY pin to GND pin                                                               | -0.3      | 5.5       |      |
| Current      | Peak output                                                                        | Internall | y limited |      |
| Townsersture | Operating virtual junction, T <sub>J</sub> , absolute maximum range <sup>(2)</sup> | -40       | 150       | 00   |
| Temperature  | Storage temperature range                                                          | -65       | 150       | °C   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                                            |                                              |                                       |                         | MIN  | MAX | UNIT |
|--------------------------------------------|----------------------------------------------|---------------------------------------|-------------------------|------|-----|------|
|                                            |                                              | Human body model (HBM), per AEC       | Q100-002 <sup>(1)</sup> | -2   | 2   | kV   |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 | Corner pins (OUT,<br>GND, IN, and EN) | -750                    | 750  | V   |      |
|                                            |                                              | AEC Q100-011                          | Other pins              | -500 | 500 |      |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating ambient temperature range (unless otherwise noted)

|                  |                                      | MIN | NOM MAX         | UNIT |
|------------------|--------------------------------------|-----|-----------------|------|
| $V_{IN}$         | Unregulated input                    | 3   | 60              | V    |
| V <sub>OUT</sub> | Regulated output                     | 1.2 | 18              | V    |
| -NI              | Voltage                              | 0   | V <sub>IN</sub> | V    |
| EN               | Slew rate, voltage ramp-up           |     | 1.5             | V/µs |
| DELAY            |                                      | 0   | 5               | V    |
| PG               |                                      | 0   | 5               | V    |
| $T_{J}$          | Operating junction temperature range | -40 | 150             | °C   |

## 6.4 Thermal Information

|                        |                                              | TPS7A16xx-Q1 |      |
|------------------------|----------------------------------------------|--------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DGN (HVSSOP) | UNIT |
|                        |                                              | 8 PINS       |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 66.2         | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case(top) thermal resistance     | 45.9         | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 34.6         | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 1.9          | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 34.3         | °C/W |

For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Submit Documentation Feedback

Copyright © 2012-2016, Texas Instruments Incorporated

Permanent damage does not occur to the part operating within this range, though electrical performance is not guaranteed outside the operating ambient temperature range.



## Thermal Information (continued)

|                       |                                             | TPS7A16xx-Q1 |      |
|-----------------------|---------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>               | DGN (HVSSOP) | UNIT |
|                       |                                             | 8 PINS       |      |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance | 14.9         | °C/W |

## 6.5 Electrical Characteristics

At  $T_A = -40^{\circ}C$  to 125°C,  $V_{IN} = V_{OUT(NOM)} + 0.5$  V or  $V_{IN} = 3$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 10$   $\mu$ A,  $C_{IN} = 1$   $\mu$ F,  $C_{OUT} = 2.2$   $\mu$ F, and FB tied to OUT, unless otherwise noted.

|                           | PARAMETER                           | TEST CONDITIONS                                                                                                 | MIN       | TYP   | MAX   | UNIT              |
|---------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------|-------|-------|-------------------|
| V <sub>IN</sub>           | Input voltage range                 |                                                                                                                 | 3         |       | 60    | V                 |
| V <sub>REF</sub>          | Internal reference                  | $T_A = 25$ °C, $V_{FB} = V_{REF}$ , $V_{IN} = 3$ V, $I_{OUT} = 10$ $\mu A$                                      | 1.169     | 1.193 | 1.217 | V                 |
| $V_{UVLO}$                | Undervoltage lockout threshold      |                                                                                                                 |           | 2.7   |       | V                 |
|                           | Output voltage range                | V <sub>IN</sub> ≥ V <sub>OUT(NOM)</sub> + 0.5 V                                                                 | $V_{REF}$ |       | 18.5  | V                 |
| V <sub>OUT</sub>          | Nominal accuracy                    | $T_A = 25^{\circ}C$ , $V_{IN} = 3$ V, $I_{OUT} = 10 \mu A$                                                      | -2%       |       | 2%    |                   |
| ¥001                      | Overall accuracy                    | $V_{OUT(NOM)} + 0.5 \text{ V} \le V_{IN} \le 60 \text{ V}^{(1)}$<br>10 $\mu$ A $\le I_{OUT} \le 100 \text{ mA}$ | -2%       |       | 2%    |                   |
| $\Delta V_{O(\Delta VI)}$ | Line regulation                     | 3 V ≤ V <sub>IN</sub> ≤ 60 V                                                                                    |           | ±1    |       | %V <sub>OUT</sub> |
| $\Delta V_{O(\Delta IO)}$ | Load regulation                     | 10 μA ≤ I <sub>OUT</sub> ≤ 100 mA                                                                               |           | ±1    |       | %V <sub>OUT</sub> |
| V                         | Dropout voltogo                     | $V_{IN} = 4.5 \text{ V}, V_{OUT(NOM)} = 5 \text{ V}, I_{OUT} = 20 \text{ mA}$                                   |           | 60    |       | mV                |
| $V_{DO}$                  | Dropout voltage                     | V <sub>IN</sub> = 4.5 V, V <sub>OUT(NOM)</sub> = 5 V, I <sub>OUT</sub> = 100 mA                                 |           | 265   | 500   | mV                |
| I <sub>LIM</sub>          | Current limit                       | $V_{OUT} = 90\% V_{OUT(NOM)}, V_{IN} = 3.0 V$                                                                   | 101       | 225   | 400   | mA                |
|                           | Outcocont ourrent                   | $3 \text{ V} \leq \text{V}_{IN} \leq 60 \text{ V}, \text{I}_{OUT} = 10 \mu\text{A}$                             |           | 5     | 15    | μΑ                |
| lQ                        | Quiescent current                   | I <sub>OUT</sub> = 100 mA                                                                                       |           | 5     |       | μΑ                |
| I <sub>SHDN</sub>         | Shutdown supply current             | V <sub>EN</sub> = 0.4 V                                                                                         |           | 0.59  | 5.0   | μΑ                |
| I FB                      | Feedback current (2)                |                                                                                                                 | -1        | 0.0   | 1     | μΑ                |
| I <sub>EN</sub>           | Enable current                      | $3 \text{ V} \leq \text{V}_{\text{IN}} \leq 12 \text{ V}, \text{V}_{\text{IN}} = \text{V}_{\text{EN}}$          | -1        | 0.01  | 1     | μΑ                |
| V <sub>EN_HI</sub>        | Enable high-level voltage           |                                                                                                                 | 1.2       |       |       | V                 |
| $V_{EN\_LO}$              | Enable low- level voltage           |                                                                                                                 |           |       | 0.3   | ٧                 |
| V                         | DC trip throubold                   | OUT pin floating, $V_{FB}$ increasing, $V_{IN} \ge V_{IN\_MIN}$                                                 | 85        |       | 95    | %V <sub>OUT</sub> |
| V <sub>IT</sub>           | PG trip threshold                   | OUT pin floating, V <sub>FB</sub> decreasing, V <sub>IN</sub> ≥ V <sub>IN_MIN</sub>                             | 83        |       | 93    | %V <sub>OUT</sub> |
| $V_{HYS}$                 | PG trip hysteresis                  |                                                                                                                 |           | 2.3   | 4     | $%V_{OUT}$        |
| $V_{PG,\ LO}$             | PG output low voltage               | OUT pin floating, $V_{FB}$ = 80% $V_{REF}$ , $I_{PG}$ = 1mA                                                     |           |       | 0.4   | ٧                 |
| I <sub>PG, LKG</sub>      | PG leakage current                  | V <sub>PG</sub> = V <sub>OUT(NOM)</sub>                                                                         | -1        |       | 1     | μΑ                |
| I <sub>DELAY</sub>        | DELAY pin current                   |                                                                                                                 |           | 1     | 2     | μΑ                |
| PSRR                      | Power-supply rejection ratio        | $V_{IN} = 3 \text{ V, } V_{OUT(NOM)} = V_{REF}, C_{OUT} = 10  \mu\text{F}, \\ f = 100 \text{ Hz}$               |           | 50    |       | dB                |
| т                         | Thermal chutdown temperature        | Shutdown, temperature increasing                                                                                |           | 170   |       | °C                |
| T <sub>SD</sub>           | Thermal shutdown temperature        | Reset, temperature decreasing                                                                                   |           | 150   |       | °C                |
| T <sub>A</sub>            | Operating ambient temperature range |                                                                                                                 | -40       |       | 125   | °C                |

<sup>(1)</sup> Maximum input voltage is limited to 24 V because of the package power dissipation limitations at full load (P ≈ (V<sub>IN</sub> – V<sub>OUT</sub>) x I<sub>OUT</sub> = (24 V – V<sub>REF</sub>) x 50 mA ≈ 1.14 W). The device is capable of sourcing a maximum current of 50 mA at higher input voltages as long as the power dissipated is within the thermal limits of the package plus any external heatsinking.

Copyright © 2012–2016, Texas Instruments Incorporated

<sup>(2)</sup> I<sub>FB</sub> > 0 flows out of the device.



## 6.6 Typical Characteristics

At  $T_A = -40$ °C to 125°C,  $V_{IN} = V_{OUT(NOM)} + 0.5$  V or  $V_{IN} = 3$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 10$   $\mu$ A,  $C_{IN} = 1$   $\mu$ F,  $C_{OUT} = 2.2$   $\mu$ F, and FB tied to OUT, unless otherwise noted.



Submit Documentation Feedback

Copyright © 2012–2016, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

At  $T_A = -40$ °C to 125°C,  $V_{IN} = V_{OUT(NOM)} + 0.5$  V or  $V_{IN} = 3$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 10$   $\mu$ A,  $C_{IN} = 1$   $\mu$ F,  $C_{OUT} = 2.2$   $\mu$ F, and FB tied to OUT, unless otherwise noted.





## **Typical Characteristics (continued)**

At  $T_A = -40$ °C to 125°C,  $V_{IN} = V_{OUT(NOM)} + 0.5$  V or  $V_{IN} = 3$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 10$   $\mu$ A,  $C_{IN} = 1$   $\mu$ F,  $C_{OUT} = 2.2$   $\mu$ F, and FB tied to OUT, unless otherwise noted.





## 7 Detailed Description

#### 7.1 Overview

The TPS7A16xx-Q1 family of devices is ultra low power, low-dropout (LDO) voltage regulators that offers the benefits of ultra-low quiescent current, high input voltage, and miniaturized, high thermal-performance packaging. TPS7A16xx-Q1 family also offers an enable pin (EN) and integrated open-drain active-high power-good output (PG) with a user-programmable delay.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Enable (EN)

The enable terminal is a high-voltage-tolerant terminal. A high input on EN actives the device and turns on the regulator. For self-bias applications, connect this input to the  $V_{IN}$  terminal. Ensure that  $V_{EN} \le V_{IN}$  at all times.

When the enable signal is PWM pulses, the slew rate of the rising and falling edges must be less than 1.5 V/ $\mu$ s. Adding a 0.1- $\mu$ F capacitor from the EN pin to GND is recommended.

## 7.3.2 Regulated Output (V<sub>OUT</sub>)

The  $V_{OUT}$  terminal is the regulated output based on the required voltage. The output has current limitation. During initial power up, the regulator has a soft start incorporated to control the initial current through the pass element. In the event that the regulator drops out of regulation, the output tracks the input minus a drop based on the load current. When the input voltage drops below the UVLO threshold, the regulator shuts down until the input voltage recovers above the minimum start-up level.

#### 7.3.3 PG Delay Timer (DELAY)

The power-good delay time ( $t_{DELAY}$ ) is defined as the time period from when  $V_{OUT}$  exceeds the PG trip threshold voltage ( $V_{IT}$ ) to when the PG output is high. This power-good delay time is set by an external capacitor ( $C_{DELAY}$ ) connected from the DELAY pin to GND; this capacitor is charged from 0 V to ~1.8 V by the DELAY pin current ( $I_{DELAY}$ ) once  $V_{OUT}$  exceeds the PG trip threshold ( $V_{IT}$ ).

Copyright © 2012–2016, Texas Instruments Incorporated



#### 7.4 Device Functional Modes

#### 7.4.1 Power-Good

The power-good (PG) pin is an open-drain output and can be connected to any 5.5-V or lower rail through an external pullup resistor. When no  $C_{DELAY}$  is used, the PG output is high-impedance when  $V_{OUT}$  is greater than the PG trip threshold ( $V_{IT}$ ). If  $V_{OUT}$  drops below  $V_{IT}$ , the open-drain output turns on and pulls the PG output low. If output voltage monitoring is not needed, the PG pin can be left floating or connected to GND.

To ensure proper operation of the power-good feature, maintain  $V_{IN} \ge 3 \text{ V } (V_{IN \text{ MIN}})$ .

## 7.4.1.1 Power-Good Delay and Delay Capacitor

The power-good delay time ( $t_{DELAY}$ ) is defined as the time period from when  $V_{OUT}$  exceeds the PG trip threshold voltage ( $V_{IT}$ ) to when the PG output is high. This power-good delay time is set by an external capacitor ( $C_{DELAY}$ ) connected from the DELAY pin to GND; this capacitor is charged from 0 V to ap 1.8 V by the DELAY pin current ( $I_{DELAY}$ ) once  $V_{OUT}$  exceeds the PG trip threshold ( $V_{IT}$ ).

When C<sub>DELAY</sub> is used, the PG output is high-impedance when V<sub>OUT</sub> exceeds V<sub>IT</sub>, and V<sub>DELAY</sub> exceeds V<sub>REF</sub>.

The power-good delay time can be calculated using:  $t_{DELAY} = (C_{DELAY} \times V_{REF})/I_{DELAY}$ . For example, when  $C_{DELAY} = 10$  nF, the PG delay time is approximately 12 ms; that is, (10 nF x 1.193 V)/1  $\mu$ A = 11.93 ms.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The TPS7A16xx-Q1 family of ultralow-power voltage regulators offers the benefit of ultralow quiescent current, high input voltage, and miniaturized, high-thermal-performance packaging.

The TPS7A16xx-Q1 are designed for continuous or sporadic (power backup) battery-operated applications where ultralow quiescent current is critical to extending system battery life.

## 8.2 Typical Applications

#### 8.2.1 TPS7A1601-Q1 Circuit as an Adjustable Regulator



Figure 14. TPS7A1601-Q1 Circuit as an Adjustable Regulator Schematic

### 8.2.1.1 Design Requirements

**Table 1. Design Parameters** 

| DESIGN PARAMETER       | EXAMPLE VALUE    |
|------------------------|------------------|
| Input voltage range    | 5.5 V to 40 V    |
| Output voltage         | 5 V              |
| Output current rating  | 100 mA           |
| Output capacitor range | 2.2 μF to 100 μF |
| Delay capacitor range  | 100 pF to 100 nF |

#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Adjustable Voltage Operation

Copyright © 2012-2016, Texas Instruments Incorporated

The TPS7A1601-Q1 has an output voltage range from 1.194 V to 20 V. The nominal output of the device is set by two external resistors, as shown in Figure 15:

Product Folder Links: TPS7A1601-Q1 TPS7A1633-Q1 TPS7A1650-Q1



Figure 15. Adjustable Operation

R<sub>1</sub> and R<sub>2</sub> can be calculated for any output voltage range using the formula shown in Equation 1:

$$R_1 = R_2 \left( \frac{V_{\text{OUT}}}{V_{\text{REF}}} - 1 \right) \tag{1}$$

#### 8.2.1.2.1.1 Resistor Selection

It is recommended to use resistors in the order of  $M\Omega$  to keep the overall quiescent current of the system as low as possible (by making the current used by the resistor divider negligible compared to the quiescent current of the device).

If greater voltage accuracy is required, take into account the voltage offset contributions as a result of feedback current and use 0.1% tolerance resistors.

Table 2 shows the resistor combination to achieve an output for a few of the most common rails using commercially available 0.1% tolerance resistors to maximize nominal voltage accuracy, while adhering to the formula shown in Equation 1.

| V <sub>OUT</sub> | R <sub>1</sub> | R <sub>2</sub> | $V_{OUT}/(R_1 + R_2) \ll I_Q$ | NOMINAL ACCURACY |
|------------------|----------------|----------------|-------------------------------|------------------|
| 1.194 V          | 0 Ω            | ∞              | 0 μΑ                          | ±2%              |
| 1.8 V            | 1.18 ΜΩ        | 2.32 ΜΩ        | 514 nA                        | ±(2% + 0.14%)    |
| 25 V             | 1.5 ΜΩ         | 1.37 ΜΩ        | 871 nA                        | ±(2% + 0.16%)    |
| 3.3 V            | 2 ΜΩ           | 1.13 MΩ        | 1056 nA                       | ±(2% + 0.35%)    |
| 5 V              | 3.4 ΜΩ         | 1.07 MΩ        | 1115 nA                       | ±(2% + 0.39%)    |
| 10 V             | 7.87 MΩ        | 1.07 MΩ        | 1115 nA                       | ±(2% + 0.42%)    |
| 12 V             | 14.3 ΜΩ        | 1.58 MΩ        | 755 nA                        | ±(2% + 0.18%)    |
| 15 V             | 42.2 MΩ        | 3.65 MΩ        | 327 nA                        | ±(2% + 0.19%)    |
| 18 V             | 16.2 ΜΩ        | 1.15 ΜΩ        | 1038 nA                       | ±(2% + 0.26%)    |

**Table 2. Selected Resistor Combinations** 

Close attention must be paid to board contamination when using high-value resistors; board contaminants may significantly impact voltage accuracy. If board cleaning measures cannot be ensured, consider using a fixed-voltage version of the TPS7A16 or using resistors in the order of hundreds or tens of  $k\Omega$ .

### 8.2.1.2.2 Capacitor Recommendations

Low equivalent-series-resistance (ESR) capacitors should be used for the input, output, and feed-forward capacitors. Ceramic capacitors with X7R and X5R dielectrics are preferred. These dielectrics offer more stable characteristics. Ceramic X7R capacitors offer improved overtemperature performance, while ceramic X5R capacitors are the most cost-effective and are available in higher values.

Note that high-ESR capacitors may degrade PSRR.



## 8.2.1.2.3 Input and Output Capacitor Requirements

The TPS7A16xx-Q1 ultralow-power, high-voltage linear regulators achieve stability with a minimum input capacitance of 0.1  $\mu$ F and output capacitance of 2.2  $\mu$ F; however, it is recommended to use a 10- $\mu$ F ceramic capacitor to maximize ac performance.

#### 8.2.1.2.4 Feed-Forward Capacitor (Only for Adjustable Version)

Although a feed-forward capacitor ( $C_{FF}$ ) from OUT to FB is not needed to achieve stability, it is recommended to use a 0.01- $\mu$ F feed-forward capacitor to maximize ac performance.

## 8.2.1.2.5 Transient Response

As with any regulator, increasing the size of the output capacitor reduces over/undershoot magnitude but increases the duration of the transient response.

## 8.2.1.3 Application Curves



Product Folder Links: TPS7A1601-Q1 TPS7A1633-Q1 TPS7A1650-Q1



#### 8.2.2 Automotive Applications

The TPS7A16xx-Q1 maximum input voltage of 60 V makes it ideal for use in automotive applications where high-voltage transients are present.

Events such as load-dump overvoltage (where the battery is disconnected while the alternator is providing current to a load) may cause voltage spikes from 25 V to 60 V. In order to prevent any damage to sensitive circuitry, local transient voltage suppressors can be used to cap voltage spikes to lower, more manageable voltages.

The TPS7A16xx-Q1 can be used to simplify and lower costs in such cases. The very high voltage range allows this regulator not only to withstand the voltages coming out of these local transient voltage suppressors, but even replace them, thus lowering system cost and complexity.



Figure 18. Low-Power Microcontroller Rail Sequencing in Automotive Applications Subjected to Load-Dump Transients

### 8.2.2.1 Design Requirements

**Table 3. Design Parameters** 

| DESIGN PARAMETER       | EXAMPLE VALUE    |
|------------------------|------------------|
| Input voltage range    | 5.5 V to 60 V    |
| Output voltage         | 5 V              |
| Output current rating  | 100 mA           |
| Output capacitor range | 2.2 μF to 100 μF |
| Delay capacitor range  | 100 pF to 100 nF |

## 8.2.2.2 Detailed Design Procedure

See Capacitor Recommendations and Input and Output Capacitor Requirements.

#### 8.2.2.2.1 Device Recommendations

The output is fixed, so choose TPS7A1650-Q1.

#### 8.2.2.3 Application Curves

See Figure 16 and Figure 17.



## 8.2.3 Multicell Battery Packs

Currently, battery packs can employ up to a dozen cells in series that, when fully charged, may have voltages of up to 55 V. Internal circuitry in these battery packs is used to prevent overcurrent and overvoltage conditions that may degrade battery life or even pose a safety risk; this internal circuitry is often managed by a low-power microcontroller, such as TI's MSP430™. See the overview for microcontrollers (MCU) for more information.

The microcontroller continuously monitors the battery itself, whether the battery is in use or not. Although this microcontroller could be powered by an intermediate voltage taken from the multicell array, this approach unbalances the battery pack itself, degrading its life or adding cost to implement more complex cell balancing topologies.

The best approach to power this microcontroller is to regulate down the voltage from the entire array to discharge every cell equally and prevent any balancing issues. This approach reduces system complexity and cost.

TPS7A16xx-Q1 is the ideal regulator for this application because it can handle very high voltages (from the entire multicell array) and has very low quiescent current (to maximize battery life).



Figure 19. Protection Based on Low-Power Microcontroller Power From Multicell Battery Packs

#### 8.2.3.1 Design Requirements

Table 4. Device Parameters

| DESIGN PARAMETER       | EXAMPLE VALUE    |
|------------------------|------------------|
| Input voltage range    | 5.5 V to 55 V    |
| Output voltage         | 5 V              |
| Output current rating  | 100 mA           |
| Output capacitor range | 2.2 μF to 100 μF |
| Delay capacitor range  | 100 pF to 100 nF |

## 8.2.3.2 Detailed Design Procedure

See Device Recommendations, Capacitor Recommendations, and Input and Output Capacitor Requirements.

#### 8.2.3.3 Application Curves

See Figure 16 and Figure 17.



## 8.2.4 Battery-Operated Power Tools

High-voltage multicell battery packs support high-power applications, such as power tools, with high current drain when in use, highly intermittent use cycles, and physical separation between battery and motor.

In these applications, a microcontroller or microprocessor controls the motor. This microcontroller must be powered with a low-voltage rail coming from the high-voltage, multicell battery pack; as mentioned previously, powering this microcontroller or microprocessor from an intermediate voltage from the multicell array causes battery-pack life degradation or added system complexity because of cell balancing issues. In addition, this microcontroller or microprocessor must be protected from the high-voltage transients because of the motor inductance.

The TPS7A16xx-Q1 can be used to power the motor-controlled microcontroller or microprocessor; its low quiescent current maximizes battery shelf life, and its very high-voltage capabilities simplify system complexity by replacing voltage suppression filters, thus lowering system cost.



Figure 20. Low Power Microcontroller Power From Multi-Cell Battery Packs in Power Tools

## 8.2.4.1 Design Requirements

**Table 5. Design Parameters** 

| DESIGN PARAMETER       | EXAMPLE VALUE    |
|------------------------|------------------|
| Input voltage range    | 5.5 V to 60 V    |
| Output voltage         | 5 V              |
| Output current rating  | 100 mA           |
| Output capacitor range | 2.2 μF to 100 μF |
| Delay capacitor range  | 100 pF to 100 nF |

## 8.2.4.2 Detailed Design Procedure

See Device Recommendations, Capacitor Recommendations, and Input and Output Capacitor Requirements.

#### 8.2.4.3 Application Curves

See Figure 16 and Figure 17.



# 9 Power Supply Recommendations

Design of the device is for operation from an input voltage supply with a range between 3 V and 60 V. This input supply must be well regulated. TPS7A16xx-Q1 ultralow-power, high-voltage linear regulators achieve stability with a minimum input capacitance of 0.1 µF and output capacitance of 2.2 µF; however, it is recommended to use a 10-µF ceramic capacitor to maximize AC performance.

## 10 Layout

## 10.1 Layout Guidelines

To improve ac performance such as PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for IN and OUT, with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor should connect directly to the GND pin of the device.

Equivalent series inductance (ESL) and ESR must be minimized in order to maximize performance and ensure stability. Every capacitor must be placed as close as possible to the device and on the same side of the PCB as the regulator itself.

Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. The use of vias and long traces is strongly discouraged because they may impact system performance negatively and even cause instability.

If possible, and to ensure the maximum performance denoted in this product data sheet, use the same layout pattern used for TPS7A16xx-Q1 evaluation board, available at www.ti.com.

Layout is a critical part of good power-supply design. There are several signal paths that conduct fast-changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power-supply performance. To help eliminate these problems, the IN pin should be bypassed to ground with a low-ESR ceramic bypass capacitor with X5R or X7R dielectric.

It may be possible to obtain acceptable performance with alternative PCB layouts; however, the layout and the schematic have been shown to produce good results and are meant as a guideline.

Figure 21 shows the schematic for the suggested layout. Figure 22 and Figure 23 show the top and bottom printed circuit board (PCB) layers for the suggested layout.

## 10.1.1 Additional Layout Considerations

The high impedance of the FB pin makes the regulator sensitive to parasitic capacitances that may couple undesirable signals from nearby components (especially from logic and digital ICs, such as microcontrollers and microprocessors); these capacitively-coupled signals may produce undesirable output voltage transients. In these cases, it is recommended to use a fixed-voltage version of the TPS7A16xx-Q1, or to isolate the FB node by flooding the local PCB area with ground-plane copper to minimize any undesirable signal coupling.

Product Folder Links: TPS7A1601-Q1 TPS7A1633-Q1 TPS7A1650-Q1

## 10.2 Layout Example



Figure 21. Schematic for Suggested Layout



Figure 22. Suggested Layout: Top Layer



## Layout Example (continued)



Figure 23. Suggested Layout: Bottom Layer

## 10.3 Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Using heavier copper increases the effectiveness of removing heat from the device. The addition of plated through-holes to heat dissipating layers also improves the heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation  $(P_D)$  is equal to the product of the output current times the voltage drop across the output pass element, as shown in Equation 2:

$$P_{D} = (V_{IN} - V_{OUT}) I_{OUT}$$
 (2)

#### 10.4 Thermal Considerations

Thermal protection disables the output when the junction temperature rises to approximately 170°C, allowing the device to cool. When the junction temperature cools to approximately 150°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat-spreading area. For reliable operation, junction temperature should be limited to a maximum of 125°C at the worst case ambient temperature for a given application. To estimate the margin of safety in a complete design (including the copper heat-spreading area), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 45°C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS7A16xx-Q1 has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS7A16xx-Q1 into thermal shutdown degrades device reliability.



## 11 Device and Documentation Support

#### 11.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 6. Related Links

| PARTS        | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|--------------|----------------|--------------|---------------------|---------------------|---------------------|
| TPS7A1601-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |
| TPS7A1633-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |
| TPS7A1650-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |

### 11.2 Trademarks

PowerPAD, MSP430 are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated devices. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.

Product Folder Links: TPS7A1601-Q1 TPS7A1633-Q1 TPS7A1650-Q1



## PACKAGE OPTION ADDENDUM

21-Feb-2017

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type      | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|-------------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |                   | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPS7A1601QDGNRQ1 | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | PXZQ           | Samples |
| TPS7A1633QDGNRQ1 | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | PXYQ           | Samples |
| TPS7A1650QDGNRQ1 | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | PYAQ           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

21-Feb-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 22-Mar-2016

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type       | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7A1601QDGNRQ1 | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TPS7A1633QDGNRQ1 | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TPS7A1650QDGNRQ1 | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |

www.ti.com 22-Mar-2016



\*All dimensions are nominal

| 7 til diritoriorene are memma |               |                 |      |      |             |            |             |
|-------------------------------|---------------|-----------------|------|------|-------------|------------|-------------|
| Device                        | Package Type  | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS7A1601QDGNRQ1              | MSOP-PowerPAD | DGN             | 8    | 2500 | 370.0       | 355.0      | 55.0        |
| TPS7A1633QDGNRQ1              | MSOP-PowerPAD | DGN             | 8    | 2500 | 370.0       | 355.0      | 55.0        |
| TPS7A1650QDGNRQ1              | MSOP-PowerPAD | DGN             | 8    | 2500 | 370.0       | 355.0      | 55.0        |

DGN (S-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-187 variation AA-T

### PowerPAD is a trademark of Texas Instruments.



# DGN (S-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE

## THERMAL INFORMATION

This PowerPAD  $^{\text{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206323-3/I 12/11

NOTE: All linear dimensions are in millimeters



# DGN (R-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments



# DGN (S-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE

## THERMAL INFORMATION

This PowerPAD  $^{\text{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206323-4/1 12/11

NOTE: All linear dimensions are in millimeters



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.