



# Ultralow-Noise, High-PSRR, Fast, RF, 1-A LOW-DROPOUT LINEAR REGULATORS

Check for Samples: TPS796xx-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- AEC-Q100 Test Guidance With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C3A
- 1-A Low-Dropout Regulator With Enable
- Available in Fixed and Adjustable (1.2 V to 5.5 V) Versions
- High PSRR (53 dB at 10 kHz)
- Ultralow-Noise (40 μV<sub>RMS</sub>, TPS79630-Q1)
- Fast Start-Up Time (50 μs)
- Stable With a 1-µF Ceramic Capacitor
- Excellent Load/Line Transient Response
- Very Low Dropout Voltage (250 mV at Full Load, TPS79630-Q1)
- SOT223-6 Package

#### **APPLICATIONS**

- RF: VCOs, Receivers, ADCs
- Audio
- Bluetooth<sup>™</sup>, Wireless LAN DESCRIPTION

The TPS796xx-Q1 family of low-dropout (LDO), lowpower, linear voltage regulators features high powersupply rejection ratio (PSRR), ultralow-noise, fast start-up, and excellent line and load transient responses in a small-outline SOT223-6 package. Each device in the family is stable with a small 1-µF ceramic capacitor on the output. The family uses an advanced, proprietary BiCMOS fabrication process to yield extremely low dropout voltages (for example, 250 mV at 1 A). Each device achieves fast start-up times (approximately 50 µs with a 0.001-µF bypass capacitor) while consuming very low quiescent current (265 µA typical). Moreover, when the device is placed in standby mode, the supply current is reduced to less than 1 µA. The TPS79630-Q1 exhibits approximately 40 µV<sub>RMS</sub> of output voltage noise at 3-V output, with a 0.1-µF bypass capacitor. Applications with analog components that are noisesensitive, such as portable RF electronics, benefit from the high-PSRR, low-noise features and the fast response time.







Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Bluetooth is a trademark of Bluetooth SIG, Inc.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION(1)

| PRODUCT     | SPECIFIED<br>TEMPERATURE<br>RANGE, T <sub>A</sub> | PACKAGE TYPE,<br>PACKAGE<br>DESIGNATOR <sup>(2)</sup> | PACKAGE<br>MARKING | ORDERING NUMBER | TRANSPORT<br>MEDIA,<br>QUANTITY |
|-------------|---------------------------------------------------|-------------------------------------------------------|--------------------|-----------------|---------------------------------|
| TPS79633-Q1 | -40°C to +125°C                                   | SOT223-6, DCQ                                         | 79633Q             | TPS79633QDCQRQ1 | Reel, 2500                      |
| TPS79630-Q1 | –40°C to 125°C                                    | SOT223-6, DCQ                                         | PREVIEW            | TPS79630QDCQRQ1 | Reel, 2500                      |
| TPS79625-Q1 | –40°C to 125°C                                    | SOT223-6, DCQ                                         | PREVIEW            | TPS79625QDCQRQ1 | Reel, 2500                      |
| TPS79628-Q1 | –40°C to 125°C                                    | SOT223-6, DCQ                                         | PREVIEW            | TPS79628QDCQRQ1 | Reel, 2500                      |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### ABSOLUTE MAXIMUM RATINGS(1)

Over operating temperature range (unless otherwise noted).

|                                |                                                              | UNIT                                 |
|--------------------------------|--------------------------------------------------------------|--------------------------------------|
| V <sub>IN</sub> range          |                                                              | –0.3 V to 6 V                        |
| V <sub>EN</sub> range          | $-0.3 \text{ V to V}_{\text{IN}} + 0.3 \text{ V}$            |                                      |
| V <sub>OUT</sub> range         | 6 V                                                          |                                      |
| Peak output current            |                                                              | Internally limited                   |
| Continuous total power dissipa | ation                                                        | See <i>Thermal Information</i> table |
| CCD ratings                    | Human Body Model (HBM) AEC-Q100 Classification Level H2      | 2 kV                                 |
| ESD ratings                    | Charged Device Model (CDM) AEC-Q100 Classification Level C3A | 500 V                                |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



#### RECOMMENDED OPERATING CONDITIONS

Over operating free-air temperature range (unless otherwise noted).

|                                     | MIN  | NOM | MAX | UNIT |
|-------------------------------------|------|-----|-----|------|
| Ambient temperature, T <sub>A</sub> | -40° |     | 125 | °C   |

#### THERMAL INFORMATION

|                  |                                              | TPS796xx-Q1 |       |
|------------------|----------------------------------------------|-------------|-------|
|                  | THERMAL METRIC <sup>(1)(2)</sup>             | DCQ         | UNIT  |
|                  |                                              | 6 PINS      |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 70.4        | °C/W  |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 70          | °C/W  |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | N/A         | °C/W  |
| ΨЈТ              | Junction-to-top characterization parameter   | 6.8         | °C/W° |
| ΨЈВ              | Junction-to-board characterization parameter | 30.1        | °C/W  |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 6.3         | °C/W  |

For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953A. For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal Calculator.



#### **ELECTRICAL CHARACTERISTICS**

Over recommended operating temperature range ( $T_A = -40^{\circ}C$  to 125°C),  $V_{EN} = V_{IN}$ ,  $V_{IN} = V_{OUT(nom)} + 1$   $V^{(1)}$ ,  $I_{OUT} = 1$  mA,  $C_{OUT} = 10$   $\mu$ F, and  $C_{NR} = 0.01$   $\mu$ F, unless otherwise noted. Typical values are at +25°C.

| PARAMETER                                    |                              |                                 | TEST CON                                                 | MIN                        | TYP  | MAX             | UNIT |               |
|----------------------------------------------|------------------------------|---------------------------------|----------------------------------------------------------|----------------------------|------|-----------------|------|---------------|
| V <sub>IN</sub> Input voltage <sup>(1)</sup> |                              |                                 |                                                          |                            | 2.7  |                 | 5.5  | V             |
| I <sub>OUT</sub> Continuous output current   |                              |                                 |                                                          | 0                          |      | 1               | Α    |               |
| Output voltage                               | Accuracy                     | Fixed<br>V <sub>OUT</sub> < 5 V | 0 μA ≤ I <sub>OUT</sub> ≤ 1 A, V <sub>OUT</sub> + 1      | -2.0                       |      | +2.0            | %    |               |
| Output vo                                    | ltage line regula            | ation                           | V <sub>OUT</sub> + 1 V ≤ V <sub>IN</sub> ≤ 5.5 V         |                            |      | 0.05            | 0.12 | %/V           |
| Load regu                                    | ılation (ΔV <sub>OUT</sub> % | o/ΔI <sub>OUT</sub> )           | 0 μA ≤ I <sub>OUT</sub> ≤ 1 A                            |                            |      | 5               |      | mV            |
| Dropout v                                    | roltage <sup>(2)</sup>       | TPS79628-Q1                     | I <sub>OUT</sub> = 1 A                                   |                            |      | 270             | 365  | mV            |
|                                              | <sub>JT (nom)</sub> – 0.1    | TPS79630-Q1                     | I <sub>OUT</sub> = 1 A                                   |                            |      | 250             | 345  | mV            |
| V)                                           |                              | TPS79633-Q1                     | I <sub>OUT</sub> = 1 A                                   |                            |      | 220             | 325  | mV            |
| Output cu                                    | rrent limit                  |                                 | V <sub>OUT</sub> = 0 V                                   |                            | 2.4  |                 | 4.2  | Α             |
| Ground pi                                    | in current                   |                                 | 0 μA ≤ I <sub>OUT</sub> ≤ 1 A                            |                            | 265  | 385             | μΑ   |               |
| Shutdown                                     | current <sup>(3)</sup>       |                                 | $V_{EN} = 0 \text{ V}, 2.7 \text{ V} \le V_{IN} \le 5.5$ |                            | 0.07 | 1               | μA   |               |
| FB pin current                               |                              |                                 | V <sub>FB</sub> = 1.225 V                                |                            |      | 1               | μΑ   |               |
|                                              |                              |                                 | f = 100 Hz, I <sub>OUT</sub> = 10 mA                     |                            |      | 59              |      | dB            |
| Power-su                                     | pply ripple                  | TD07000 04                      | f = 100 Hz, I <sub>OUT</sub> = 1 A                       |                            | 54   |                 | dB   |               |
| rejection                                    |                              | TPS79630-Q1                     | f = 10 Hz, I <sub>OUT</sub> = 1 A                        |                            | 53   |                 | dB   |               |
|                                              |                              |                                 | f = 100 Hz, I <sub>OUT</sub> = 1 A                       |                            | 42   |                 | dB   |               |
|                                              |                              |                                 |                                                          | $C_{NR} = 0.001 \ \mu F$   |      | 54              |      | $\mu V_{RMS}$ |
| 0.4                                          | : (TD                        | 070000 04)                      | BW = 100 Hz to 100 kHz,                                  | $C_{NR} = 0.0047 \ \mu F$  |      | 46              |      | $\mu V_{RMS}$ |
| Output no                                    | ise voltage (TP              | S79630-Q1)                      | I <sub>OUT</sub> = 1 A                                   | $C_{NR} = 0.01  \mu F$     |      | 41              |      | $\mu V_{RMS}$ |
|                                              |                              |                                 |                                                          | $C_{NR} = 0.1  \mu F$      |      | 40              |      | $\mu V_{RMS}$ |
|                                              |                              |                                 |                                                          | C <sub>NR</sub> = 0.001 μF |      | 50              |      | μs            |
| Time, star                                   | rt-up (TPS79630              | D-Q1)                           | $R_L = 3 \Omega$ , $C_{OUT} = 1 \mu F$                   | $C_{NR} = 0.0047 \ \mu F$  |      | 75              |      | μs            |
|                                              |                              |                                 | $C_{NR} = 0.01  \mu F$                                   |                            | 110  |                 | μs   |               |
| EN pin current                               |                              | V <sub>EN</sub> = 0 V           | -1                                                       |                            | 1    | μA              |      |               |
| UVLO threshold                               |                              |                                 | V <sub>CC</sub> rising                                   | 2.25                       |      | 2.65            | V    |               |
| UVLO hysteresis                              |                              |                                 |                                                          |                            | 100  |                 | mV   |               |
| High-leve                                    | l enable input vo            | oltage                          | 2.7 V ≤ V <sub>IN</sub> ≤ 5.5 V                          | 1.7                        |      | V <sub>IN</sub> | V    |               |
| Low-level                                    | enable input vo              | ltage                           | 2.7 V ≤ V <sub>IN</sub> ≤ 5.5 V                          | 0                          |      | 0.7             | V    |               |

Minimum  $V_{IN} = V_{OUT} + V_{DO}$  or 2.7 V, whichever is greater. TPS79650-Q1 is tested at  $V_{IN} = 5.5$  V.  $V_{DO}$  is not measured for TPS79625-Q1 because minimum  $V_{IN} = 2.7$  V. For adjustable version, this applies only after  $V_{IN}$  is applied; then  $V_{EN}$  transitions high to low.



#### **FUNCTIONAL BLOCK DIAGRAM**



**Table 1. Terminal Functions** 

| TERMINAL |                 |                                                                                                                                                               |
|----------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | SOT223<br>(DCQ) | DESCRIPTION                                                                                                                                                   |
| NR       | 5               | Connecting an external capacitor to this pin bypasses noise generated by the internal bandgap. This improves power-supply rejection and reduces output noise. |
| FB       | 5               | This terminal is the feedback input voltage for the adjustable device.                                                                                        |
| EN       | 1               | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. EN can be connected to IN if not used.   |
| GND      | 3, Tab          | Regulator ground                                                                                                                                              |
| IN       | 2               | Unregulated input to the device.                                                                                                                              |
| OUT      | 4               | Output of the regulator.                                                                                                                                      |



#### TYPICAL CHARACTERISTICS

#### TPS79630-Q1 OUTPUT VOLTAGE VS OUTPUT CURRENT



Figure 1.

# TPS79628-Q1 OUTPUT VOLTAGE vs JUNCTION TEMPERATURE



Figure 2.

TPS79628-Q1
GROUND CURRENT
vs
JUNCTION TEMPERATURE



Figure 3.

TPS79630-Q1
OUTPUT SPECTRAL NOISE
DENSITY
vs

FREQUENCY



Figure 4.

TPS79630-Q1 OUTPUT SPECTRAL NOISE DENSITY

vs FREQUENCY



Figure 5.

#### TPS79630-Q1 OUTPUT SPECTRAL NOISE DENSITY

vs FREQUENCY



Figure 6.



RMS - Root Mean Squared Output Noise - µVRMS

www.ti.com SBVS154 – MARCH 2012

#### TYPICAL CHARACTERISTICS (continued)







Figure 8.



TPS79630-Q1

Figure 9.

# TPS79630-Q1 RIPPLE REJECTION vs FREQUENCY



Figure 10.





Figure 11.



Figure 12.



Figure 13.



Figure 14.



Figure 15.

#### **TYPICAL CHARACTERISTICS (continued)**







TPS79630-Q1
TYPICAL REGIONS OF STABILITY

**EQUIVALENT SERIES RESISTANCE** 

TPS79630-Q1
TYPICAL REGIONS OF STABILITY EQUIVALENT SERIES
RESISTANCE (ESR)



TPS79630-Q1
TYPICAL REGIONS OF STABILITY EQUIVALENT SERIES
RESISTANCE (ESR)





#### APPLICATION INFORMATION

The TPS796xx-Q1 family of low-dropout (LDO) regulators has been optimized for use in noise-sensitive equipment. The device features extremely low dropout voltages, high PSRR, ultralow output noise, low quiescent current (265 µA typically), and enable input to reduce supply currents to less than 1 µA when the regulator is turned off.

A typical application circuit is shown in Figure 21.



Figure 21. Typical Application Circuit

#### **External Capacitor Requirements**

Although not required, it is good analog design practice to place a 0.1-µF to 2.2-µF capacitor near the input of the regulator to counteract reactive input sources. A 2.2-µF or larger ceramic input bypass capacitor, connected between IN and GND and located close to the TPS796xx-Q1, is required for stability and improves transient response, noise rejection, and ripple rejection. A higher-value input capacitor may be necessary if large, fast-rise-time load transients are anticipated and the device is located several inches from the power source.

As with most LDO regulators, the TPS796xx-Q1 requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitor is 1  $\mu$ F. Any 1- $\mu$ F or larger ceramic capacitor is suitable.

The internal voltage reference is a key source of noise in an LDO regulator. The TPS796xx-Q1 has an NR pin that is connected to the voltage reference through a 250-k $\Omega$  internal resistor. The 250-k $\Omega$  internal resistor, in conjunction with an external bypass capacitor connected to the NR pin, creates a low-pass filter to reduce the voltage reference noise and, therefore, the noise at the regulator output. In order for the regulator to operate properly, the current flow out of the NR pin must be at a minimum, because any leakage current creates an IR drop across the internal resistor, thus creating an output error. Therefore, the bypass capacitor must have minimal leakage current. The bypass capacitor should be no more than 0.1  $\mu$ F in order to ensure that it is fully charged during the quickstart time provided by the internal switch shown in the Functional Block Diagram.

For example, the TPS79630-Q1 exhibits 40  $\mu V_{RMS}$  of output voltage noise using a 0.1- $\mu F$  ceramic bypass capacitor and a 10- $\mu F$  ceramic output capacitor. Note that the output starts up slower as the bypass capacitance increases because of the RC time constant at the bypass pin that is created by the internal 250- $k\Omega$  resistor and external capacitor.

#### **Board Layout Recommendation to Improve PSRR and Noise Performance**

To improve ac measurements such as PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with each ground plane connected only at the ground pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the ground pin of the device.

#### **Regulator Mounting**

The tab of the SOT223-6 package is electrically connected to ground. For best thermal performance, the tab of the surface-mount version should be soldered directly to the printed circuit board (PCB) copper area. Increasing the copper area improves heat dissipation.

Solder pad footprint recommendations for the devices are presented in an application bulletin *Solder Pad Recommendations for Surface-Mount Devices*, literature number AB-132, available for download from the TI web site (www.ti.com).



#### **Regulator Protection**

The TPS796xx-Q1 PMOS-pass transistor has a built-in back diode that conducts reverse current when the input voltage drops below the output voltage (for example, during power-down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting might be appropriate.

The TPS796xx-Q1 features internal current limiting and thermal protection. During normal operation, the TPS796xx-Q1 limits output current to approximately 2.8 A. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds approximately +165°C, thermal-protection circuitry shuts it down. Once the device has cooled down to below approximately +140°C, regulator operation resumes.



#### THERMAL INFORMATION

#### **POWER DISSIPATION**

Knowing the device power dissipation and proper sizing of the thermal plane that is connected to the tab or pad is critical to avoiding thermal shutdown and ensuring reliable operation.

Power dissipation of the device depends on input voltage and load conditions and can be calculated using Equation 1:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(1)

Power dissipation can be minimized and greater efficiency can be achieved by using the lowest possible input voltage necessary to achieve the required output voltage regulation.

On the SON (DRB) package, the primary conduction path for heat is through the exposed pad to the PCB. The pad can be connected to ground or be left floating; however, it should be attached to an appropriate amount of copper PCB area to ensure the device does not overheat. On the SOT-223 (DCQ) package, the primary conduction path for heat is through the tab to the PCB. That tab should be connected to ground. The maximum junction-to-ambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device and can be calculated using Equation 2:

$$R_{\theta JA} = \frac{(+125^{\circ}C - T_A)}{P_D}$$
 (2)

Knowing the maximum  $R_{\theta JA}$ , the minimum amount of PCB copper area needed for appropriate heatsinking can be estimated using Figure 22.



Note:  $\theta_{JA}$  value at board size of 9 in<sup>2</sup> (that is, 3 in x 3 in) is a JEDEC standard.

Figure 22.  $\theta_{JA}$  vs Board Size

Figure 22 shows the variation of  $\theta_{JA}$  as a function of ground plane copper area in the board. It is intended only as a guideline to demonstrate the effects of heat spreading in the ground plane and should not be used to estimate actual thermal performance in real application environments.

**NOTE:** When the device is mounted on an application PCB, it is strongly recommended to use  $\Psi_{JT}$  and  $\Psi_{JB}$ , as explained in the *Estimating Junction Temperature* section.



#### **ESTIMATING JUNCTION TEMPERATURE**

Using the thermal metrics  $\Psi_{JT}$  and  $\Psi_{JB}$ , as shown in the *Thermal Information* table, the junction temperature can be estimated with corresponding formulas (given in Equation 3). For backwards compatibility, an older  $\theta_{JC}$ , *Top* parameter is listed as well.

$$\Psi_{JT}: \quad T_{J} = T_{T} + \Psi_{JT} \cdot P_{D}$$

$$\Psi_{JB}: \quad T_{J} = T_{B} + \Psi_{JB} \cdot P_{D}$$
(3)

Where  $P_D$  is the power dissipation shown by Equation 2,  $T_T$  is the temperature at the center-top of the IC package, and  $T_B$  is the PCB temperature measured 1 mm away from the IC package *on the PCB surface* (as Figure 24 shows).

**NOTE:** Both  $T_T$  and  $T_B$  can be measured on actual application boards using a thermo-gun (an infrared thermometer).

For more information about measuring  $T_T$  and  $T_B$ , see the application note SBVA025, *Using New Thermal Metrics*, available for download at www.ti.com.

By looking at Figure 23, the new thermal metrics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) have very little dependency on board size. That is, using  $\Psi_{JT}$  or  $\Psi_{JB}$  with Equation 3 is a good way to estimate  $T_J$  by simply measuring  $T_T$  or  $T_B$ , regardless of the application board size.



Figure 23.  $\Psi_{JT}$  and  $\Psi_{JB}$  vs Board Size

For a more detailed discussion of why TI does not recommend using  $\theta_{\text{JC(top)}}$  to determine thermal characteristics, refer to application report SBVA025, *Using New Thermal Metrics*, available for download at www.ti.com. For further information, refer to application report SPRA953, *IC Package Thermal Metrics*, also available on the TI website.





- (a) Example DRB (SON) Package Measurement
- (b) Example DCQ (SOT-223) Package Measurement
- (1) T<sub>T</sub> is measured at the center of both the X- and Y-dimensional axes.
- (2)  $T_B$  is measured **below** the package lead on the PCB surface.

Figure 24. Measuring Points for  $T_T$  and  $T_B$ 

2-Apr-2012

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TPS79633QDCQRQ1  | ACTIVE                | SOT-223      | DCQ                | 6    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL. Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS79633-Q1:

Catalog: TPS79633

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

### PACKAGE MATERIALS INFORMATION

www.ti.com 2-Apr-2012

#### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS79633QDCQRQ1 | SOT-223         | DCQ                | 6 | 2500 | 330.0                    | 12.4                     | 6.8        | 7.3        | 1.88       | 8.0        | 12.0      | Q3               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 2-Apr-2012



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS79633QDCQRQ1 | SOT-223      | DCQ             | 6    | 2500 | 358.0       | 335.0      | 35.0        |

## DCQ (R-PDSO-G6)

#### PLASTIC SMALL-OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Controlling dimension in inches.
- Body length and width dimensions are determined at the outermost extremes of the plastic body exclusive of mold flash, tie bar burrs, gate burrs, and interlead flash, but including any mismatch between the top and the bottom of the plastic body.
- Lead width dimension does not include dambar protrusion.
- Lead width and thickness dimensions apply to solder plated leads.
- G. Interlead flash allow 0.008 inch max.
- H. Gate burr/protrusion max. 0.006 inch.
- I. Datums A and B are to be determined at Datum H.



# DCQ (R-PDSO-G6)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F. Please refer to the product data sheet for specific via and thermal dissipation requirements.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

Applications

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| v.ti.com/automotive             |
|---------------------------------|
| v.ti.com/communications         |
| v.ti.com/computers              |
| v.ti.com/consumer-apps          |
| v.ti.com/energy                 |
| v.ti.com/industrial             |
| v.ti.com/medical                |
| v.ti.com/security               |
| v.ti.com/space-avionics-defense |
| v.ti.com/video                  |
|                                 |
| v.ti.<br>v.ti.<br>v.ti.         |

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

OMAP Mobile Processors www.ti.com/omap

**Products** 

TI E2E Community Home Page

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated

e2e.ti.com