







Texas Instruments

TPS61280D, TPS61281D, TPS61282D,, TPS61280E SLVSEA0B – JANUARY 2018 – REVISED JUNE 2023

# TPS6128xD/E Low-IQ, Wide-Voltage Battery Front-End DC/DC Converter for Single-Cell Li-Ion, Ni-Rich, Si-Anode Applications

# 1 Features

- 95% efficiency at 2.3 MHz operation
- $3-\mu A$  quiescent current in low  $I_Q$  pass-through mode
- Wide  $V_{IN}$  range from 2.3 V To 4.8 V
- $I_{OUT} \ge 4$ -A (Peak) at  $V_{OUT} = 3.35$  V,  $V_{IN} \ge 2.65$  V
- Integrated pass-through mode (35 m $\Omega$ )
- Programmable valley inductor current limit and output voltage
- True pass-through mode during shutdown
- Best-in-class line and load transient
- Low-ripple light-load PFM mode
- In-Situ customization with On-Chip E<sup>2</sup>PROM (write protection)
- Two interface options:
  - I<sup>2</sup>C compatible I/F up to 3.4 Mbps (TPS61280D/E)
  - Simple I/O logic control interface
- Thermal shutdown and overload protection
- Total solution size < 20 mm<sup>2</sup>, sub 1-mm profile

# 2 Applications

- Single-cell Ni-Rich, Si-Anode, Li-Ion, LiFePO4 smart-phones or tablet PCs
- 2.5G, 3G, 4G mini-module data cards
- Current limited applications featuring high peak
   power loads

# **3 Description**

The TPS6128xD/E device provides a power supply solution for products powered by either by a Li-Ion, Nickel-Rich, Silicon Anode, Li-Ion or LiFePO4 battery. The voltage range is optimized for single-cell portable applications like in smart-phones or tablet PCs.

Used as a high-power pre-regulator, the TPS6128xD/E extends the battery run-time and overcomes input current- and voltage limitations of the powered system.

While in shutdown, the TPS6128xD/E operates in a true pass-through mode with only  $3-\mu A$  quiescent consumption for longest battery shelf life.

During operation, when the battery is at a good stateof-charge, a low-ohmic, high-efficient integrated passthrough path connects the battery to the powered system.

If the battery gets to a lower state of charge and its voltage becomes lower than the desired minimum system voltage, the device seamlessly transits into boost mode to uses the full battery capacity.

Device Information<sup>(1)</sup>

| Device information 4 |                      |                   |                         |  |  |  |
|----------------------|----------------------|-------------------|-------------------------|--|--|--|
| PART NUMBER          | PACKAGE              | BODY SIZE (NOM)   |                         |  |  |  |
| TPS61280D            | DSBGA (16) 1.66 mm : |                   |                         |  |  |  |
| TPS61281D            |                      | 1.66 mm x 1.66 mm |                         |  |  |  |
| TPS61282D            |                      |                   | 1.00 11111 X 1.00 11111 |  |  |  |
| TPS61280E            |                      |                   |                         |  |  |  |
| 1PS01280E            |                      |                   |                         |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



**Simplified Schematic** 



# **Table of Contents**

| 1 | Features1                                                            |
|---|----------------------------------------------------------------------|
| 2 | Applications1                                                        |
|   | Description1                                                         |
|   | Revision History2                                                    |
| 5 | Description (continued)                                              |
| 6 | Device Comparison Table                                              |
| 7 | Pin Configuration and Functions4                                     |
| 8 | Specifications                                                       |
|   | 8.1 Absolute Maximum Ratings6                                        |
|   | 8.2 ESD Ratings6                                                     |
|   | 8.3 Recommended Operating Conditions6                                |
|   | 8.4 Thermal Information7                                             |
|   | 8.5 Electrical Characteristics7                                      |
|   | 8.6 I <sup>2</sup> C Interface Timing Characteristics <sup>(1)</sup> |
|   | 8.7 I <sup>2</sup> C Timing Diagrams11                               |
|   | 8.8 Typical Characteristics12                                        |
| 9 | Detailed Description14                                               |
|   | 9.1 Overview14                                                       |
|   | 9.2 Functional Block Diagram16                                       |
|   | 9.3 Feature Description17                                            |
|   | 9.4 Device Functional Modes18                                        |

| 9.5 Programming                                       | . 25 |
|-------------------------------------------------------|------|
| 9.6 Register Maps                                     |      |
| 10 Application and Implementation                     |      |
| 10.1 Application Information                          |      |
| 10.2 Typical Application                              |      |
| 11 Power Supply Recommendations                       |      |
| 12 Layout                                             |      |
| 12.1 Layout Guidelines                                |      |
| 12.2 Layout Example                                   |      |
| 12.3 Thermal Information                              |      |
| 13 Device and Documentation Support                   | .54  |
| 13.1 Device Support                                   |      |
| 13.2 Receiving Notification of Documentation Updates. | .54  |
| 13.3 Support Resources                                | . 54 |
| 13.4 Trademarks                                       |      |
| 13.5 Electrostatic Discharge Caution                  | .54  |
| 13.6 Glossary                                         |      |
| 14 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 55 |
| 14.1 Package Summary                                  |      |
| <b>e</b> ,                                            |      |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | Changes from Revision A (August 2018) to Revision B (June 2023)                   |      |  |  |  |
|---|-----------------------------------------------------------------------------------|------|--|--|--|
| • | TPS61280E initial release                                                         |      |  |  |  |
| С | hanges from Revision * (January 2018) to Revision A (August 2018)                 | Page |  |  |  |
| • | Added From: Product Preview To: Production data                                   | 1    |  |  |  |
| • | Changed devices TPS61281D and TPS61282D From: Product Preview To: Production data | 1    |  |  |  |
| • | Changed the TPS61280D pin configuration                                           | 4    |  |  |  |



# **5** Description (continued)

TPS6128xD/E device supports more than 4 A pulsed load current even from a deeply discharged battery. In this mode of operation, the TPS6128xD/E enables the use of the full battery capacity: A high battery-cut-off voltage originated by powered components with a high minimum input voltage is overcome; new battery chemistries can be fully discharged; high current pulses forcing the system into shutdown are buffered by the device seamlessly transitioning between boost and by-pass mode back and forth.

This has significant impact on the battery on-time and translates into either a longer use-time and better user-experience at an equal battery capacity or into reduced battery costs at similar use-times.

The TPS6128xD/E offers a small solution size (< 20 mm<sup>2</sup>) due to minimum amount of external components, enabling the use of small inductors and input capacitors, available as a 16-pin chip-scale package (CSP).

The TPS6128xD/E operates in synchronous, 2.3 MHz boost mode and enters power-save mode operation (PFM) at light load currents to maintain high efficiency over the entire load current range.

# 6 Device Comparison Table

| PART NUMBER | DEVICE<br>SPECIFIC FEATURES                             |                                                          |  |
|-------------|---------------------------------------------------------|----------------------------------------------------------|--|
|             |                                                         | DC/DC boost / bypass threshold = 3.15 V (VSEL = L)       |  |
| TPS61280D   | I <sup>2</sup> C Control Interface                      | DC/DC boost / bypass threshold = 3.35 V (VSEL = H)       |  |
| 1F301200D   | User Prog. E <sup>2</sup> PROM Settings                 | Valley inductor current limit = 3 A                      |  |
|             |                                                         | GPIO pin default configuration is RST/FAULT input/output |  |
|             |                                                         | DC/DC boost / bypass threshold = 3.15 V (VSEL = L)       |  |
| TPS61281D   | Simple Logic Control Interface                          | DC/DC boost / bypass threshold = 3.35 V (VSEL = H)       |  |
| 193012010   |                                                         | Valley inductor current limit = 3 A                      |  |
|             |                                                         | GPIO pin default configuration is RST/FAULT input/output |  |
|             |                                                         | DC/DC boost / bypass threshold = 3.3 V (VSEL = L)        |  |
| TPS61282D   | Simple Logic Control Interface                          | DC/DC boost / bypass threshold = 3.5 V (VSEL = H)        |  |
| 193012020   | Simple Logic Control Interface                          | Valley inductor current limit = 4 A                      |  |
|             |                                                         | GPIO pin default configuration is RST/FAULT input/output |  |
|             |                                                         | DC/DC boost / bypass threshold = 3.4 V (VSEL = L)        |  |
|             |                                                         | DC/DC boost / bypass threshold = 3.45 V (VSEL = H)       |  |
| TPS61280E   | I <sup>2</sup> C Control Interface<br>Support 1.2 V I/O | Valley inductor current limit = 5 A                      |  |
|             |                                                         | I/O logic Low/High: 0.36V / 0.84V                        |  |
|             |                                                         | GPIO pin default configuration is mode selection input   |  |



# 7 Pin Configuration and Functions



Figure 7-1. TPS61280D/E YFF Package 16-Bump DSBGA Top View



Figure 7-2. TPS61280D/E YFF Package 16-Bump DSBGA Bottom View

| PIN  |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                      | DEGODIDION                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME | NO.                                                                                                           | I/O                                                                                                                                                                                                                                                                                                                                                                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| VIN  | A3, A4                                                                                                        | I                                                                                                                                                                                                                                                                                                                                                                    | Power supply input.                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| VOUT | B3, B4                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                    | Boost converter output.                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|      |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                      | This is the enable pin of the device. On the rising edge of the enable pin, all the registers are reset with their default values. This input must not be left floating and must be terminated.                                                                                                                                                                                                                                           |  |  |
| EN   | A1                                                                                                            | I                                                                                                                                                                                                                                                                                                                                                                    | EN = Low: The device is forced into shutdown mode and the I2C control interface is disabled. Depending on the logic level applied to the nBYP input, the converter can either be forced in pass-through mode or it's output can be regulated to a minimum level so as to limit the input-to-output voltage difference to less than 3.6V (typ). The current consumption is reduced to a few $\mu$ A. For more details, refer to Table 9-2. |  |  |
|      |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                      | EN = High: The device is operating normally featuring automatic dc/dc boost, pass-through mode transition. For more details, refer to Table 9-2.                                                                                                                                                                                                                                                                                          |  |  |
|      |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                      | This pin can either be configured as a input (mode selection) or as dual role input/open-drain output RST/ FAULT ) pin. For TPS61280D, default configuration is RST/ FAULT input/output. For TPS61280E, default configuration is mode selection input. The input must not be left floating and must be terminated.                                                                                                                        |  |  |
|      |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                      | Manual Reset Input: Drive RST/ FAULT low to initiate a reset of the converter's output. nRST/nFAULT controls a falling edge-triggered sequence consisting of a discharge phase of the capacitance located at the converter's output followed by a start-up phase.                                                                                                                                                                         |  |  |
| GPIO | voltage out of limits, current limit<br>edge-triggered interrupt by drivin<br>Mode selection input = Low: The | Fault Output (open-drain interrupt signal to host): Indicates that a fault has occurred (e.g. thermal shutdown, output voltage out of limits, current limit triggered, and so on). To signal such an event, the device generates a falling edge-triggered interrupt by driving a negative pulse onto the GPIO line and then releases the line to its inactive state. |                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|      |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                      | Mode selection input = Low: The device is operating in regulated frequency pulse width modulation mode (PWM) at high-load currents and in pulse frequency modulation mode (PFM) at light load currents.                                                                                                                                                                                                                                   |  |  |
|      |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                      | Mode selection input = High: Low-noise mode enabled, regulated frequency PWM operation forced.                                                                                                                                                                                                                                                                                                                                            |  |  |
| VSEL | B1                                                                                                            | Ι                                                                                                                                                                                                                                                                                                                                                                    | VSEL signal is primarily used to set the output voltage dc/dc boost, pass-through threshold. This pin must not be left floating and must be terminated.                                                                                                                                                                                                                                                                                   |  |  |
| nBYP | C1                                                                                                            | I                                                                                                                                                                                                                                                                                                                                                                    | A logic low level on the BYP input forces the device in pass-through mode. This pin must not be left floating and must be terminated.                                                                                                                                                                                                                                                                                                     |  |  |
| SCL  | B2                                                                                                            | Ι                                                                                                                                                                                                                                                                                                                                                                    | Serial interface clock line. This pin must not be left floating and must be terminated.                                                                                                                                                                                                                                                                                                                                                   |  |  |
| SDA  | C2                                                                                                            | I/O                                                                                                                                                                                                                                                                                                                                                                  | Serial interface address/data line. This pin must not be left floating and must be terminated.                                                                                                                                                                                                                                                                                                                                            |  |  |
| SW   | C3, C4                                                                                                        | I/O                                                                                                                                                                                                                                                                                                                                                                  | Inductor connection. Drain of the internal power MOSFET. Connect to the switched side of the inductor.                                                                                                                                                                                                                                                                                                                                    |  |  |
| PGND | D2, D3, D4                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                      | Power ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| AGND | D1                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                      | Analog ground pin. This is the signal ground reference for the IC.                                                                                                                                                                                                                                                                                                                                                                        |  |  |

#### Table 7-1. Pin Functions, TPS61280D/E



TPS61280D, TPS61281D, TPS61282D,, TPS61280E SLVSEA0B – JANUARY 2018 – REVISED JUNE 2023

2 3 4 1 ΕN PG VIN VIN А MODE VOUT В VSEL VOUT С nBYP AGND sw SW PGND PGND D AGND PGND Not to scale

Figure 7-3. TPS6128xD YFF Package 16-Bump DSBGA Top View



Figure 7-4. TPS6128xD YFF Package 16-Bump DSBGA Bottom View

| Table 7-2. | <b>Pin Functions</b> | TPS6128xD    |
|------------|----------------------|--------------|
|            | I III I UIICUOIIS    | , 11 0012010 |

| PIN        |                                                                                                                                              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                     |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.        | 1/0                                                                                                                                          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                     |
| A3, A4     | I                                                                                                                                            | Power supply input.                                                                                                                                                                                                                                                                                                                                                                             |
| B3, B4     | 0                                                                                                                                            | Boost converter output.                                                                                                                                                                                                                                                                                                                                                                         |
|            |                                                                                                                                              | This is the enable pin of the device. On the rising edge of the enable pin, all the registers are reset with their default values. This input must not be left floating and must be terminated.                                                                                                                                                                                                 |
| A1         | I                                                                                                                                            | EN = Low: The device is forced into shutdown mode. Depending on the logic level applied to the nBYP input, the converter can either be forced in pass-through mode or it's output can be regulated to a minimum level so as to limit the input-to-output voltage difference to less than 3.6V (typ). The current consumption is reduced to a few $\mu$ A. For more details, refer to Table 9-2. |
|            |                                                                                                                                              | EN = High: The device is operating normally featuring automatic dc/dc boost, pass-through mode transition. For more details, refer to Table 9-2.                                                                                                                                                                                                                                                |
| A2         | 0                                                                                                                                            | Power-Good Output (open-drain output to host): A logic high on the PG output indicates that the converter's output voltage is within its regulation limits. A logic low indicates a fault has occurred (e.g. thermal shutdown, output voltage out of limits, current limit triggered, and so on). The PG signal is de-asserted automatically once the IC resumes proper operation.              |
| B1         | I                                                                                                                                            | VSEL signal is primarily used to set the output voltage dc/dc boost, pass-through threshold. This pin must not be left floating and must be terminated.                                                                                                                                                                                                                                         |
| nBYP C1    |                                                                                                                                              | A logic low level on the BYP input forces the device in pass-through mode. For more details, refer to Table 9-2. This pin must not be left floating and must be terminated.                                                                                                                                                                                                                     |
|            |                                                                                                                                              | This is the mode selection pin of the device. This pin must not be left floating, must be terminated and can be connected to AGND. During start-up this pin must be held low. Once the output voltage settled and PG pin indicates that the converter's output voltage is within its regulation limits the device can be forced in PWM mode operation by applying a high level on this pin.     |
| B2         | I                                                                                                                                            | MODE = Low: The device is operating in regulated frequency pulse width modulation mode (PWM) at high-load currents and in pulse frequency modulation mode (PFM) at light load currents. This pin must be held low during device start-up.                                                                                                                                                       |
|            |                                                                                                                                              | MODE = High: Low-noise mode enabled, regulated frequency PWM operation forced.                                                                                                                                                                                                                                                                                                                  |
| C3, C4     | I/O                                                                                                                                          | Inductor connection. Drain of the internal power MOSFET. Connect to the switched side of the inductor.                                                                                                                                                                                                                                                                                          |
| D2, D3, D4 |                                                                                                                                              | Power ground pin.                                                                                                                                                                                                                                                                                                                                                                               |
| C2, D1     |                                                                                                                                              | Analog ground pin. This is the signal ground reference for the IC.                                                                                                                                                                                                                                                                                                                              |
|            | NO.           A3, A4           B3, B4           A1           A2           B1           C1           B2           C3, C4           D2, D3, D4 | NO.         I/O           A3, A4         I           B3, B4         O           A1         I           A2         O           B1         I           C1         I           B2         I           C3, C4         I/O           D2, D3, D4         I/O                                                                                                                                          |



# **8** Specifications

# 8.1 Absolute Maximum Ratings

|                                            |                                                                                                                                        |                             | MIN  | MAX            | UNIT |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|----------------|------|
|                                            | Voltage at VOUT (boost mode) <sup>(2)</sup>                                                                                            | DC                          | -0.3 | 4.7            | V    |
|                                            | Voltage at VOUT (by pass mode) <sup>(2)</sup>                                                                                          | DC                          | -0.3 | 5.2            | V    |
|                                            | Voltage at VIN <sup>(2)</sup> , EN <sup>(2)</sup> , VSEL <sup>(2)</sup> , BYP <sup>(2)</sup> , PG <sup>(2)</sup> , GPIO <sup>(2)</sup> | DC                          | -0.3 | 5.2            | V    |
| Input voltage                              | Voltage at SCL <sup>(2)</sup> , SDA <sup>(2)</sup> MODE <sup>(2)</sup>                                                                 | DC                          | -0.3 | 3.6            | V    |
| input voltage                              | Voltage at SW <sup>(2)</sup>                                                                                                           | DC                          | -0.3 | 5.2            | V    |
|                                            |                                                                                                                                        | Transient: 2 ns, 2.3<br>MHz | -0.3 | 5.5            | V    |
|                                            | Differential voltage between VIN and VOUT                                                                                              | DC                          | -0.3 | 4              | V    |
|                                            | Differential voltage between SW and VOUT                                                                                               | DC                          | -0.3 | 4.7            | V    |
| Input ourront                              | Continuous average current into SW <sup>(4)</sup>                                                                                      |                             | 1.8  | А              |      |
| Input current                              | Peak current into SW <sup>(5)</sup>                                                                                                    |                             | 5.5  | А              |      |
| Power dissipation                          |                                                                                                                                        |                             | Inte | rnally limited |      |
| Temperature range                          | Operating temperature range, T <sub>A</sub> <sup>(3)</sup>                                                                             |                             | -40  | 85             | °C   |
|                                            | Operating virtual junction, $T_J$                                                                                                      | -40                         | 150  | °C             |      |
| T <sub>stg</sub> Storage temperature range |                                                                                                                                        | -65                         | 150  | °C             |      |

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.
 All voltages are with respect to potwork ground terminal.

(2) All voltages are with respect to network ground terminal.

(3) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $(T_{A(max)})$  is dependent on the maximum operating junction temperature  $(T_{J(max)})$ , the maximum power dissipation of the device in the application  $(P_{D(max)})$ , and the junction-to-ambient thermal resistance of the part/package in the application  $(\theta_{JA})$ , as given by the following equation:  $T_{A(max)} = T_{J(max)} - (\theta_{JA} \times P_{D(max)})$ . To achieve optimum performance, it is recommended to operate the device with a maximum junction temperature of 105°C.

(4) Limit the junction temperature to 105°C for continuous operation at maximum output power.

(5) Limit the junction temperature to 105°C for 15% duty cycle operation.

### 8.2 ESD Ratings

|                  |                                       |                                                                                          | VALUE | UNIT |
|------------------|---------------------------------------|------------------------------------------------------------------------------------------|-------|------|
| V <sub>ESD</sub> | JS<br>Electrostatic discharge C<br>sp | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | V    |
|                  |                                       | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |
|                  |                                       | Machine Model - (MM)                                                                     | ±200  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 8.3 Recommended Operating Conditions

|                |                                                                                      | MIN  | NOM | MAX  | UNIT |
|----------------|--------------------------------------------------------------------------------------|------|-----|------|------|
| VI             | Input voltage range                                                                  | 2.30 |     | 4.85 | V    |
|                | Input voltage range for in-situ customization by E <sup>2</sup> PROM write operation | 3.4  | 3.5 | 3.6  | V    |
| L              | Inductance                                                                           | 200  | 470 | 800  | nH   |
| Co             | Output capacitance                                                                   | 9    | 13  | 100  | μF   |
| ١L             | Maximum load current during start-up                                                 | 250  |     |      | mA   |
| T <sub>A</sub> | Ambient temperature                                                                  | -40  |     | 85   | °C   |



|    |                                | MIN | NOM MA | X UNIT |  |
|----|--------------------------------|-----|--------|--------|--|
| TJ | Operating junction temperature | -40 | 12     | 5 °C   |  |

## 8.4 Thermal Information

|                     |                                              | TPS6128xD/E |      |
|---------------------|----------------------------------------------|-------------|------|
|                     | THERMAL METRIC <sup>(1)</sup>                | YFF (DSBGA) | UNIT |
|                     |                                              | 16 PINS     |      |
| R <sub>θJA</sub>    | Junction-to-ambient thermal resistance       | 78          | °C/W |
| R <sub>0JCtop</sub> | Junction-to-case (top) thermal resistance    | 0.6         | °C/W |
| R <sub>θJB</sub>    | Junction-to-board thermal resistance         | 13          | °C/W |
| Ψ <sub>JT</sub>     | Junction-to-top characterization parameter   | 2.4         | °C/W |
| Ψ <sub>JB</sub>     | Junction-to-board characterization parameter | 13          | °C/W |
| R <sub>0JCbot</sub> | Junction-to-case (bottom) thermal resistance | n/a         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# **8.5 Electrical Characteristics**

Minimum and maximum values are at  $V_{IN}$  = 2.3 V to 4.85 V,  $V_{OUT}$  = 3.4 V (or  $V_{IN}$ , whichever is higher), EN = 1.8 V, VSEL = 1.8 V, nBYP = 1.8 V, -40°C ≤ T<sub>J</sub> ≤ 125°C; Circuit of Parameter Measurement Information section (unless otherwise noted). Typical values are at  $V_{IN}$  = 3.2 V,  $V_{OUT}$  = 3.4 V, EN = 1.8 V, T<sub>J</sub> = 25°C (unless otherwise noted).

| PARAMETER       |                                                   | TEST CONDITIONS | MIN TYP                                                                                      | MAX                           | UNIT                    |      |    |
|-----------------|---------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------|-------------------------------|-------------------------|------|----|
| SUPPLY          | CURRENT                                           |                 |                                                                                              |                               |                         |      |    |
|                 |                                                   |                 | DC/DC boost mode. Device not switching $I_{OUT}$ = 0 mA, $V_{IN}$ = 3.2 V, $V_{OUT}$ = 3.4 V |                               | 47.4                    | 65.6 | μA |
| 1               | Operating quiescent current into $V_{IN}$         | TPS6128xD/      | Pass-through mode (auto)<br>EN = 1.8 V, BYP = 1.8 V, V <sub>IN</sub> = 3.6 V                 |                               | 27.4                    | 42.6 | μA |
| ΙQ              |                                                   | E               | Pass-through mode (forced)<br>EN = 1.8 V, BYP = AGND, V <sub>OUT</sub> = 3.6 V               | _40°C ≤ T <sub>J</sub> ≤ 85°C | 15.4                    | 25.6 | μA |
|                 | Operating quiescent current into V <sub>OUT</sub> |                 | DC/DC boost mode. Device not switching $I_{OUT}$ = 0 mA, $V_{IN}$ = 3.2 V, $V_{OUT}$ = 3.4 V |                               | 8.9                     | 19.6 | μA |
|                 | Shutdown current                                  | TPS6128xD/      | EN = 0 V, BYP = 0 V, V <sub>IN</sub> = 3.6 V                                                 |                               | 3                       | 6.6  | μA |
| I <sub>SD</sub> |                                                   | E               | EN = 0 V, BYP = 1.8 V, V <sub>IN</sub> = 3.6 V                                               |                               | 8.9                     | 20.6 | μA |
| Vuvlo           | Under-voltage lockout threshold                   | TPS6128xD/      | Falling                                                                                      |                               | 2                       | 2.1  | V  |
| ♥ UVLO          | Under-voltage lockout threshold                   | E               | Hysteresis                                                                                   |                               | 0.1                     |      | V  |
| EN, VSE         | L, nBYP, MODE, SDA, SCL, GPIO, P                  | G               |                                                                                              |                               |                         |      |    |
| VIL             | Low-level input voltage                           | TPS6128xD       |                                                                                              |                               |                         | 0.4  | V  |
| V <sub>IH</sub> | High-level input voltage                          | 1F30120XD       |                                                                                              |                               |                         |      | V  |
| VIL             | Low-level input voltage                           | TPS61280E       |                                                                                              |                               |                         | 0.36 | V  |
| V <sub>IH</sub> | High-level input voltage                          | 1F301200E       |                                                                                              | 0.84                          |                         | V    |    |
|                 | Low-level output voltage (SDA)                    | TPS61280D       | I <sub>OL</sub> = 8 mA                                                                       |                               |                         | 0.3  | V  |
| V <sub>OL</sub> | Low-level output voltage (GPIO)                   | 1F 301200D      | I <sub>OL</sub> = 8 mA, GPIOCFG = 0                                                          |                               |                         | 0.3  | V  |
| - OL            | Low-level output voltage (PG)                     | TPS6128xD/<br>E | I <sub>OL</sub> = 8 mA                                                                       |                               |                         | 0.3  | V  |
| R <sub>PD</sub> | EN, VSEL, BYP,<br>pull-down resistance            | TPS6128xD/<br>E | Input ≤ 0.4 V                                                                                |                               | 300                     |      | kΩ |
| C <sub>IN</sub> | EN, VSEL, BYP, MODE, PG input capacitance         | TPS6128xD/<br>E | Input connected to AGND or V <sub>IN</sub>                                                   |                               | 9                       |      | pF |
|                 | SDA, SCL, GPIO input capacitance                  | TPS61280D       |                                                                                              |                               | 9                       |      | pF |
|                 | Dewer good threshold                              | TPS6128xD/      | Rising V <sub>OUT</sub>                                                                      |                               | 0.95 x V <sub>OUT</sub> |      |    |
| VTHPG           | Power good threshold                              | E               | Falling V <sub>OUT</sub>                                                                     |                               | 0.9 x V <sub>OUT</sub>  |      |    |
| lkg             | Innut lookaga aurrant                             | TPS6128xD/      | Input connected to AGND                                                                      | –40°C ≤ T <sub>J</sub> ≤      | 0                       |      | μA |
|                 | Input leakage current                             | E               | Input connected V <sub>IN</sub>                                                              | 85°C                          |                         | 0.5  | μA |

Copyright © 2023 Texas Instruments Incorporated



Minimum and maximum values are at  $V_{IN} = 2.3 \text{ V}$  to 4.85 V,  $V_{OUT} = 3.4 \text{ V}$  (or  $V_{IN}$ , whichever is higher), EN = 1.8 V, VSEL = 1.8 V, nBYP = 1.8 V, -40°C ≤  $T_J ≤ 125°$ C; Circuit of Parameter Measurement Information section (unless otherwise noted). Typical values are at  $V_{IN} = 3.2 \text{ V}$ ,  $V_{OUT} = 3.4 \text{ V}$ , EN = 1.8 V,  $T_J = 25°$ C (unless otherwise noted).

| PARAMETER                |                                                      | TEST CONDITIONS        | MIN                                                                                                                                                                                                         | TYP   | MAX  | UNIT |      |
|--------------------------|------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|------|
| OUTPUT                   | T                                                    |                        |                                                                                                                                                                                                             |       |      |      |      |
| V <sub>OUT</sub><br>(TH) | Threshold DC voltage accuracy                        | TPS6128xD/<br>E        | No load. Open loop                                                                                                                                                                                          | -1.5% |      | 1.5% |      |
|                          |                                                      | TPS6128xD/             | $2.65 V \le V_{IN} \le V_{OUT_TH}$ - 150 mV<br>I <sub>OUT</sub> = 0mA<br>PWM operation.                                                                                                                     | -2%   |      | 2%   |      |
| V <sub>OUT</sub>         | Regulated DC voltage accuracy                        | E                      | 2.65 V $\leq$ V <sub>IN</sub> $\leq$ V <sub>OUT_TH</sub> - 150 mV<br>I <sub>OUT</sub> = 0 mA<br>PFM/PWM operation                                                                                           | -2%   |      | 4%   |      |
| ΔV <sub>OUT</sub>        | Power-save mode<br>output ripple voltage             | TPS6128xD/             | PFM operation, I <sub>OUT</sub> = 1 mA                                                                                                                                                                      |       | 30   |      | mVpl |
|                          | PWM mode output ripple voltage                       |                        | PWM operation, I <sub>OUT</sub> = 500 mA                                                                                                                                                                    |       | 15   |      | mVpł |
| POWER                    | SWITCH                                               | •                      |                                                                                                                                                                                                             |       |      |      |      |
|                          | Low-side switch MOSFET<br>on resistance              |                        | V <sub>IN</sub> = 3.2 V, V <sub>OUT</sub> = 3.5 V                                                                                                                                                           |       | 45   | 80   | mΩ   |
| r <sub>DS(on)</sub>      | High-side rectifier MOSFET<br>on resistance          | TPS6128xD/<br>E        | V <sub>IN</sub> = 3.2 V, V <sub>OUT</sub> = 3.5 V                                                                                                                                                           |       | 40   | 70   | mΩ   |
|                          | High-side pass-through MOSFET on resistance          |                        | V <sub>IN</sub> = 3.2 V                                                                                                                                                                                     |       | 35   | 60   | mΩ   |
|                          | Reverse leakage current into SW                      | - TPS6128xD/           | EN = AGND, $V_{IN} = V_{OUT} = SW = 3.5 V$<br>-40°C $\leq T_J \leq 85°C$                                                                                                                                    |       | 0.1  | 2    | μA   |
| likg                     | Reverse leakage current into VOUT                    | E                      | $\label{eq:expansion} \begin{split} &EN = \overline{BYP} = V_{IN},  V_{IN} = 2.9 \; V,  V_{OUT} = 4.4 \; V,  V_{SW} = 0 \; V \\ & device not switching \\ & -40^\circC \leq T_J \leq 85^\circC \end{split}$ |       | 0.11 | 2    | μA   |
| I <sub>SINK</sub>        | VOUT sink capability                                 | TPS6128xD/<br>E        | EN = AGND, $V_{OUT} \le 3.6 \text{ V}$ , $I_{OUT} = -10 \text{ mA}$                                                                                                                                         |       |      | 0.3  | V    |
|                          | Valley inductor current limit                        | TPS61280D<br>TPS61281D | $V_{\text{IN}}$ = 2.9 V, $V_{\text{OUT}}$ = 3.5 V, –40°C $\leq$ T $_{\text{J}}$ $\leq$ 125°C, auto PFM/PWM                                                                                                  | 2475  | 3000 | 3525 | mA   |
|                          | Valley inductor current limit                        | TPS61282D              | $V_{\text{IN}}$ = 2.9 V, $V_{\text{OUT}}$ = 3.5 V, –40°C $\leq$ T $_{\text{J}}$ $\leq$ 125°C, auto PFM/PWM                                                                                                  | 3300  | 4000 | 4700 | mA   |
|                          | Valley inductor current limit                        | TPS61280E              | $V_{\rm IN}$ = 2.9 V, $V_{\rm OUT}$ = 3.4 V, –40°C $\leq$ T $_{\rm J}$ $\leq$ 125°C, auto PFM/PWM                                                                                                           | 4300  | 5000 | 6200 | mA   |
|                          | Pass through mode current limit                      | TPS6128xD/             | $EN = \overline{BYP} = GND, V_{IN} = 3.2 V$                                                                                                                                                                 |       | 5000 |      | mA   |
|                          |                                                      | E                      | $EN = V_{IN}$ , $\overline{BYP} = don't care$ , $V_{IN} = 3.2 V$                                                                                                                                            | 5600  | 7400 | 9100 | mA   |
|                          | Pre-charge mode current limit (linear mode, phase 1) | TPS6128xD/             | V <sub>IN</sub> - V <sub>OUT</sub> >= 300 mV                                                                                                                                                                | 500   | 650  |      | mA   |
|                          | Pre-charge mode current limit (linear mode, phase 2) | E                      |                                                                                                                                                                                                             |       | 2000 |      | mA   |
| OSCILL                   | ATOR                                                 | -                      |                                                                                                                                                                                                             | _     |      |      |      |
| f <sub>osc</sub>         | Oscillator frequency                                 | TPS6128xD/<br>E        | V <sub>IN</sub> = 2.7 V, V <sub>OUT</sub> = 3.5 V                                                                                                                                                           |       | 2.3  |      | MHz  |
| THERM                    | AL SHUTDOWN, HOT DIE DETECTO                         | R                      |                                                                                                                                                                                                             |       |      |      |      |
|                          | Thermal shutdown <sup>(1)</sup>                      | TPS6128xD/<br>E        |                                                                                                                                                                                                             | 140   | 160  |      | °C   |
|                          | Hot die detector accuracy <sup>(1)</sup>             | TPS61280D              |                                                                                                                                                                                                             | -10   | 105  | 10   | °C   |
| TIMING                   |                                                      |                        |                                                                                                                                                                                                             |       |      |      |      |
|                          | Start-up time                                        | TPS6128xD/<br>E        | $V_{\text{IN}}$ = 3.2 V, VOUT_TH = 01011 (3.4 V), $R_{\text{LOAD}}$ = 50 $\Omega$ Time from active $V_{\text{IN}}$ to $V_{\text{OUT}}$ settled                                                              |       | 500  |      | μs   |
|                          | GPIO rise time <sup>(1)</sup>                        | TPS61280D              |                                                                                                                                                                                                             |       |      | 200  | ns   |

(1) Specified by characterization. Not tested in production.



# 8.6 I<sup>2</sup>C Interface Timing Characteristics<sup>(1)</sup>

|                                  | PARAMETER                                                | TEST CONDITIONS                                               | MIN                                                | MAX  | UNIT |
|----------------------------------|----------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------|------|------|
|                                  |                                                          | Standard mode                                                 |                                                    | 100  | kHz  |
|                                  |                                                          | Fast mode                                                     |                                                    | 400  | kHz  |
| f <sub>(SCL)</sub>               |                                                          | Fast mode plus                                                |                                                    | 1    | MHz  |
|                                  | SCL Clock Frequency                                      | High-speed mode (write operation), $C_B - 100 \text{ pF}$ max |                                                    | 3.4  | MHz  |
|                                  |                                                          | High-speed mode (read operation), $C_B - 100 \text{ pF}$ max  |                                                    | 3.4  | MHz  |
|                                  | -                                                        | High-speed mode (write operation), $C_B - 400$ pF max         |                                                    | 1.7  | MHz  |
|                                  | -                                                        | High-speed mode (read operation), $C_B - 400$ pF max          |                                                    | 1.7  | MHz  |
|                                  |                                                          | Standard mode                                                 | 4.7                                                |      | μs   |
| BUF                              | Bus Free Time Between a STOP and START Condition         | Fast mode                                                     | 1.3                                                |      | μs   |
|                                  |                                                          | Fast mode plus                                                | 0.5                                                |      | μs   |
|                                  |                                                          | Standard mode                                                 | 4                                                  |      | μs   |
|                                  | Hold Time (Repeated) START                               | Fast mode                                                     | 600                                                |      | ns   |
| <sub>HD</sub> , t <sub>sta</sub> | Condition                                                | Fast mode plus                                                | 260                                                |      | ns   |
|                                  | -                                                        | High-speed mode                                               | 160                                                |      | ns   |
|                                  |                                                          | Standard mode                                                 | 4.7                                                |      | μs   |
|                                  | Ē                                                        | Fast mode                                                     | 1.3                                                |      | μs   |
| LOW                              | LOW Period of the SCL Clock                              | Fast mode plus                                                | 0.5                                                |      | μs   |
|                                  |                                                          | High-speed mode, C <sub>B</sub> – 100 pF max                  | 160                                                |      | ns   |
|                                  | -                                                        | High-speed mode, C <sub>B</sub> – 400 pF max                  | 320                                                |      | ns   |
|                                  |                                                          | Standard mode                                                 | 4                                                  |      | μs   |
|                                  | -                                                        | Fast mode                                                     | 600                                                |      | ns   |
| t <sub>HIGH</sub>                | HIGH Period of the SCL Clock                             | Fast mode plus                                                | 260                                                |      | ns   |
|                                  | _                                                        | High-speed mode, C <sub>B</sub> – 100 pF max                  | 60                                                 |      | ns   |
|                                  |                                                          | High-speed mode, C <sub>B</sub> – 400 pF max                  | 120                                                |      | ns   |
|                                  | Setup Time for a Repeated START                          | Standard mode                                                 | 4.7                                                |      | μs   |
|                                  |                                                          | Fast mode                                                     | 600                                                |      | ns   |
| <sub>SU</sub> , t <sub>STA</sub> | Condition                                                | Fast mode plus                                                | 260                                                |      | ns   |
|                                  | _                                                        | High-speed mode                                               | 160                                                |      | ns   |
|                                  |                                                          | Standard mode                                                 | 250                                                |      | ns   |
|                                  | -                                                        | Fast mode                                                     | 100                                                |      | ns   |
| <sub>SU</sub> , t <sub>DAT</sub> | Data Setup Time                                          | Fast mode plus                                                | 50                                                 |      | ns   |
|                                  | -                                                        | High-speed mode                                               | 10                                                 |      | ns   |
|                                  |                                                          | Standard mode                                                 | 0                                                  | 3.45 | μs   |
|                                  | -                                                        | Fast mode                                                     | 0                                                  | 0.9  | μs   |
| <sub>HD</sub> , t <sub>DAT</sub> | Data Hold Time                                           | Fast mode plus                                                | 0                                                  |      | μs   |
| ואטי יטהו                        |                                                          | High-speed mode, $C_B - 100 \text{ pF max}$                   | 0                                                  | 70   | ns   |
|                                  | -                                                        | High-speed mode, $C_B = 400 \text{ pF max}$                   | 0                                                  | 150  | ns   |
|                                  |                                                          | Standard mode                                                 |                                                    | 1000 | ns   |
|                                  |                                                          | Fast mode                                                     | 20 + 0.1 C <sub>B</sub>                            | 300  | ns   |
|                                  | Rise Time of SCL Signal                                  | Fast mode plus                                                | B                                                  | 120  | ns   |
| RCL                              |                                                          | High-speed mode, C <sub>B</sub> – 100 pF max                  | 10                                                 | 40   | ns   |
|                                  |                                                          | High-speed mode, $C_B = 100$ pF max                           | 20                                                 | 80   | ns   |
|                                  |                                                          | Standard mode                                                 | 20 + 0.1 C <sub>B</sub>                            | 1000 |      |
|                                  | -                                                        | Fast mode                                                     | 20 + 0.1 C <sub>B</sub><br>20 + 0.1 C <sub>B</sub> | 300  | ns   |
|                                  | Rise Time of SCL Signal After a                          |                                                               | 20 + 0.1 CB                                        |      | ns   |
| RCL1                             | Repeated START Condition and After an<br>Acknowledge BIT | Fast mode plus                                                | 10                                                 | 120  | ns   |
|                                  | -                                                        | High-speed mode, C <sub>B</sub> – 100 pF max                  | 10                                                 | 80   | ns   |
|                                  |                                                          | High-speed mode, C <sub>B</sub> – 400 pF max                  | 20                                                 | 160  | ns   |



### TPS61280D, TPS61281D, TPS61282D,, TPS61280E SLVSEA0B – JANUARY 2018 – REVISED JUNE 2023

|                                   | PARAMETER                       | TEST CONDITIONS                              | MIN                     | MAX  | UNIT |
|-----------------------------------|---------------------------------|----------------------------------------------|-------------------------|------|------|
|                                   |                                 | Standard mode                                | 20 + 0.1 C <sub>B</sub> | 300  | ns   |
|                                   |                                 | Fast mode                                    |                         | 300  | ns   |
| t <sub>FCL</sub>                  | Fall Time of SCL Signal         | Fast mode plus                               |                         | 120  | ns   |
|                                   |                                 | High-speed mode, C <sub>B</sub> – 100 pF max | 10                      | 40   | ns   |
|                                   |                                 | High-speed mode, C <sub>B</sub> – 400 pF max | 20                      | 80   | ns   |
| t <sub>RDA</sub> F                |                                 | Standard mode                                |                         | 1000 | ns   |
|                                   |                                 | Fast mode                                    | 20 + 0.1 C <sub>B</sub> | 300  | ns   |
|                                   | Rise Time of SDA Signal         | Fast mode plus                               |                         | 120  | ns   |
|                                   |                                 | High-speed mode, C <sub>B</sub> – 100 pF max | 10                      | 80   | ns   |
|                                   |                                 | High-speed mode, C <sub>B</sub> – 400 pF max | 20                      | 160  | ns   |
|                                   |                                 | Standard mode                                |                         | 300  | ns   |
|                                   |                                 | Fast mode                                    | 20 + 0.1 C <sub>B</sub> | 300  | ns   |
| t <sub>FDA</sub>                  | Fall Time of SDA Signal         | Fast mode plus                               |                         | 120  | ns   |
|                                   |                                 | High-speed mode, C <sub>B</sub> – 100 pF max | 10                      | 80   | ns   |
|                                   |                                 | High-speed mode, C <sub>B</sub> – 400 pF max | 20                      | 160  | ns   |
|                                   |                                 | Standard mode                                | 4                       |      | μs   |
|                                   | Satur Time of STOD Condition    | Fast mode                                    | 600                     |      | ns   |
| t <sub>SU,</sub> t <sub>STO</sub> | Setup Time of STOP Condition    | Fast mode plus                               | 260                     |      | ns   |
|                                   |                                 | High-Speed mode                              | 160                     |      | ns   |
|                                   |                                 | Standard mode                                |                         | 400  | pF   |
| <u> </u>                          | Consistive Load for SDA and SCI | Fast mode                                    |                         | 400  | pF   |
| CB                                | Capacitive Load for SDA and SCL | Fast mode plus                               |                         | 550  | pF   |
|                                   |                                 | High-Speed mode                              |                         | 400  | pF   |

(1) Specified by design. Not tested in production.



## 8.7 I<sup>2</sup>C Timing Diagrams







Note A: First rising edge of the SCLH signal after Sr and after each acknowledge bit.

## Figure 8-2. Serial Interface Timing Diagram for H/S-Mode



# 8.8 Typical Characteristics









# 9 Detailed Description

# 9.1 Overview

The TPS6128xD/E is a high-efficiency step-up converter featuring pass-through mode optimized to provide low-noise voltage supply for 2G RF power amplifiers (PAs) in mobile phones and/or to pre-regulate voltage for supplying subsystem like eMMC memory, audio codec, LCD bias, antenna switches, RF engine PMIC and so on. It is designed to allow the system to operate at maximum efficiency for a wide range of power consumption levels from a low-, wide- voltage battery cell.

The capability of the TPS6128xD/E to step-up the voltage as well as to pass-through the input battery voltage when its level is high enough allow systems to operate at maximum performance over a wide range of battery voltages, thereby extending the battery life between charging. The device also addresses brownouts caused by the peak currents drawn by the APU and GPU which can cause the battery rail to droop momentarily. Using the TPS6128xD/E device as a pre-regulator eliminates system brownout condition while maintaining a stable supply rail for critical sub-system to function properly.

The TPS6128xD/E synchronous step-up converter typically operates at a quasi-constant 2.3-MHz frequency pulse width modulation (PWM) at moderate to heavy load currents. At light load currents, the TPS6128xD/E converter operates in power-save mode with pulse frequency modulation (PFM).

In general, a dc/dc step-up converter can only operate in "true" boost mode, that is the output "boosted" by a certain amount above the input voltage. The TPS6128xD/E device operates differently as it can smoothly transition in and out of zero duty cycle operation. Depending upon the input voltage, output voltage threshold and load current, the integrated bypass switch automatically transitions the converter into pass-through mode to maintain low-dropout and high-efficiency. The device exits pass-through mode (0% duty cycle operation) if the total dropout resistance in bypass mode is insufficient to maintain the output voltage at it's nominal level. Refer to the typical characteristics section (DC Output Voltage vs. Input Voltage) for further details.

During PWM operation, the converter uses a novel quasi-constant on-time valley current mode control scheme to achieve excellent line/load regulation and allows the use of a small ceramic inductor and capacitors. Based on the  $V_{IN}/V_{OUT}$  ratio, a simple circuit predicts the required on-time. At the beginning of the switching cycle, the low-side N-MOS switch is turned-on and the inductor current ramps up to a peak current that is defined by the on-time and the inductance. In the second phase, once the on-timer has expired, the rectifier is turned-on and the inductor current threshold. Finally, the switching cycle repeats by setting the on timer again and activating the low-side N-MOS switch.

The current mode architecture provides excellent transient load response, requiring minimal output filtering. Internal soft-start and loop compensation simplifies the design process while minimizing the number of external components.

The TPS6128xD/E directly and accurately controls the average input current through intelligent adjustment of the valley current limit, allowing an accuracy of  $\pm 17.5\%$ . Together with an external bulk capacitor, the TPS6128xD/E allows an application to be interfaced directly to its load, without overloading the input source due to appropriate set average input current limit. An open-drain output (PG or GPIO/nFAULT) provides a signal to issue an interrupt to the system if any fault is detected on the device (thermal shutdown, output voltage out-of limits, and so on).

The output voltage can be dynamically adjusted between two values (floor and roof voltages) by toggling a logic control input (VSEL) without the need for external feedback resistors. This features can either be used to raise the output voltage in anticipation of a positive load transient or to dynamically change the PA supply voltage depending on its mode of operation and/or transmitting power.

The TPS61280D integrates an I<sup>2</sup>C compatible interface allowing transfers up to 3.4Mbps. This communication interface can be used to set the output voltage threshold at which the converter transitions between boost and pass-through mode, for reprogramming the mode of operation (PFM/PWM or forced PWM), for settings the average input current limit or resetting the output voltage for instance.

Configuration parameters can be changed by writing the desired values to the appropriate I<sup>2</sup>C register(s). The I<sup>2</sup>C registers are volatile and their contents are lost when power is removed from the device. By writing to the



Section 9.6.10, it is possible to store the active configuration in non-volatile  $E^2$ PROM; during power-up, the contents of the  $E^2$ PROM are copied into the  $I^2$ C registers and used to configure the device.



# 9.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated



## 9.3 Feature Description

#### 9.3.1 Voltage Scaling Management (VSEL)

In order to maintain a certain minimum output voltage under heavy load transients, the output voltage set point can be dynamically increased by asserting the VSEL input. The functionality also helps to mitigate undershoot during severe line transients, while minimizing the output voltage during more benign operating conditions to save power.

The output voltage ramps up (floor to roof transition) at pre-defined rate defined by the average input current limit setting. The required time to ramp down the voltage (roof to floor transition) largely depends on the amount of capacitance present at the converter's output as well as on the load current. Table 9-1 shows the ramp rate control when transitioning to a lower voltage.

| Mode Associated with Floor Voltage | Output Voltage Ramp Rate                                                                                                               |  |  |  |  |  |  |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Forced PWM                         | Output capacitance is being discharged at a rate of approx. 50mA (or higher) constant current<br>in addition to the load current drawn |  |  |  |  |  |  |
| PFM                                | Output capacitance is being discharged (solely) by the load current drawn                                                              |  |  |  |  |  |  |

#### Table 9-1. Ramp Down Rate vs. Target Mode

#### 9.3.2 Spread Spectrum, PWM Frequency Dithering

The goal is to spread out the emitted RF energy over a larger frequency range so that the resulting EMI is similar to white noise. The end result is a spectrum that is continuous and lower in peak amplitude, making it easier to comply with electromagnetic interference (EMI) standards and with the power supply ripple requirements in cellular and non-cellular wireless applications. Radio receivers are typically susceptible to narrowband noise that is focused on specific frequencies.

Switching regulators can be particularly troublesome in applications where electromagnetic interference (EMI) is a concern. Switching regulators operate on a cycle-by-cycle basis to transfer power to an output. In most cases, the frequency of operation is either fixed or regulated, based on the output load. This method of conversion creates large components of noise at the frequency of operation (fundamental) and multiples of the operating frequency (harmonics).

The spread spectrum architecture varies the switching frequency by ca.  $\pm 15\%$  of the nominal switching frequency thereby significantly reducing the peak radiated and conducting noise on both the input and output supplies. The frequency dithering scheme is modulated with a triangle profile and a modulation frequency f<sub>m</sub>.











<sup>1</sup> Spectrum illustrations and formulae (Figure 9-1 and Figure 9-2) copyright IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, VOL. 47, NO.3, AUGUST 2005.

Copyright  $\ensuremath{\textcircled{C}}$  2023 Texas Instruments Incorporated



(1)

The above figures show that after modulation the sideband harmonic is attenuated compared to the nonmodulated harmonic, and the harmonic energy is spread into a certain frequency band. The higher the modulation index (*mf*) the larger the attenuation.

$$m_f = \frac{\delta \times f_c}{f_m}$$

where

- $f_c$  is the carrier frequency (approx. 2.3MHz)
- $f_m$  is the modulating frequency (approx. 40kHz)  $\delta$  is the modulation ratio (approx 0.15)

$$\delta = \frac{\Delta f_{\rm c}}{f_{\rm c}} \tag{2}$$

The maximum switching frequency  $f_c$  is limited by the process and finally the parameter modulation ratio ( $\delta$ ), together with  $f_m$ , which is the side-band harmonics bandwidth around the carrier frequency  $f_c$ . The bandwidth of a frequency modulated waveform is approximately given by the Carson's rule and can be summarized as:

$$\mathsf{B} = 2 \times f_{\mathsf{m}} \times (1 + \mathsf{m}_{f}) = 2 \times (\Delta f_{\mathsf{c}} + f_{\mathsf{m}})$$
(3)

 $f_m$  < RBW: The receiver is not able to distinguish individual side-band harmonics, so, several harmonics are added in the input filter and the measured value is higher than expected in theoretical calculations.

 $f_m$  > RBW: The receiver is able to properly measure each individual side-band harmonic separately, so the measurements match with the theoretical calculations.

### 9.4 Device Functional Modes

### 9.4.1 Power-Save Mode

The TPS6128xD/E integrates a power-save mode to improve efficiency at light load. In power save mode the converter only operates when the output voltage trips below a set threshold voltage. It ramps up the output voltage with several pulses and goes into power save mode once the output voltage exceeds the set threshold voltage. The PFM mode is left and PWM mode entered in case the output current can not longer be supported in PFM mode.



Figure 9-3. Power-Save Mode Ripple

### 9.4.2 Pass-Through Mode

The TPS6128xD/E contains an internal switch for bypassing the dc/dc boost converter during pass-through mode. When the input voltage is larger than the preset output voltage, the converter seamlessly transitions into 0% duty cycle operation and the bypass FET is fully enhanced. Entry in pass-through mode is triggered by condition where V<sub>OUT</sub> >(1+2%)\* V<sub>OUT NORM</sub> and no switching has occurred during past 8µs.



(5)

In this mode of operation, the load (2G RF PA for instance) is directly supplied from the battery for maximum RF output power, highest efficiency and lowest possible input-to-output voltage difference. The device consumes only a standby current of  $15\mu$ A (typ). In pass-through mode, the device is short-circuit protected by a very fast current limit detection scheme.

During this operation, the output voltage follows the input voltage and will not fall below the programmed output voltage threshold as the input voltage decreases. The output voltage drop during pass-through mode depends on the load current and input voltage, the resulting output voltage is calculated as:

$$V_{OUT} = V_{IN} - (R_{DSON(BP)} \times I_{OUT})$$
(4)

Conversely, the efficiency in pass-through mode is defined as:

$$\eta = 1 - R_{\text{DSON(BP)}} \frac{I_{\text{OUT}}}{V_{\text{IN}}}$$

• in which R<sub>DSON(BP)</sub> is the typical on-resistance of the bypass FET



Figure 9-4. DC Output Voltage vs. Input Voltage

Pass-through mode exit is triggered when the output voltage reaches the pre-defined threshold (that is, 3.4V).

During pass-through mode, the TPS6128xD/E device is short-circuit protected by a fast current limit detection scheme. If the current in the pass-through FET exceeds approximately 7.3 Amps a fault is declared and the device cycles through a start-up procedure.



#### 9.4.3 Mode Selection

Depending on the settings of Section 9.6.5 the device can be operated at a quasi-constant 2.3-MHz frequency PWM mode or in automatic PFM/PWM mode. In this mode, the converter operates in pseudo-fixed frequency PWM mode at moderate to heavy loads and in the PFM mode during light loads, which maintains high efficiency over a wide load current range. For more details, see the Section 9.6.5 description.

The quasi-constant frequency PWM mode has the tightest regulation and the best line/load transient performance. In forced PWM mode, the device features a unique  $R_{DS(ON)}$  management function to maintain high broadband efficiency as well as low resistance in pass-through mode.

In the TPS61280D/E device, the GPIO pin can be configured (via the Section 9.6.5) to select the operating mode of the device. In the other TPS6128xD/E devices, the MODE pin is used to select the operating mode. Pulling this pin high forces the converter to operate in the PWM mode even at light load currents. The advantage is that the converter modulates its switching frequency according to a spread spectrum PWM modulation technique allowing simple filtering of the switching harmonics in noise-sensitive applications.

For additional flexibility, it is possible to switch from power-save mode (GPIO or MODE input = L) to PWM mode (GPIO or MODE input = H) during operation. This allows efficient power management by adjusting the operation of the converter to the specific system requirements (that is, 2G RF PA Rx/Tx operation).

Entry to forced pass-through mode (nBYP = L) initiates with a current limited transition followed by a true bypass state. To prevent reverse current to the battery, the devices waits until the output discharges below the input voltage level before entering forced pass-through mode. Care should be taken to prohibit the output voltage from collapsing whilst transitioning into forced pass-through mode under heavy load conditions and/or limited output capacitance. This can be easily done by adding capacitance to the output of the converter. In forced pass-through mode, the output follows the input below the preset output threshold voltage (VOUT\_TH).



#### 9.4.4 Current Limit Operation

The TPS6128xD/E device features a valley inductor current limit scheme.

In dc/dc boost mode, the TPS6128xD/E device employs a current limit detection scheme in which the voltage drop across the synchronous rectifier is sensed during the off-time. In the TPS61280D the current limit threshold can be set via an I<sup>2</sup>C register. TPS6128xD/E devices have a fixed current limit threshold. See *Section 6* for detailed information.

The output voltage is reduced as the power stage of the device operates in a constant current mode. The maximum continuous output current ( $I_{OUT(MAX)}$ ), before entering current limit (CL) operation, can be defined by Equation 6.

$$I_{OUT(MAX_DC)} = I_{LIMIT} \times \frac{V_{IN}}{V_{OUT}} \times \eta$$
(6)

where

- η is the efficiency
- The inductor peak-to-peak current ripple ( $\Delta I_L$ ) is calculated by Equation 7

$$\Delta I_{L} = \frac{V_{IN}}{L} \times \frac{D}{f}$$
<sup>(7)</sup>

The output current,  $I_{OUT(DC)}$ , is the average of the rectifier ripple current waveform. When the load current is increased such that the trough is above the current limit threshold, the off-time is increased to allow the current to decrease to this threshold before the next on-time begins (so called frequency fold-back mechanism). When the current limit is reached the output voltage decreases during further load increase.

Figure 9-5 illustrates the inductor and rectifier current waveforms during current limit operation.



#### Figure 9-5. Inductor/Rectifier Currents in Current Limit Operation (DC/DC Boost Mode)

During pass-through mode, the TPS6128xD/E device is short-circuit protected by a very fast current limit detection scheme. If the current in the bypass FET exceeds approximately 7.5Amps a fault is declared and the device cycles through a start-up procedure.



#### 9.4.5 Start-Up and Shutdown Mode

The TPS6128xD/E automatically powers-up as soon as the input voltage is applied. The device has an internal soft-start circuit that limits the inrush current during start-up. The first phase in the start-up procedure is to bias the output node close to the input level (so called pre-charge phase).

In this operating mode, the device limits its output current to ca. 500mA. Should the output voltage not have reached the input level within a maximum duration of 750µs, the device automatically increases its pre-charge current to ca. 2000mA. If the output voltage still fails to reach its target after 1.5ms, a fault condition is declared. After waiting 1ms, a restart is attempted.

When output voltage being close to Vout, the device enters into boost startup mode (for Auto Mode only). The device provides a reduced current limit of ~1.25A (I2C programable for TPS61280D to set it back to normal current limit) when the output voltage is below pre-set voltage to avoid the high inrush current from battery.

During start-up, it is recommended to keep DC load current draw below 250mA.

The TPS6128xD/E device contains a thermal regulation loop that monitors the die temperature during the pre-charge phase. If the die temperature rises to high values of about 110°C, the device automatically reduces the current to prevent the die temperature from increasing further. Once the die temperature drops about 10°C below the threshold, the device will automatically increase the current to the target value. This function also reduces the current during a short-circuit condition.

When the EN and nBYP pins are set high, the device enters normal operation (that is, automatic dc/dc boost, pass-through mode) and ensures that the output voltage remains above a pre-defined threshold (that is, 3.3 V).



Setting the EN pin low (nBYP = 1) forces the TPS6128xD/E device in shutdown mode with a current consumption of <8.5  $\mu$ A typical. In this mode, the output of the converter is regulated to a minimum level so as to limit the input-to-output voltage difference to less than 3.6 V (typical). The device is capable of sinking up to 10 mA output current and prohibits reverse current flow from the output to the input. For proper operation, the EN pin must be terminated and must not be left floating.

Changing operating mode from auto mode (EN = nBYP = 1) to low  $I_Q$  Pass-through mode (EN = nBYP = 0) with device pins EN and nBYP can either be done controlling EN and nBYP pins from same control signal (delay between signal < 60ns) or first switching in forced pass-through mode (EN = 1, nBYP = 0) followed by switching to low  $I_Q$  Pass-through mode (EN = nBYP = 0).

The TPS6128xD/E device also features the possibility of shutting the converter output for a short period of time, either via the nRST/nFAULT (GPIO). Pulling this input low initiates a reset of the converter's output. The sequence is falling edge-triggered and consists of a discharge phase (down to ca. 600 mV or lower) of the capacitance located at the converter's output followed by a start-up phase.

| EN Input | nBYP Input | Device State                                                                                                                                                                                          |
|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | 0          | The device is shut down in pass-through mode featuring a shutdown current down to ca. 3µA typ. The load current capability is limited (up to ca. 250mA).                                              |
| 0        | 1          | The device is shut down and the output voltage is reduced to a minimum value (VIN - VOUT $\leq$ 3.6V). The device shutdown current is approximately 8.5µA typ.                                        |
| 1        | 0          | The device is active in forced pass-through mode.<br>The device supply current is approximately 15µA typ. from the battery. The device is short circuit protected<br>by a current limit of ca.7300mA. |
| 1        | 1          | The device is active in auto mode (dc/dc boost, pass-through).<br>The device supply current is approximately 50µA typ. from the battery.                                                              |

| Table | 9-2. | Mode | of | Operation |
|-------|------|------|----|-----------|
|-------|------|------|----|-----------|

#### 9.4.6 Undervoltage Lockout

The under voltage lockout circuit prevents the device from malfunctioning at low input voltages and the battery from excessive discharge. The I2C control interface and the output stage of the converter are disabled once the falling  $V_{IN}$  trips the under-voltage lockout threshold  $V_{UVLO}$  (2 V typical). The device starts operation once the rising  $V_{IN}$  trips  $V_{UVLO}$  threshold plus its hysteresis of 100 mV at typ. 2.1 V.



#### 9.4.7 Thermal Shutdown

As soon as the junction temperature,  $T_J$ , exceeds 160°C (typ.) the device goes into thermal shutdown. In this mode the bypass, high-side and low-side MOSFETs are turned-off. When the junction temperature falls below the thermal shutdown minus its hysteresis, the device continuous the operation.

#### 9.4.8 Fault State and Power-Good

The TPS6128xD/E enters the fault state under any of the followings conditions:

- The output voltage fails to achieve the required level during a start-up phase.
- The output voltage falls out of regulation (in pre-charge mode).
- The device has entered thermal shutdown.

Once a fault is triggered, the regulator stops operating and disconnects the load. After waiting 1ms, the device attempts to restart. The TPS61280D device can be configured to signal a fault condition by pulling the opendrain GPIO pin (nFAULT) low for a short period of time. The nFAULT output provides a falling edge triggered interrupt signal to the host. To ensure proper operation, the GPIO port needs to be pull high quick enough, that is, faster than ca. 200ns. To do so, it is recommended to use a GPIO pull-up resistor in the range of  $1k\Omega$  to  $10k\Omega$ .

The TPS6128xD/E (simple logic I/F version) device only provide a power-good output (PG) for signaling the system when the regulator has successfully completed start-up and no faults have occurred. Power-good also functions as an early warning flag for excessive die temperature and overload conditions.

- PG is asserted high when the start-up sequence is successfully completed.
- PG is pulled low when the output voltage falls approximately 10% below its regulation level or the die temperature exceeds 115°C. PG is re-asserted high when the device cools below ca. 100°C.
- Any fault condition causes PG to be de-asserted.
- PG is pulled high when the device is operating in forced pass-through mode (that is, nBYP = L).
- PG is pulled high when the device is in shutdown mode.



# 9.5 Programming

# 9.5.1 Serial Interface Description (TPS61280D/E)

I2C<sup>™</sup> is a 2-wire serial interface developed by Philips Semiconductor, now NXP Semiconductors (see I2C-Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pull-up structures. When the bus is *idle*, both SDA and SCL lines are pulled high. All the I<sup>2</sup>C compatible devices connect to the I<sup>2</sup>C bus through open drain I/O pins, SDA and SCL. A *master* device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A *slave* device receives and/or transmits data on the bus under control of the master device.

The TPS6128xD/E device works as a *slave* and supports the following data transfer *modes*, as defined in the I<sup>2</sup>C-Bus Specification: standard mode (100 kbps) and fast mode (400 kbps), fast mode plus (1 Mbps) and high-speed mode (3.4 Mbps). The interface adds flexibility to the power supply solution, enabling most functions to be programmed to new values depending on the instantaneous application requirements. Register contents remain intact as long as supply voltage remains above 2.1V.

The data transfer protocol for standard and fast modes is exactly the same, therefore they are referred to as F/S-mode in this document. The protocol for high-speed mode is different from F/S-mode, and it is referred to as HS-mode. The TPS6128xD/E device supports 7-bit addressing; 10-bit addressing and general call address are not supported. The device 7bit address is defined as '111 0101'.

It is recommended that the I2C masters initiates a STOP condition on the I2C bus after the initial power up of SDA and SCL pull-up voltages to ensure reset of the TPS6128xD/E I2C engine.

#### 9.5.2 Standard-, Fast-, Fast-Mode Plus Protocol

The master initiates data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high, as shown in Figure 9-6. All I<sup>2</sup>C-compatible devices should recognize a start condition.



Figure 9-6. START and STOP Conditions

The master then generates the SCL pulses, and transmits the 7-bit address and the read/write direction bit R/W on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse (see Figure 9-7). All devices recognize the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a matching address generates an acknowledge (see Figure 9-8) by pulling the SDA line low during the entire high period of the ninth SCL cycle. Upon detecting this acknowledge, the master knows that communication link with a slave has been established.



Figure 9-7. Bit Transfer on the Serial Interface



The master generates further SCL cycles to either transmit data to the slave (R/W bit 1) or receive data from the slave (R/W bit 0). In either case, the receiver needs to acknowledge the data sent by the transmitter. So an acknowledge signal can either be generated by the master or by the slave, depending on which one is the receiver. 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary.

To signal the end of the data transfer, the master generates a stop condition by pulling the SDA line from low to high while the SCL line is high (see Figure 9-6). This releases the bus and stops the communication link with the addressed slave. All I<sup>2</sup>C compatible devices must recognize the stop condition. Upon the receipt of a stop condition, all devices know that the bus is released, and they wait for a start condition followed by a matching address.

Attempting to read data from register addresses not listed in this section will result in 00h being read out.



Figure 9-8. Acknowledge on the I<sup>2</sup>C Bus



Figure 9-9. Bus Protocol



#### 9.5.3 HS-Mode Protocol

The master generates a start condition followed by a valid serial byte containing HS master code 00001XXX. This transmission is made in F/S-mode at no more than 400 Kbps. No device is allowed to acknowledge the HS master code, but all devices must recognize it and switch their internal setting to support 3.4 Mbps operation.

The master then generates a *repeated start condition* (a repeated start condition has the same timing as the start condition). After this repeated start condition, the protocol is the same as F/S-mode, except that transmission speeds up to 3.4 Mbps are allowed. A stop condition ends the HS-mode and switches all the internal settings of the slave devices to support the F/S-mode. Instead of using a stop condition, repeated start conditions should be used to secure the bus in HS-mode.

Attempting to read data from register addresses not listed in this section will result in 00h being read out.

#### 9.5.4 TPS6128xD/E I<sup>2</sup>C Update Sequence

The TPS6128xD/E requires a start condition, a valid I<sup>2</sup>C address, a register address byte, and a data byte for a single update. After the receipt of each byte, TPS6128xD/E device acknowledges by pulling the SDA line low during the high period of a single clock pulse. A valid I<sup>2</sup>C address selects the TPS6128xD/E. TPS6128xD/E performs an update on the falling edge of the acknowledge signal that follows the LSB byte.







 A = Acknowledge (SDA low)

 Ā = Not acknowledge (SDA high)

 From Master to TPS6128xD
 S = START condition

 S = START condition

 Sr = REPEATED START condition

 From TPS6128xD to Master
 P = STOP condition

Figure 9-12. Data Transfer Format in H/S-Mode



# 9.6 Register Maps

### 9.6.1 Slave Address Byte

| MSB |   |   |   |   |    | LSB |
|-----|---|---|---|---|----|-----|
| 1   | 1 | 1 | 0 | 1 | A1 | A0  |

The slave address byte is the first byte received following the START condition from the master device.

#### 9.6.2 Register Address Byte

| MSB |   |   |   |   |    |    | LSB |
|-----|---|---|---|---|----|----|-----|
| 0   | 0 | 0 | 0 | 0 | D2 | D1 | D0  |

Following the successful acknowledgment of the slave address, the bus master will send a byte to the TPS6128xD, which will contain the address of the register to be accessed.



## 9.6.3 I<sup>2</sup>C Registers, E<sup>2</sup>PROM, Write Protect

Configuration parameters can be changed by writing the desired values to the appropriate  $I^2C$  register(s). The  $I^2C$  registers are volatile and their contents are lost when power is removed from the device. By writing to the Section 9.6.10, it is possible to store the active configuration in non-volatile  $E^2PROM$ ; during power-up, the contents of the  $E^2PROM$  are copied into the  $I^2C$  registers and used to configure the device.

#### Note

An active high Write Protect (WP) bit prevents the configuration parameters from being changed by accident. Once the E<sup>2</sup>PROM memory has been programmed with Write Protect (WP) bit set, its content will be locked and can not be reprogrammed any more.

Configuration parameters can be read from the I<sup>2</sup>C register(s) or E<sup>2</sup>PROM registers at any time (the WP bit has no effect on read operations).

#### 9.6.4 E<sup>2</sup>PROM Configuration Parameters

Table 9-3 shows the memory map of the configuration parameters.

| Register<br>Address | Register Name  | Factory<br>Default | Description                                                                                            |
|---------------------|----------------|--------------------|--------------------------------------------------------------------------------------------------------|
| 01h                 | Section 9.6.5  | xxh                | Sets miscellaneous configuration bits                                                                  |
| 02h                 | Section 9.6.6  | xxh                | Sets the floor output voltage threshold boost / pass-through mode change (VSEL = L)                    |
| 03h                 | Section 9.6.7  | xxh                | Sets the roof output voltage threshold boost / pass-through mode change<br>(VSEL = H)                  |
| 04h                 | Section 9.6.8  | xxh                | Sets the average input current limit in dc/dc boost mode                                               |
| 05h                 | Section 9.6.9  | xxh                | Returns status flags                                                                                   |
| FFh                 | Section 9.6.10 | 00h                | Controls whether read and write operations access<br>I <sup>2</sup> C or E <sup>2</sup> PROM registers |

#### Table 9-3. Configuration Memory Map



The following procedure details how to save the content of all  $I^2C$  registers to the E<sup>2</sup>PROM non-volatile configuration memory.

- 1. Bus master sends START condition
- 2. Bus master sends 7-bit slave address plus low R/W bit (for example EAh)
- 3. TPS6128xD acknowledges (SDA low)
- 4. Bus master sends address of Section 9.6.10 (FFh)
- 5. TPS6128xD acknowledges (SDA low)
- 6. Bus master sends data to be written to the Control Register (C0h)
- 7. TPS6128xD acknowledges (SDA low)
- 8. Bus master sends STOP condition

| S 7-Bit Slave A | ddress 0 | Α | Control Register Address A |  | Control Register Data | Α | Ρ |
|-----------------|----------|---|----------------------------|--|-----------------------|---|---|
| EA              | ⁄        |   |                            |  | C0h                   |   |   |

Figure 9-13. Saving Contents of all I<sup>2</sup>C Registers to E<sup>2</sup>PROM



# 9.6.5 CONFIG Register [reset = 0x01]

Memory location: 0x01

|                          | Figure 9-14. CONFIG Register |     |          |         |      |      |       |  |  |
|--------------------------|------------------------------|-----|----------|---------|------|------|-------|--|--|
| 7                        | 7 6 5 4 3 2 1 0              |     |          |         |      |      |       |  |  |
| RESET                    | ENA                          | BLE | RESERVED | GPIOCFG | SSFM | MODE | _CTRL |  |  |
| R/W                      | R/W                          | R/W | R/W      | R/W     | R/W  | R/W  | R/W   |  |  |
| Stored in E <sup>2</sup> |                              |     |          |         |      |      |       |  |  |
| N                        | Y                            | Y   | Ν        | Y       | Y    | Y    | Y     |  |  |

| Bit | Field     | Туре | Reset                              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|-----|-----------|------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7   | RESET     | R/W  | 0                                  | Device reset bit.<br>0: Normal operation. or line breaks<br>1: Default values are set to all internal registers. The device<br>operation is cycled (ON-OFF-ON), that is, the converter is<br>disabled for a short period of time and the output is reset.                                                                                                                                                                                                                                       |  |  |
| 6:5 | ENABLE    | R/W  | 0                                  | Device enable bits.<br>00: Device operation follows hardware control signal (refer to<br>Table 9-2).<br>01: Device operates in auto transition mode (dc/dc boost,<br>bypass) regardless of the nBYP control signal (EN = 1).<br>10: Device is forced in pass-through mode regardless of the<br>nBYP control signal (EN = 1).<br>11: Device is in shutdown mode. The output voltage is<br>reduced to a minimum value (VIN - VOUT $\leq$ 3.6V) regardless<br>of the nBYP control signal (EN = 1). |  |  |
| 4   | RESERVED  | R/W  | 0                                  | Reserved bit.<br>This bits is reserved for future use. During write operations<br>data intended for this bit is ignored, and during read<br>operations 0 is returned.                                                                                                                                                                                                                                                                                                                           |  |  |
| 3   | GPIOCFG   | R/W  | 0 for TPS61280D<br>1 for TPS61280E | GPIO port configuration bit.<br>0: GPIO port is configured to support manual reset input<br>(nRST) and interrupt generation output (nFAULT).<br>1: GPIO port is configured as a device mode selection input.                                                                                                                                                                                                                                                                                    |  |  |
| 2   | SSFM      | R/W  | 0                                  | Spread modulation control.<br>0: Spread spectrum modulation is disabled.<br>1: Spread spectrum modulation is enabled in PWM mode                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 1:0 | MODE_CTRL | R/W  | 1                                  | Device mode of operation bits.<br>00: Device operation follows hardware control signal (GPIO<br>must be configured as mode selection input).<br>01: PFM with automatic transition into PWM operation.<br>10: Forced PWM operation.<br>11: PFM with automatic transition into PWM operation (VSEL<br>= L), forced PWM operation (VSEL = H).                                                                                                                                                      |  |  |

#### Table 9-4. CONFIG Register Field Descriptions



# 9.6.6 VOUTFLOORSET Register [reset = 0x02]

Memory location: 0x02

|                          | Figure 9-15. VOUTFLOORSET Register |     |     |     |              |     |     |  |
|--------------------------|------------------------------------|-----|-----|-----|--------------|-----|-----|--|
| 7                        | 6                                  | 5   | 4   | 3   | 2            | 1   | 0   |  |
|                          | RESERVED                           |     |     |     | VOUTFLOOR_TH | I   |     |  |
| R/W                      | R/W                                | R/W | R/W | R/W | R/W          | R/W | R/W |  |
| Stored in E <sup>2</sup> |                                    |     |     |     |              |     |     |  |
| N                        | Ν                                  | Ν   | Y   | Y   | Y            | Y   | Y   |  |

#### Table 9-5. VOUTFLOORSET Register Field Descriptions

| Bit | Field        | Туре | Reset<br>(TPS6128<br>0D) | Reset<br>(TPS612<br>80E) | Description                                                                                                                                                                                                                                                                                                              |
|-----|--------------|------|--------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | RESERVED     | R/W  | 0                        | 0                        | Reserved bit.<br>This bits is reserved for future use. During write operations<br>data intended for this bit is ignored, and during read<br>operations 0 is returned.                                                                                                                                                    |
| 4   |              | R/W  | 0                        | 0                        | Output voltage threshold, dc/dc boost / pass-through mode change.                                                                                                                                                                                                                                                        |
| 3   |              | R/W  | 0                        | 1                        | 00000: 2.850V 10000: 3.650V                                                                                                                                                                                                                                                                                              |
| 2   |              | R/W  | 1                        | 0                        | 00001: 2.900V 10001: 3.700V<br>00010: 2.950V 10010: 3.750V                                                                                                                                                                                                                                                               |
| 1   |              | R/W  | 1                        | 1                        | 00010: 2.330V 10010: 3.730V<br>00011: 3.000V 10011: 3.800V                                                                                                                                                                                                                                                               |
| 0   | VOUTFLOOR_TH | R/W  | 0                        | 1                        | 00100: 3.050V10100: 3.850V00101: 3.100V10101: 3.900V00110: 3.150V10110: 3.950V00111: 3.200V10111: 4.000V01000: 3.250V11000: 4.050V01001: 3.300V11001: 4.100V01010: 3.350V11010: 4.150V01011: 3.400V11011: 4.200V01100: 3.450V11100: 4.250V01101: 3.500V11101: 4.300V01111: 3.500V11101: 4.350V01111: 3.600V11111: 4.400V |



# 9.6.7 VOUTROOFSET Register [reset = 0x03]

Memory location: 0x03

|                          | Figure 9-16. VOUTROOFSET Register |     |     |     |             |     |     |  |  |
|--------------------------|-----------------------------------|-----|-----|-----|-------------|-----|-----|--|--|
| 7                        | 6                                 | 5   | 4   | 3   | 2           | 1   | 0   |  |  |
|                          | RESERVED                          |     |     |     | VOUTROOF_TH |     |     |  |  |
| R/W                      | R/W                               | R/W | R/W | R/W | R/W         | R/W | R/W |  |  |
| Stored in E <sup>2</sup> |                                   |     |     |     |             |     |     |  |  |
| N                        | Ν                                 | Ν   | Y   | Y   | Y           | Y   | Y   |  |  |

#### Table 9-6. VOUTROOFSET Register Field Descriptions

| Bit | Field       | Туре | Reset<br>(TPS6128<br>0D) | Reset<br>(TPS612<br>80E) | Description                                                                                                                                                                                                                                                                                                              |
|-----|-------------|------|--------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | RESERVED    | R/W  | 0                        | 0                        | you can use Para elements with role attributes set for IP-<br>XACT<br>or line breaks<br>You cannot use "morerows" in these tables, see wiki for<br>more information 'Register Guidelines'                                                                                                                                |
| 4   |             | R/W  | 0                        | 0                        | Output voltage threshold, dc/dc boost / pass-through mode change.                                                                                                                                                                                                                                                        |
| 3   |             | R/W  | 1                        | 1                        | 00000: 2.850V 10000: 3.650V                                                                                                                                                                                                                                                                                              |
| 2   | -           | R/W  | 0                        | 1                        | 00001: 2.900V 10001: 3.700V                                                                                                                                                                                                                                                                                              |
| 1   | -           | R/W  | 1                        | 0                        | 00010: 2.950V 10010: 3.750V<br>00011: 3.000V 10011: 3.800V                                                                                                                                                                                                                                                               |
| 0   | VOUTROOF_TH | R/W  | 0                        | 0                        | 00100: 3.050V10100: 3.850V00101: 3.100V10101: 3.900V00110: 3.150V10110: 3.950V00111: 3.200V10111: 4.000V01000: 3.250V11000: 4.050V01001: 3.300V11001: 4.100V01010: 3.350V11010: 4.150V01011: 3.400V11011: 4.200V01100: 3.450V11100: 4.250V01101: 3.500V11101: 4.300V01111: 3.500V11101: 4.350V01111: 3.600V11111: 4.400V |



## 9.6.8 ILIMSET Register [reset = 0x04]

Memory location: 0x04

|                          | Figure 9-17. ILIMSET Register |          |            |      |     |     |     |  |
|--------------------------|-------------------------------|----------|------------|------|-----|-----|-----|--|
| 7 6 5 4 3 2 1 0          |                               |          |            |      |     |     |     |  |
| RESE                     | RVED                          | ILIM OFF | Soft-start | ILIM |     |     |     |  |
| R/W                      | R/W                           | R/W      | R/W        | R/W  | R/W | R/W | R/W |  |
| Stored in E <sup>2</sup> |                               |          |            |      |     |     |     |  |
| N                        | Ν                             | Ν        | Y          | Y    | Y   | Y   | Y   |  |

#### Table 9-7. ILIMSET Register Field Descriptions

| Bit | Field      | Туре  | Reset<br>(TPS6128<br>0D) | Reset<br>(TPS612<br>80E) | Description                                                                                                                                                                                 |
|-----|------------|-------|--------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED   | R/W   | 0                        | 0                        | Reserved bit.<br>This bits is reserved for future use. During write operations<br>data intended for this bit is ignored, and during read<br>operations 0 is returned.                       |
| 5   | ILIM OFF   | R/W   | 0                        | 0                        | Enable/Disable Current Limit<br>0 : Current Limit Enabled<br>1 : Current Limit Disabled                                                                                                     |
| 4   | Soft-start | R/W   | 1                        | 1                        | Soft-start selection bit.<br>0: DC/DC boost soft-start current is limited per ILIM bit<br>settings<br>1: DC/DC boost soft-start current is limited to ca. 1250mA<br>inductor valley current |
| 3   |            | R/W   | 1                        | 1                        | Inductor valley current limit in dc/dc boost mode                                                                                                                                           |
| 2   |            | R/W   | 0                        | 1                        | (COUTRNG bit = 0) <sup>(1)</sup> .<br>1000: 1500mA                                                                                                                                          |
| 1   |            | R/W 1 | 1                        | 1                        | 1001: 2000mA                                                                                                                                                                                |
| 0   | ILIM       | R/W   | 1                        | 1                        | 1010: 2500mA<br>1011: 3000mA<br>1100: 3500mA<br>1101: 4000mA<br>1110: 4500mA<br>1111: 5000mA                                                                                                |

(1) Refer to Section 9.4.5 Mode section for additional information.



### 9.6.9 Status Register [reset = 0x05]

Memory location: 0x05

|                          | Figure 9-18. Status Register |          |        |        |         |       |       |  |  |
|--------------------------|------------------------------|----------|--------|--------|---------|-------|-------|--|--|
| 7                        | 6                            | 5        | 4      | 3      | 2       | 1     | 0     |  |  |
| TSD                      | HOTDIE                       | DCDCMODE | OPMODE | ILIMPT | ILIMBST | FAULT | PGOOD |  |  |
| R                        | R                            | R        | R      | R      | R       | R     | R     |  |  |
| Stored in E <sup>2</sup> | Stored in E <sup>2</sup>     |          |        |        |         |       |       |  |  |
| N                        | Ν                            | Ν        | Ν      | N      | Ν       | Ν     | Ν     |  |  |

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                                                                                  |
|-----|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TSD      | R    | 0     | Thermal shutdown status bit.<br>0: Normal operation.<br>1: Thermal shutdown tripped. This flag is reset after readout.                                                                                                                       |
| 6   | HOTDIE   | R    | 0     | Instantaneous die temperature bit.<br>0: $T_J < 115^{\circ}C$ .<br>1: $T_J > 115^{\circ}C$ .                                                                                                                                                 |
| 5   | DCDCMODE | R    | 0     | DC/DC mode of operation status bit.<br>1: Device operates in PFM mode.<br>0: Device operates in PWM mode.                                                                                                                                    |
| 4   | OPMODE   | R    | 0     | Device mode of operation status bit.<br>0: Device operates in pass-through mode.<br>1: Device operates in dc/dc mode.                                                                                                                        |
| 3   | ILIMPT   | R    | 0     | Current limit status bit (pass-through mode).<br>0: Normal operation.<br>1: Indicates that the bypass FET current limit has triggered. This<br>flag is reset after readout.                                                                  |
| 2   | ILIMBST  | R    | 0     | Current limit status bit (dc/dc boost mode).<br>0: Normal operation.<br>1: Indicates that the average input current limit has triggered for<br>1.5ms in dc/dc boost mode. This flag is reset after readout.                                  |
| 1   | FAULT    | R    | 0     | FAULT status bit.<br>0: Normal operation.<br>1: Indicates that a fault condition has occurred. This flag is reset<br>after readout.                                                                                                          |
| 0   | PGOOD    | R    | 0     | <ul><li>Power Good status bit.</li><li>0: Indicates the output voltage is out of regulation.</li><li>1: Indicates the output voltage is within its nominal range. This bit is set if the converter is forced in pass-through mode.</li></ul> |

#### Table 9-8. Status Register Field Descriptions



# 9.6.10 E2PROMCTRL Register [reset = 0xFF]

Memory location: 0xFF

| Figure 9-19. E2PROMCTRL Register |     |            |     |     |          |     |     |  |
|----------------------------------|-----|------------|-----|-----|----------|-----|-----|--|
| 7                                | 6   | 5          | 4   | 3   | 2        | 1   | 0   |  |
| WEN                              | WP  | ISE2PROMWP |     |     | RESERVED |     |     |  |
| R/W                              | R/W | R          | R/W | R/W | R/W      | R/W | R/W |  |
| Stored in E <sup>2</sup>         |     |            |     |     |          |     |     |  |
| N                                | Y   | Ν          | N   | Ν   | Ν        | Ν   | Ν   |  |

# Table 9-9. E2PROMCTRL Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | WEN        | R/W  | 0     | E <sup>2</sup> PROM Write Enable bit.<br>0: No operation.<br>1: Forces the contents of selected I <sup>2</sup> C register bits to be copied<br>into E <sup>2</sup> PROM, thereby making them the default values during<br>power-up. When the contents of all the I <sup>2</sup> C register bits have<br>been written to the E <sup>2</sup> PROM, the device automatically resets<br>this bit. |
| 6   | WP         | R/W  | 0     | E <sup>2</sup> PROM Write Protect bit.<br>0: Normal operation.<br>1: Forces the E <sup>2</sup> PROM content to be locked following a write<br>sequence (WEN = 1). This protects the E <sup>2</sup> PROM content from<br>undesirable write actions making it virus safe. This process is<br>non reversible.                                                                                    |
| 5   | ISE2PROMWP | R    | 0     | E <sup>2</sup> PROM Write Protect Status bit.<br>0: E <sup>2</sup> PROM content is not write protected. E <sup>2</sup> PROM content can<br>still be updated.<br>1: E <sup>2</sup> PROM content is write protected. E <sup>2</sup> PROM content is<br>permanently locked.                                                                                                                      |
| 4:0 | RESERVED   | R/W  | 0     | Reserved bit.<br>This bits is reserved for future use. During write operations data<br>intended for this bit is ignored, and during read operations 0 is<br>returned.                                                                                                                                                                                                                         |



## **10** Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## **10.1 Application Information**

The devices are step up dc/dc converters with true bypass function integrated. They are typically used as preregulators with input voltage ranges from 2.3V to 4.8V, extend the battery run time and overcome input current and input voltage limitations of the system being powered.

While the input voltage higher than boost/bypass threshold, the high-efficient integrated pass-through path connects the battery to the powered system directly.

If the input voltage becomes lower than boost/bypass threshold, the device seamlessly transitions into boost mode operation with a maximum available output current of 3 A.

The following design procedure can be used to select component values for the TPS61281D and TPS61282D (also applicable for TPS61280D/E just by I<sup>2</sup>C program).



## **10.2 Typical Application**

10.2.1 TPS61281D with 2.5V-4.35  $V_{IN},\,1500$  mA Output Current (TPS61280D with default  $l^2C$  Configuration)





## 10.2.1.1 Design Requirement

### Table 10-1. Design Parameters

| REFERENCE        | DESCRIPTION                             | SAMPLE VALUES                                                                           |
|------------------|-----------------------------------------|-----------------------------------------------------------------------------------------|
| V <sub>IN</sub>  | Input voltage range                     | 2.5V-4.35V                                                                              |
| V <sub>OUT</sub> | Output voltage range at $V_{SEL}$ = Low | $V_{OUT}$ = 3.15 V if $V_{IN}$ $\leq$ 3.15 V, $V_{OUT}$ = $V_{IN}$ if $V_{IN}$ > 3.15 V |



| REFERENCE        | DESCRIPTION                                  | SAMPLE VALUES                                                                        |  |  |  |  |  |  |  |  |
|------------------|----------------------------------------------|--------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| V <sub>OUT</sub> | Output voltage range V <sub>SEL</sub> = High | $V_{OUT}$ = 3.35 V if $V_{IN} \le$ 3.35 V, $V_{OUT}$ = $V_{IN}$ if $V_{IN}$ > 3.35 V |  |  |  |  |  |  |  |  |
| I <sub>OUT</sub> | Output current                               | 1500mA                                                                               |  |  |  |  |  |  |  |  |

## Table 10-1. Design Parameters (continued)

### 10.2.1.2 Detailed Design Parameters

#### 10.2.1.2.1 Inductor Selection

A boost converter normally requires two main passive components for storing energy during the conversion, an inductor and an output capacitor are required. It is advisable to select an inductor with a saturation current rating higher than the possible peak current flowing through the power switches.

The inductor peak current varies as a function of the load, the input and output voltages and can be estimated using Equation 8.

$$I_{L(PEAK)} = \frac{V_{IN} \times D}{2 \times f \times L} + \frac{I_{OUT}}{(1-D) \times \eta} \quad \text{with} \quad D = 1 - \frac{V_{IN}}{V_{OUT}}$$
(8)

Selecting an inductor with insufficient saturation performance can lead to excessive peak current in the converter. This could eventually harm the device and reduce it's reliability.

When selecting the inductor, as well as the inductance, parameters of importance are: maximum current rating, series resistance, and operating temperature. The inductor DC current rating should be greater than the maximum input average current, refer to Equation 9 and the Section 9.4.4 section for more details.

$$I_{L(DC)} = \frac{V_{OUT}}{V_{IN}} \times \frac{1}{\eta} \times I_{OUT}$$
(9)

The TPS6128xD series of step-up converters have been optimized to operate with a effective inductance in the range of 200 nH to 800 nH. Larger or smaller inductor values can be used to optimize the performance of the device for specific operating conditions. For more details, see the *Section 10.2.1.2.4* section.

In high-frequency converter applications, the efficiency is essentially affected by the inductor AC resistance (that is, quality factor) and to a smaller extent by the inductor DCR value. To achieve high efficiency operation, care should be taken in selecting inductors featuring a quality factor above 25 at the switching frequency. Increasing the inductor value produces lower RMS currents, but degrades transient response. For a given physical inductor size, increased inductance usually results in an inductor with lower saturation current.

The total losses of the coil consist of both the losses in the DC resistance,  $R_{(DC)}$ , and the following frequency-dependent components:

- The losses in the core material (magnetic hysteresis loss, especially at high switching frequencies)
- Additional losses in the conductor from the skin effect (current displacement at high frequencies)
- Magnetic field losses of the neighboring windings (proximity effect)
- Radiation losses

For good efficiency, the inductor DC resistance should be less than 30 m $\Omega$ . The following inductor series from different suppliers have been used with the TPS6128xD converters.

| DC INPUT CURRENT LIMIT SETTING |  |  |  |  |
|--------------------------------|--|--|--|--|
| ≤3000 mA                       |  |  |  |  |
| ≤3500 mA                       |  |  |  |  |
| ≤3000 mA                       |  |  |  |  |
| ≤3500 mA                       |  |  |  |  |
| ≤3500 mA                       |  |  |  |  |
| ≤2000 mA                       |  |  |  |  |
| -                              |  |  |  |  |

Copyright © 2023 Texas Instruments Incorporated



#### Table 10-2. List of Inductors (continued)

| SERIES     | DIMENSIONS (in mm)          | DC INPUT CURRENT LIMIT SETTING |  |  |  |
|------------|-----------------------------|--------------------------------|--|--|--|
| DFE201612C | 2.0 x 1.6 x 1.2 max. height | ≤3000 mA                       |  |  |  |
| DFE201612P | 2.0 x 1.6 x 1.2 max. height | ≤3000 mA                       |  |  |  |

#### 10.2.1.2.2 Output Capacitor

For the output capacitor, it is recommended to use small ceramic capacitors placed as close as possible to the VOUT and GND pins of the IC. If, for any reason, the application requires the use of large capacitors which can not be placed close to the IC, using a smaller ceramic capacitor in parallel to the large one is highly recommended. This small capacitor should be placed as close as possible to the V<sub>OUT</sub> and GND pins of the IC. To get an estimate of the recommended minimum output capacitance, Equation 10 can be used.

$$C_{MIN} = \frac{I_{OUT} x (V_{OUT} - V_{IN})}{f x \Delta V x V_{OUT}}$$
(10)

where

• f is the switching frequency which is 2.3 MHz (typ.) and  $\Delta V$  is the maximum allowed output ripple.

With a chosen ripple voltage of 20 mV, a minimum effective capacitance of 10  $\mu$ F is needed. The total ripple is larger due to the ESR and ESL of the output capacitor. This additional component of the ripple can be calculated using Equation 11

$$\Delta V_{\text{OUT(ESR)}} = \text{ESR x} \left( \frac{I_{\text{OUT}}}{1 - D} + \frac{\Delta I_{\text{L}}}{2} \right)$$
(11)

$$\Delta V_{\text{OUT(ESL)}} = \text{ESL } \mathbf{x} \left( \frac{\mathbf{I}_{\text{OUT}}}{1 - \mathbf{D}} + \frac{\Delta \mathbf{I}_{\text{L}}}{2} - \mathbf{I}_{\text{OUT}} \right) \mathbf{x} \frac{1}{\mathbf{t}_{\text{SW(RISE)}}}$$
(12)

$$\Delta V_{\text{OUT(ESL)}} = \text{ESL } x \left( \frac{I_{\text{OUT}}}{1 - D} - \frac{\Delta I_{\text{L}}}{2} - I_{\text{OUT}} \right) x \frac{1}{t_{\text{SW(FALL)}}}$$
(13)

where

- I<sub>OUT</sub> = output current of the application
- D = duty cycle
- $\Delta I_L$  = inductor ripple current
- t<sub>SW(RISE)</sub> = switch node rise time
- t<sub>SW(FALL)</sub> = switch node fall time
- ESR = equivalent series resistance of the used output capacitor
- ESL = equivalent series inductance of the used output capacitor

An MLCC capacitor with twice the value of the calculated minimum should be used due to DC bias effects. This is required to maintain control loop stability. The output capacitor requires either an X7R or X5R dielectric. Y5V and Z5U dielectric capacitors, aside from their wide variation in capacitance over temperature, become resistive at high frequencies. There are no additional requirements regarding minimum ESR. Larger capacitors cause lower output voltage ripple as well as lower output voltage drop during load transients.

In applications featuring high (pulsed) load currents (e.g.  $\geq$  2 Amps), it is recommended to run the converter with a reasonable amount of effective output capacitance and low-ESL device, for instance x2 22 µF X5R 6.3V (0603) MLCC capacitors connected in parallel with a 1 µF X5R 6.3 V (0306-2T) MLCC LL capacitor.

DC bias effect: high cap. ceramic capacitors exhibit DC bias effects, which have a strong influence on the device's effective capacitance. Therefore the right capacitor value has to be chosen very carefully. Package size



and voltage rating in combination with material are responsible for differences between the rated capacitor value and it's effective capacitance. For instance, a 10  $\mu$ F X5R 6.3 V (0603) MLCC capacitor would typically show an effective capacitance of less than 5  $\mu$ F (under 3.5 V bias condition, high temperature).

For RF Power Amplifier applications, the output capacitor loading is combined between the dc/dc converter and the RF Power Amplifier (x2 10  $\mu$ F X5R 6.3 V (0603) + PA input cap 4.7  $\mu$ F X5R 6.3 V (0402)) are recommended.



High values of output capacitance are mainly achieved by putting capacitors in parallel. This reduces the overall series resistance (ESR) to very low values. This results in almost no voltage ripple at the output and therefore the regulation circuit has no voltage drop to react on. Nevertheless, for accurate output voltage regulation even with low ESR, the regulation loop can switch to a pure comparator regulation scheme.

#### 10.2.1.2.3 Input Capacitor

Multilayer ceramic capacitors are an excellent choice for input decoupling of the step-up converter as they have extremely low ESR and are available in small footprints. Input capacitors should be located as close as possible to the device. While a  $4.7-\mu$ F input capacitor is sufficient for most applications, larger values may be used to reduce input current ripple without limitations.

Take care when using only ceramic input capacitors. When a ceramic capacitor is used at the input and the power is being supplied through long wires, such as from a wall adapter, a load step at the output can induce ringing at the VIN pin. This ringing can couple to the output and be mistaken as loop instability or could even damage the part. Additional "bulk" capacitance (electrolytic or tantalum) should in this circumstance be placed between  $C_1$  and the power source lead to reduce ringing than can occur between the inductance of the power source leads and  $C_1$ .

#### 10.2.1.2.4 Checking Loop Stability

The first step of circuit and stability evaluation is to look from a steady-state perspective at the following signals:

- Switching node, SW
- Inductor current, I<sub>L</sub>
- Output ripple voltage, V<sub>OUT(AC)</sub>

These are the basic signals that need to be measured when evaluating a switching converter. When the switching waveform shows large duty cycle jitter or the output voltage or inductor current shows oscillations, the regulation loop may be unstable. This is often a result of board layout and/or L-C combination.

As a next step in the evaluation of the regulation loop, the load transient response is tested. The time between the application of the load transient and the turn on of the P-channel MOSFET, the output capacitor must supply all of the current required by the load.  $V_{OUT}$  immediately shifts by an amount equal to  $\Delta I_{(LOAD)} \times ESR$ , where ESR is the effective series resistance of  $C_{OUT}$ .  $\Delta I_{(LOAD)}$  begins to charge or discharge  $C_{OUT}$  generating a feedback error signal used by the regulator to return  $V_{OUT}$  to its steady-state value. The results are most easily interpreted when the device operates in PWM mode.

During this recovery time,  $V_{OUT}$  can be monitored for settling time, overshoot or ringing that helps judge the converter's stability. Without any ringing, the loop has usually more than 45° of phase margin. Because the damping factor of the circuitry is directly related to several resistive parameters (that is, MOSFET  $r_{DS(on)}$ ) that are temperature dependant, the loop stability analysis has to be done over the input voltage range, load current range, and temperature range.

The TPS6128xD series of step-up converters have been optimized to operate with a effective inductance in the range of 200 nH to 800 nH and with output capacitors in the range of 8  $\mu$ F to 100  $\mu$ F. The internal compensation is optimized for an output filter of L = 0.5  $\mu$ H and C<sub>O</sub> = 15  $\mu$ F.

|                  | •                                  |                                          |
|------------------|------------------------------------|------------------------------------------|
| REFERENCE        | DESCRIPTION                        | PART NUMBER, MANUFACTURER <sup>(1)</sup> |
| C <sub>IN</sub>  | 1.5µF, 6.3V, 0402, X5R ceramic     | GRM155R60J155ME80D                       |
| C <sub>OUT</sub> | 2 x 10µF, 6.3V, 0603, X5R ceramic  | 2 x GRM188R60J106ME84                    |
| L                | 470nH, 47mΩ, 2.5mm x 2.0mm x 1.2mm | DFE252012CR470                           |

| Table 10-3. | <b>Component List</b> |
|-------------|-----------------------|
|-------------|-----------------------|

(1) See Third-Party Products Disclaimer



### 10.2.1.3 Application Performance Curves



#### TPS61280D, TPS61281D, TPS61282D,, TPS61280E SLVSEA0B – JANUARY 2018 – REVISED JUNE 2023









Copyright © 2023 Texas Instruments Incorporated

#### TPS61280D, TPS61281D, TPS61282D,, TPS61280E SLVSEA0B – JANUARY 2018 – REVISED JUNE 2023









## 10.2.2 TPS61282D with 2.5V-4.35 V<sub>IN</sub>, 2000 mA Output Current (TPS61280D with I<sup>2</sup>C Programmable)



#### 10.2.2.1 Design Requirements

| Table 10- | 4. Design I | Parameters |  |
|-----------|-------------|------------|--|
|           |             |            |  |

| REFERENCE        | DESCRIPTION                                   | PART NUMBER, MANUFACTURER                                                              |
|------------------|-----------------------------------------------|----------------------------------------------------------------------------------------|
| V <sub>IN</sub>  | Input voltage range                           | 2.5 V to 4.35 V                                                                        |
| V <sub>OUT</sub> | Output voltage range at V <sub>SEL</sub> =Low | $V_{OUT}$ = 3.3 V if $V_{IN}$ $\leq$ 3.3 V, $V_{OUT}$ = $V_{IN}$ if $V_{IN}$ $>$ 3.3 V |
| V <sub>OUT</sub> | Output voltage range V <sub>SEL</sub> =High   | $V_{OUT}$ = 3.5 V if $V_{IN}$ $\leq$ 3.5 V, $V_{OUT}$ = $V_{IN}$ if $V_{IN}$ $>$ 3. 5V |
| I <sub>OUT</sub> | Output Current                                | 2000 mA                                                                                |

#### Table 10-5. Component List

| REFERENCE | DESCRIPTION                             | PART NUMBER, MANUFACTURER <sup>(1)</sup> |  |  |  |  |  |  |  |  |  |  |
|-----------|-----------------------------------------|------------------------------------------|--|--|--|--|--|--|--|--|--|--|
| Cl        | 1.5 µF, 6.3 V, 0402, X5R ceramic        | GRM155R60J155ME80D                       |  |  |  |  |  |  |  |  |  |  |
| Co        | 4 x 10 μF, 6.3 V, 0603, X5R ceramic     | 4 x GRM188R60J106ME84                    |  |  |  |  |  |  |  |  |  |  |
| L         | 470 nH, 47 mΩ, 2.5 mm x 2.0 mm x 1.2 mm | DFE252012CR470                           |  |  |  |  |  |  |  |  |  |  |

(1) See Third-Party Products Disclaimer

#### 10.2.2.2 Detailed Design Procedures

See Section 10.2.1 for all Detailed Design Procedures.

#### Copyright © 2023 Texas Instruments Incorporated



#### 10.2.2.3 Application Performance Curves







#### TPS61280D, TPS61281D, TPS61282D,, TPS61280E SLVSEA0B – JANUARY 2018 – REVISED JUNE 2023







## **11 Power Supply Recommendations**

The devices are designed to operate from an input voltage supply range between 2.3 V and 4.8 V. This input supply should be well regulated. If the input supply is located more than a few inches from the TPS61280D, TPS61281D or TPS61282D converter additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic or tantalum capacitor with a value of 47  $\mu$ F is a typical choice.



## 12 Layout

## 12.1 Layout Guidelines

- For all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies.
- If the layout is not carefully done, the regulator could show stability problems as well as EMI problems.
- Therefore, use wide and short traces for the main current path and for the power ground tracks.
- To minimize voltage spikes at the converter's output:
  - Place the output capacitor(s) as close as possible to GND and V<sub>OUT</sub>, as shown in Figure 12-1.
  - The input capacitor and inductor should also be placed as close as possible to the IC.
  - Use a common ground node for power ground and a different one for control ground to minimize the effects of ground noise.
  - Connect these ground nodes at any place close to the ground pins of the IC.
  - Junction-to-ambient thermal resistance is highly application and board-layout dependent.
  - It is suggested to maximize the pour area for all planes other than SW. Especially the ground pour should be set to fill available PWB surface area and tied to internal layers with a cluster of thermal vias.

## 12.2 Layout Example



Figure 12-1. Suggested Layout (Top)



## 12.3 Thermal Information

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component.

Three basic approaches for enhancing thermal performance are listed below:

- · Improving the power dissipation capability of the PCB design
- · Improving the thermal coupling of the component to the PCB
- Introducing airflow in the system

As power demand in portable designs is more and more important, designers must figure the best tradeoff between efficiency, power dissipation and solution size. Due to integration and miniaturization, junction temperature can increase significantly which could lead to bad application behaviors (that is, premature thermal shutdown or worst case reduce device reliability).

Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design. The device operating junction temperature ( $T_J$ ) should be kept below 125°C.



## **13 Device and Documentation Support**

## **13.1 Device Support**

### 13.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## **13.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **13.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 13.4 Trademarks

I2C<sup>™</sup> is a trademark of NXP Semiconductors.

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 13.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 13.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## 14.1 Package Summary



Figure 14-1. Chip Scale Package (Bottom View)

YMLLLLS TPS6128xD

Figure 14-2. Chip Scale Package (Top View)

Code:

- YM Year Month date code
- LLLL Lot trace code
- S Assembly site code



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| TPS61280DYFFR    | ACTIVE        | DSBGA        | YFF                | 16   | 3000           | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | TPS<br>61280D           | Samples |
| TPS61280DYFFT    | ACTIVE        | DSBGA        | YFF                | 16   | 250            | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | TPS<br>61280D           | Samples |
| TPS61280EYFFR    | ACTIVE        | DSBGA        | YFF                | 16   | 3000           | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | TPS<br>61280E           | Samples |
| TPS61281DYFFR    | ACTIVE        | DSBGA        | YFF                | 16   | 3000           | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | TPS<br>61281D           | Samples |
| TPS61281DYFFT    | ACTIVE        | DSBGA        | YFF                | 16   | 250            | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | TPS<br>61281D           | Samples |
| TPS61282DYFFR    | ACTIVE        | DSBGA        | YFF                | 16   | 3000           | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | TPS<br>61282D           | Samples |
| TPS61282DYFFT    | ACTIVE        | DSBGA        | YFF                | 16   | 250            | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | TPS<br>61282D           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



#### www.ti.com

## PACKAGE OPTION ADDENDUM

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com

Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS61280DYFFR               | DSBGA           | YFF                | 16   | 3000 | 180.0                    | 8.4                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS61280DYFFT               | DSBGA           | YFF                | 16   | 250  | 180.0                    | 8.4                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS61280EYFFR               | DSBGA           | YFF                | 16   | 3000 | 180.0                    | 8.4                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS61281DYFFR               | DSBGA           | YFF                | 16   | 3000 | 180.0                    | 8.4                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS61281DYFFT               | DSBGA           | YFF                | 16   | 250  | 180.0                    | 8.4                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS61282DYFFR               | DSBGA           | YFF                | 16   | 3000 | 180.0                    | 8.4                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS61282DYFFT               | DSBGA           | YFF                | 16   | 250  | 180.0                    | 8.4                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

21-Aug-2023



| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS61280DYFFR | DSBGA        | YFF             | 16   | 3000 | 182.0       | 182.0      | 20.0        |
| TPS61280DYFFT | DSBGA        | YFF             | 16   | 250  | 182.0       | 182.0      | 20.0        |
| TPS61280EYFFR | DSBGA        | YFF             | 16   | 3000 | 182.0       | 182.0      | 20.0        |
| TPS61281DYFFR | DSBGA        | YFF             | 16   | 3000 | 182.0       | 182.0      | 20.0        |
| TPS61281DYFFT | DSBGA        | YFF             | 16   | 250  | 182.0       | 182.0      | 20.0        |
| TPS61282DYFFR | DSBGA        | YFF             | 16   | 3000 | 182.0       | 182.0      | 20.0        |
| TPS61282DYFFT | DSBGA        | YFF             | 16   | 250  | 182.0       | 182.0      | 20.0        |

# **YFF0016**



# **PACKAGE OUTLINE**

## DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.



# YFF0016

# **EXAMPLE BOARD LAYOUT**

## DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



# YFF0016

# **EXAMPLE STENCIL DESIGN**

## DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated