

TPS53316 SLUSAP5 – DECEMBER 2011

# High-Efficiency, 5-A Step-Down Regulator with Integrated Switcher

Check for Samples: TPS53316

#### **FEATURES**

- 96% Maximum Efficiency
- Continuous 5-A Output Current Capability
- Support all MLCC Output Capacitor
- SmoothPWM<sup>™</sup> Auto-Skip Eco-mode<sup>™</sup> for Light-Load Efficiency
- Voltage Mode Control
- Single Rail Input
- Selectable Frequency
- Selectable OCP Threshold
- Selectable Soft-Start Time
- 2.9 V to 6.0 V Input Voltage Range
- Adjustable Output Voltage Ranging from 0.6 V up to 0.8  $\times$  V  $_{\rm IN}$
- Soft-Stop Output Discharge During Disable
- Overcurrent, Overvoltage and Over-Temperature Protection
- Open-Drain Power Good Indication
- Internal Bootstrap Switch
- Supports Pre-Bias Start-Up Functionality
- Small 3 × 3, 16-Pin, QFN Package
- Low  $R_{DS(on)}$ , 22-m $\Omega$  with 3.3-V input and 18-m $\Omega$  with 5-V Input

#### LOW VOLTAGE APPLICATIONS

- Low-Voltage Applications for 5-V Step-Down Rail
- Low-Voltage Applications for 3.3-V Step-Down Rail

#### DESCRIPTION

TPS53316 provides a fully integrated 3.3-V or 5-V input, synchronous buck converter with 16 total components, in 200 mm<sup>2</sup> of PCB area. Due to low R<sub>DS(on)</sub> and TI proprietary SmoothPWM<sup>™</sup> skip mode of operation, it enables 96% peak efficiency and over 90% efficiency at load as light as 100 mA. It requires only two 22-µF ceramic output capacitors for a power-dense, 5-A solution.

TPS53316 features 750-kHz, 1.1-MHz and 2-MHz switching frequency selections, pre-bias startup, selectable internal softstart, output soft discharge, Internal VBST switch, power good, EN/Input UVLO, overcurrent, overvoltage, undervoltage and over temperature protections and all ceramic output capacitor support. It supports input voltages from 2.9 V to 6.0 V and no extra bias voltage is needed. The output voltage is adjustable from 0.6 V up to 0.8 ×  $V_{IN}$ .

TPS53316 is available in the 3 mm  $\times$  3 mm ,16-pin, QFN package (Green RoHs compliant and Pb free) and is specified from -40°C to 85°C.



### TYPICAL APPLICATION CIRCUIT

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Eco-mode, SmoothPWM are trademarks of Texas Instruments.

# TPS53316



SLUSAP5-DECEMBER 2011

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| T <sub>A</sub> | PACKAGE       | ORDERABLE<br>DEVICE NUMBER | PINS | OUTPUT<br>SUPPLY | MINIMUM QUANTITY | ECO PLAN           |  |  |
|----------------|---------------|----------------------------|------|------------------|------------------|--------------------|--|--|
| Plastic QFN    | 40°C to 95°C  | TPS53316RGTR               | 16   | Tape and reel    | 3000             | Green (RoHS and no |  |  |
| (RGT)          | –40°C to 85°C | TPS53316RGTT               | 16   | Mini reel        | 250              | Pb/Br)             |  |  |

#### **ORDERING INFORMATION**<sup>(1)(2)</sup>

(1) For the most current package and ordering information, see the *Package Option Addendum* at the end of this document, or visit the TI website at www.ti.com.

(2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

Over operating free air-temperature range (unless otherwise noted)

|                            | VIN         VBST         VBST(with respect to LL)         EN         FB, PS. RF/OC         SW $DC$ Pulse < 20ns, E=5µJ         PGD         COMP, VREG3         PGND         erating free-air temperature, T <sub>A</sub> rage temperature range, T <sub>stg</sub> ction temperature range, T <sub>1</sub> |                        | VALUE       | UNIT |  |  |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------|------|--|--|
|                            | VIN                                                                                                                                                                                                                                                                                                       |                        | –0.3 to 7   |      |  |  |
|                            | VBST                                                                                                                                                                                                                                                                                                      |                        | -0.3 to17   |      |  |  |
| Input voltage range        | VBST(w                                                                                                                                                                                                                                                                                                    | th respect to LL)      | –0.3 to 7   | V    |  |  |
|                            | EN                                                                                                                                                                                                                                                                                                        |                        | –0.3 to 7   |      |  |  |
|                            | FB, PS.                                                                                                                                                                                                                                                                                                   | RF/OC                  | -0.3 to 3.7 |      |  |  |
|                            | 014/                                                                                                                                                                                                                                                                                                      | DC                     | -1 to 7     |      |  |  |
|                            | 500                                                                                                                                                                                                                                                                                                       | Pulse < 20ns, E=5µJ    | ≥ –5 or <10 |      |  |  |
| Output voltage range       | PGD                                                                                                                                                                                                                                                                                                       | ·                      | –0.3 to 7   | V    |  |  |
|                            | COMP,                                                                                                                                                                                                                                                                                                     | /REG3                  | -0.3 to 3.7 |      |  |  |
|                            | PGND                                                                                                                                                                                                                                                                                                      |                        | -0.3 to 0.3 |      |  |  |
| Operating free-air tempera | ature, T <sub>A</sub>                                                                                                                                                                                                                                                                                     |                        | -40 to 85   | °C   |  |  |
| Storage temperature rang   | e, T <sub>stg</sub>                                                                                                                                                                                                                                                                                       |                        | –55 to 150  | °C   |  |  |
| Junction temperature rang  | ge, T <sub>J</sub>                                                                                                                                                                                                                                                                                        |                        | -40 to 150  | °C   |  |  |
| Lead temperature 1,6 mm    | (1/16 inch) fr                                                                                                                                                                                                                                                                                            | om case for 10 seconds | 300         | С    |  |  |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



### **RECOMMENDED OPERATING CONDITIONS**

|                                                                            |                          | VALU               | E                                                                                                                                                                                                                                                    | UNIT |
|----------------------------------------------------------------------------|--------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|                                                                            |                          | MIN                | МАХ                                                                                                                                                                                                                                                  |      |
|                                                                            | VIN (main supply)        | 2.9                | 6                                                                                                                                                                                                                                                    |      |
|                                                                            | VBST                     | -0.1               | 13.5                                                                                                                                                                                                                                                 |      |
| Input voltage range<br>Output voltage range<br>Junction temperature range, | VBST(with respect to SW) | -0.1               | 6                                                                                                                                                                                                                                                    | V    |
|                                                                            | EN,                      | -0.1               | 6                                                                                                                                                                                                                                                    |      |
|                                                                            | FB, PS, RF/OC            | -0.1               | 3.5                                                                                                                                                                                                                                                  |      |
|                                                                            | SW                       | -0.1 3.5<br>-1 6.5 |                                                                                                                                                                                                                                                      |      |
| Output voltage range                                                       | PGD                      | -0.1               | 6                                                                                                                                                                                                                                                    | V    |
| Oulput voltage range                                                       | COMP, VREG3              | -0.1               | 3.5                                                                                                                                                                                                                                                  | v    |
|                                                                            | PGND                     | -0.1               | MAX           .9         6           .1         13.5           .1         6           .1         6           .1         6           .1         6.5           .1         6.5           .1         6           .1         3.5           .1         0.1 |      |
| Junction temperature rang                                                  | e, T <sub>J</sub>        | -40                | 125                                                                                                                                                                                                                                                  | °C   |

#### THERMAL INFORMATION

|                         | THERMAL METRIC <sup>(1)</sup>                | TPS53316      | UNITS |
|-------------------------|----------------------------------------------|---------------|-------|
|                         |                                              | RGT (16) PINS | UNITS |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance       | 45.9          |       |
| $\theta_{JCtop}$        | Junction-to-case (top) thermal resistance    | 54.3          |       |
| $\theta_{JB}$           | Junction-to-board thermal resistance         | 18.3          | °C/W  |
| $\Psi_{JT}$             | Junction-to-top characterization parameter   | 1.1           | C/W   |
| $\Psi_{JB}$             | Junction-to-board characterization parameter | 18.3          |       |
| $\theta_{\text{JCbot}}$ | Junction-to-case (bottom) thermal resistance | 5.3           |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

**TPS53316** 

SLUSAP5-DECEMBER 2011

www.ti.com

NSTRUMENTS

Texas

#### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range, VIN = 3.3V, PGND = GND (unless otherwise noted)

|                                    | PARAMETER                                          | CONDITIONS                                                                                                                                                                                        | MIN    | TYP  | MAX   | UNIT |
|------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|-------|------|
| SUPPLY: VC                         | OLTAGE, CURRENTS, AND UVLO                         |                                                                                                                                                                                                   |        |      |       |      |
| V <sub>VIN</sub>                   | VIN supply voltage                                 | Nominal input voltage range                                                                                                                                                                       | 2.9    |      | 6.0   | V    |
| VIN(sdn)                           | VIN shutdown current                               | EN = LO                                                                                                                                                                                           |        |      | 15    | μA   |
| VIN                                | VIN supply current                                 | $EN = HI$ , $V_{FB} = 0.63$ V, No load                                                                                                                                                            |        | 2.0  | 3.5   | mA   |
| V <sub>UVLO</sub>                  | VIN UVLO threshold                                 | Ramp up; EN =HI                                                                                                                                                                                   |        | 2.8  |       | V    |
| V <sub>UVLO(hys)</sub>             | VIN UVLO hysteresis                                | VIN UVLO hysteresis                                                                                                                                                                               |        | 120  |       | mV   |
| V <sub>REG3</sub>                  | LDO output                                         | $V_{VIN} = 5 V, 0 \le I_{DD} \le 5 mA$                                                                                                                                                            | 3.135  | 3.3  | 3.465 | V    |
| /OLTAGE F                          | EEDBACK LOOP: VREF AND ERRO                        | OR AMPLIFIER                                                                                                                                                                                      |        |      |       |      |
| V <sub>VREF</sub>                  | VREF                                               | Internal precision reference voltage                                                                                                                                                              |        | 0.6  |       | V    |
|                                    |                                                    | $0^{\circ}C \le T_{A} \le 85^{\circ}C$                                                                                                                                                            | -1%    |      | 1%    |      |
| TOL <sub>VREF</sub>                | VREF tolerance                                     | –40°C ≤ T <sub>A</sub> ≤ 85°C                                                                                                                                                                     | -1.25% |      | 1.25% |      |
| JGBW <sup>(1)</sup>                | Unity gain bandwidth                               |                                                                                                                                                                                                   | 14     |      |       | MHz  |
| 4 <sub>OL</sub> <sup>(1)</sup>     | Open loop gain                                     |                                                                                                                                                                                                   | 80     |      |       | dB   |
| FBINT                              | FB input leakage current                           | Sourced from FB pin                                                                                                                                                                               |        |      | 30    | nA   |
| EA(max) <sup>(1)</sup>             | Outaput sinking and sourcing<br>current            | C <sub>COMP</sub> = 20 pF                                                                                                                                                                         |        | 5    |       | mA   |
| SR <sup>(1)</sup>                  | Slew rate                                          |                                                                                                                                                                                                   |        | 5    |       | V/µs |
| OCP: OVER                          | CURRENT AND ZERO CROSSING                          |                                                                                                                                                                                                   |        |      | ŀ     |      |
| I <sub>OCPL3A</sub> <sup>(2)</sup> | Overcurrent limit on high-side FET                 | 4.5-A setting, when I <sub>OUT</sub> exceeds this threshold<br>for 4 consecutive cycles,<br>$V_{VIN} = 3.3V$ , $V_{OUT} = 1.5$ V with 1-µH inductor,<br>$f_{SW} = 1.1$ MHz, $T_A = 25^{\circ}C$   | 4.05   | 4.5  | 4.95  | A    |
| I <sub>OCPH3A</sub> <sup>(2)</sup> | One-time overcurrent latch off on the low-side FET | 4.5-A setting, immediate shut down when<br>sensed current reach this value<br>$V_{VIN} = 3.3 V$ , $V_{OUT} = 0.6 V$ with 1-µH inductor,<br>$f_{SW} = 1.1 MHz$ , $T_A = 25^{\circ}C$               | 4.49   | 5.1  | 5.61  | A    |
| OCPL5A <sup>(2)</sup>              | Overcurrent limit on high-side FET                 | 6.5-A setting, when I <sub>OUT</sub> exceeds this threshold<br>for 4 consecutive cycles,<br>$V_{VIN} = 3.3 V$ , $V_{OUT} = 1.5 V$ with 1-µH inductor,<br>$f_{SW} = 1.1 MHz$ , $T_A = 25^{\circ}C$ | 6.1    | 6.8  | 7.5   | A    |
| OCPH5A <sup>(2)</sup>              | One time overcurrent latch off on the low-side FET | 6.5-A setting, immediate shut down when sensed current reach this value $V_{VIN} = 3.3 V$ , $V_{OUT} = 0.6 V$ with 1-µH inductor, $f_{SW} = 1.1 MHz$ , $T_A = 25^{\circ}C$                        | 6.75   | 7.50 | 8.30  | A    |
| hiccup                             | Hiccup time interval                               | f <sub>SW</sub> = 1.1 MHz                                                                                                                                                                         |        | 14.5 |       | ms   |
| V <sub>ZXOFF</sub> <sup>(1)</sup>  | Zero crossing comparator internal offset           | PGND – SW, SKIP mode                                                                                                                                                                              | -4.5   | -3.0 | -1.5  | mV   |
| PROTECTIO                          | N: OVP, UVP, PGD, AND INTERNAL                     | THERMAL SHUTDOWN                                                                                                                                                                                  |        |      |       |      |
| V <sub>OVP</sub>                   | Overvoltage protection threshold voltage           | Measured at the FB w/r/t VREF                                                                                                                                                                     | 114%   | 117% | 120%  |      |
| V <sub>UVP</sub>                   | Undervoltage protection Threshold voltage          | Measured at the FB w/r/t VREF                                                                                                                                                                     | 80%    | 83%  | 86%   |      |
| V <sub>PGDL</sub>                  | PGD low threshold                                  | Measured at the FB w/r/t VREF                                                                                                                                                                     | 80%    | 83%  | 86%   |      |
| V <sub>PGDU</sub>                  | PGD upper threshold                                | Measured at the FB w/r/t .VREF                                                                                                                                                                    | 114%   | 117% | 120%  |      |
| VINMINPG                           | Minimum input voltage for valid<br>PGD at start-up | Measured at VIN with 1-mA sink current on PGD pin at start up                                                                                                                                     |        | 1    |       | V    |
| THSD <sup>(1)</sup>                | Thermal shutdown                                   | 1                                                                                                                                                                                                 | 130    | 140  | 150   | °C   |
| THSD <sub>HYS</sub> <sup>(1)</sup> | Thermal shutdown hysteresis                        | Controller start again after temperature has dropped                                                                                                                                              |        | 40   |       | °C   |

Ensured by design. Not production tested.
 See Figure 5 and Figure 6 on OCP level for other operating conditions.



# **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range, VIN = 3.3V, PGND = GND (unless otherwise noted)

|                       | PARAMETER                            | CONDITIONS                                                                      | MIN              | TYP                 | MAX   | UNIT |  |  |
|-----------------------|--------------------------------------|---------------------------------------------------------------------------------|------------------|---------------------|-------|------|--|--|
| LOGIC PINS            | S: I/O VOLTAGE AND CURRENT           |                                                                                 |                  |                     |       |      |  |  |
| V <sub>PGPD</sub>     | PGD pull down voltage                | Pull down voltage with 4mA sink current                                         |                  | 0.1                 | 0.3   | V    |  |  |
| I <sub>PGLK</sub>     | PGD leakage current                  | Hi-Z leakage current, Apply 3.3V in off state                                   | -2               | 0                   | 2     | μA   |  |  |
| R <sub>ENPU</sub>     | Enable pull-up resistor              |                                                                                 |                  | 2.25                |       | MΩ   |  |  |
| V                     |                                      | V <sub>VIN</sub> = 3.3 V                                                        | 0.82             | 0.97                | 1.10  | V    |  |  |
| V <sub>ENH</sub>      | EN logic high                        | $V_{VIN} = 5 V$                                                                 | 0.95             | 1.10                | 1.25  | V    |  |  |
| V                     |                                      | V <sub>VIN</sub> = 3.3 V                                                        |                  | 0.16                | 0.24  | V    |  |  |
| V <sub>ENHYS</sub>    | EN hysteresis                        | V <sub>VIN</sub> = 5 V                                                          |                  | 0.2                 | 0.275 | V    |  |  |
|                       |                                      | Level 1 to Level 2 <sup>(3)</sup>                                               |                  | 0.12                |       |      |  |  |
|                       |                                      | Level 2 to Level 3                                                              |                  | 0.4                 |       |      |  |  |
| PS <sub>THS</sub>     | PS mode threshold voltage            | Level 3 to Level 4                                                              |                  | 0.8                 |       | V    |  |  |
|                       |                                      | Level 4 to Level 5                                                              |                  | 1.4                 |       |      |  |  |
|                       |                                      | Level 5 to Level 6                                                              |                  | 2.2                 |       |      |  |  |
| I <sub>PS</sub>       | PS source                            | 10-µA pull-up current when enabled                                              | 8                | 10                  | 12    | μA   |  |  |
|                       |                                      | Level 1 to Level 2 <sup>(4)</sup>                                               |                  | 0.12                |       |      |  |  |
|                       |                                      | Level 2 to Level 3                                                              |                  | 0.4                 |       | _    |  |  |
| RF/OC <sub>THS</sub>  | RF/OC pin threshold voltage          | Level 3 to Level 4                                                              | 3 to Level 4 0.8 |                     |       |      |  |  |
|                       |                                      | Level 4 to Level 5                                                              |                  | 1.4                 |       | ]    |  |  |
|                       |                                      | Level 5 to Level 6                                                              |                  | 2.2                 |       |      |  |  |
| I <sub>RF/OC</sub>    | RF/OC source current                 | 10-µA pull-up current when enabled                                              | 8                | 10                  | 12    | μA   |  |  |
|                       | AP: VOLTAGE AND LEAKAGE CUR          | RENT                                                                            |                  |                     |       |      |  |  |
| IVBSTLK               | VBST leakage current                 | V <sub>VIN</sub> = 3.3 V, V <sub>VBST</sub> = 6.6 V, T <sub>A</sub> = 25°C      |                  |                     | 1     | μA   |  |  |
|                       | S, FREQUENCY, RAMP, ON-TIME AN       |                                                                                 |                  |                     |       |      |  |  |
| t <sub>SS_1</sub>     | Delay after EN Asserting             | EN = 'HI'                                                                       |                  | 0.2                 |       | ms   |  |  |
|                       |                                      | $0 \text{ V} \leq \text{V}_{SS} \leq 0.6 \text{ V}$                             |                  | 0.4                 |       |      |  |  |
| t <sub>SS_2</sub>     | Soft start ramp_up time              | $0 \text{ V} \le \text{V}_{SS} \le 0.6 \text{ V}, 4 \text{ x SS time(option2)}$ |                  | 1.6                 |       | ms   |  |  |
|                       |                                      | V <sub>SS</sub> = 0.6 V to PGD (SSOK) going high                                |                  | 0.3                 |       |      |  |  |
|                       | PGD startup delay time               | $V_{SS} = 0.6 \text{ V to PGD}$ (SSOK), option 2                                |                  | 1.2                 |       | ms   |  |  |
| t <sub>OVPDLY</sub>   | OVP delay time                       | Time from FB out of +20% of VREF to OVP fault                                   | 1.0              | 1.7                 | 2.5   | μs   |  |  |
|                       | UVP delay time                       | Time from FB out of –20% of VREF to UVP fault                                   |                  | 10                  |       | μs   |  |  |
|                       |                                      | All modes, f <sub>SET</sub> = 0.75 MHz                                          | 0.653            | 0.725               | 0.798 |      |  |  |
|                       |                                      | All modes, f <sub>SET</sub> = 1.1 MHz                                           | 0.99             | 1.10                | 1.21  | MHz  |  |  |
| f <sub>SW</sub>       | Switching frequency                  | FCCM and DE mode, f <sub>SET</sub> = 2 MHz                                      | 1.71             | 1.90                | 2.09  |      |  |  |
|                       |                                      | HEF mode, f <sub>SET</sub> = 2 MHz                                              | 1.566            | 1.800               | 2.034 |      |  |  |
|                       | Ramp amplitude <sup>(5)</sup>        | $2.9 \text{ V} \leq \text{V}_{\text{VIN}} \leq 6.0 \text{ V}$                   |                  | V <sub>VIN</sub> /4 |       | V    |  |  |
|                       | Minimum OFF time, FCCM and DE        | All frequencies                                                                 |                  | 90                  | 130   | ns   |  |  |
| t <sub>MIN(off)</sub> | Minimum OFF time, HEF                | f <sub>SW</sub> = 1.1 MHz                                                       |                  | 160                 | 240   | ns   |  |  |
| D <sub>MAX</sub>      | Maximum duty cycle, FCCM and DE      | f <sub>SW</sub> = 1.1 MHz                                                       | 84%              | 89%                 |       |      |  |  |
| D <sub>MAX</sub>      | Maximum duty cycle, HEF              | All frequencies                                                                 | 75%              | 81%                 |       |      |  |  |
| R <sub>SFTSTP</sub>   | Soft-discharge transistor resistance | EN = LO, V <sub>VIN</sub> = 3.3 V, V <sub>OUT</sub> = 0.5 V                     |                  | 60                  |       | Ω    |  |  |

(3) See PS pin description for levels.

(4) See RF/OC pin description for levels.
(5) Ensured by design. Not production tested.

#### **DEVICE INFORMATION**



#### PIN DESCRIPTIONS

| PIN      |          | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|----------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO.      | 100                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| AGND     | 11       | G                  | Device analog ground terminal                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| COMP     | 9        | 0                  | Error amplifier compensation terminal. Type III compensation method is generally recommended for stability.                                                                                                                                                                                                                                                                                                                                                        |
| EN       | 1        | I                  | Enable pin. Internally pulled-up to the VIN pin through a 2-M $\Omega$ resistor. The EN voltage needs to be less than (V <sub>IN</sub> + 0.5 V)                                                                                                                                                                                                                                                                                                                    |
| FB       | 10       | Ι                  | Voltage feedback pin. Use for OVP, UVP and PGD determination                                                                                                                                                                                                                                                                                                                                                                                                       |
| PGD      | 3        | 0                  | Power good output flag. Open drain output. Pull up to an external rail via a resistor                                                                                                                                                                                                                                                                                                                                                                              |
| PGND     | 15<br>16 | Ρ                  | Device power ground terminal                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PS       | 8        | I                  | Mode configuration pin (with10 $\mu$ A current):<br>Connecting to ground: Forced CCM with 4 x soft-start time<br>Pulled high or floating (internal pulled high): Forced CCM master<br>Connect with 24.3 k $\Omega$ to GND: HEF mode with 4 x soft-start time,<br>Connect with 57.6 k $\Omega$ to GND: HEFF mode<br>Connect with 105 k $\Omega$ to GND : DE mode<br>Connect with 174 k $\Omega$ to GND: DE Mode with 4 x soft-start time                            |
| RF/OC    | 2        | I                  | Switching frequency and OC level configuration pin:<br>Connecting to ground: 1.1 MHz, 6.5 A OCP<br>Pulled high or floating (internal pulled high): 1.1 MHz, 4.5 A OCP<br>Connect with 24.3 k $\Omega$ to GND: 750 kHz, 4.5 A OCP<br>Connect with 57.6 k $\Omega$ to GND: 750 kHz, 6.5 A OCP<br>Connect with 105 k $\Omega$ to GND: 2 MHz, 4.5 A OCP<br>Connect with 105 k $\Omega$ to GND: 2 MHz, 4.5 A OCP<br>Connect with 174 k $\Omega$ to GND: 2MHz, 6. 5A OCP |
|          | 5        |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SW       | 6        | В                  | Output inductor connection to integrated power devices                                                                                                                                                                                                                                                                                                                                                                                                             |
|          | 7        |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| VBST     | 4        | Р                  | Supply input for high-side MOSFET (bootstrap terminal). Connect capacitor from this pin to SW terminal                                                                                                                                                                                                                                                                                                                                                             |
| VREG3    | 12       | 0                  | 3.3V LDO output, serves as supply voltage for internal analog circuitry. The EN pin controls the turn-on function of the LDO.                                                                                                                                                                                                                                                                                                                                      |
| VIN      | 13<br>14 | Ρ                  | Gate driver supply and power conversion input voltage. The input range is from 2.9 V to 6 V.                                                                                                                                                                                                                                                                                                                                                                       |
| PowerPad | -        | -                  | Thermal pad of the device. use 4 or 5 vias to connect to GND plane for heat dissipation.                                                                                                                                                                                                                                                                                                                                                                           |

(1) I – Input; B – Bidirectional; O – Output; G – Ground; P – Supply (or Ground)





**TPS53316** SLUSAP5-DECEMBER 2011

TYPICAL CHARACTERISTICS Inductor used: PCMC065T-1R0, 1 μH, 5.6 mΩ 610 3.0 608 2.5 606 Reference Voltage (mV) 604 Input Current (mA) 2.0 602 600 1.5 598 1.0 596 V<sub>IN</sub> = 3.3 V 594 0.5 V<sub>FB</sub> = 0.63 V 592 EN = HI590 0.0 -40 -25 -10 5 20 35 50 65 80 95 110 125 -40 -25 -10 5 20 35 50 65 80 95 110 125 Temperature (°C) Temperature (°C) G017 G018 Figure 1. Regerence Voltage vs. Temperature Figure 2. Input Current vs. Temperature 1.506 1.506 1.504 1.504 Output Voltage (V) 1.502 Output Voltage (V) 1.502 1.500 1.500 1.498 1.498 I<sub>OUT</sub> = 0 A, FCCM 1.496 V<sub>IN</sub> = 3.3 V, FCCM V<sub>IN</sub> = 3.3 V, DE Mode I<sub>OUT</sub> = 0 A, DE Mode 1.496  $V_{IN} = 5 V, FCCM$ 1,494  $I_{OUT} = 1 \text{ A}, \text{ FCCM}$ .... ....  $f_{SW} = 1.1 \text{ MHz}$  $f_{SW} = 1.1 \text{ MHz}$ . . . . .  $V_{IN}$  = 5 V, DE Mode I<sub>OUT</sub> = 1 A, DE Mode . . . . . 1.492 1.494 2 3 5.4 0 1 4 5 2.9 3.4 3.9 4.4 4.9 5.9 Output Current (A) Input Voltage (V) G019 G020 Figure 3. Output Voltage vs. Output Current Figure 4. Output Voltage vs. Input Voltage 8 9 8 7 ..... •••••••••••• ..... 7 6 OCP Threshold (A) OCP Threshold (A) 6 5 5 4 4 f<sub>SW</sub> = 750 kHz, 4.5 A OC Setting f<sub>SW</sub> = 750 kHz, 4.5 A OC Setting 3 f<sub>SW</sub> = 1.1 MHz, 4.5 A OC Setting 3 f<sub>SW</sub> = 1.1 MHz, 4.5 A OC Setting f<sub>SW</sub> = 2 MHz, 4.5 A OC Setting f<sub>SW</sub> = 2 MHz, 4.5 A OC Setting 2 2 FCCM Mode f<sub>SW</sub> = 750 kHz, 6.5 A OC Setting f<sub>SW</sub> = 750 kHz, 6.5 A OC Setting FCCM Mode f<sub>SW</sub> = 1.1 MHz, 6.5 A OC Setting  $V_{IN} = 5 V$ f<sub>SW</sub> = 1.1 MHz, 6.5 A OC Setting V<sub>IN</sub> = 3.3 V 1 1 1 µH Inductor f<sub>SW</sub> = 2 MHz, 6.5 A OC Setting 1 µH Inductor f<sub>SW</sub> = 2 MHz, 6.5 A OC Setting 0 0 0.5 1.0 1.5 2.0 2.5 0.5 1.5 2 25 1 Output Voltage (V) Output Voltage (V)





G022

www.ti.com

**NSTRUMENTS** 

ÈXAS

G021





#### **TYPICAL CHARACTERISTICS (continued)**

Inductor used: PCMC065T-1R0, 1  $\mu$ H, 5.6 m $\Omega$ 







Figure 9. Frequency vs. Output Current, HEF Mode



Figure 11. Frequency vs. Output Current, DE Mode







Figure 10. Frequency vs. Output Current, FCCM



Figure 12. Frequency vs. Output Current, HEF Mode

**NSTRUMENTS** 

EXAS



Inductor used: PCMC065T-1R0, 1  $\mu H,\,5.6$  m $\Omega$ 



Figure 13. Efficiency vs. Output Current, FCCM



Figure 15. Efficiency vs. Output Current, HEF Mode







Figure 14. Efficiency vs. Output Current, DE Mode



Figure 16. Efficiency vs. Output Current, FCCM





G008





#### **TYPICAL CHARACTERISTICS (continued)**

Inductor used: PCMC065T-1R0, 1  $\mu H,\,5.6$  m $\Omega$ 







Figure 21. Efficiency vs. Output Current, FCCM









Figure 22. Efficiency vs. Output Current, FCCM



Figure 24. Pre-Biased Startup

TPS53316 SLUSAP5-DECEMBER 2011



Figure 27. Output Voltage Ripple – FCCM



STRUMENTS

ÈXAS





Figure 31. DE Mode DCM and CCM Transition

Figure 32. HEF Mode DCM and CCM Transition

TPS53316 SLUSAP5 – DECEMBER 2011



Figure 35. Over Temperature Protection

Time (1 s/div)

Figure 36. Safe Operating Area

TEXAS INSTRUMENTS

www.ti.com



#### **APPLICATION INFORMATION**

#### L1 1 μH Output All MLCCs V<sub>OUT</sub> = 1.2 V С VIN 5 V C5 -C6 COUT COUT COUT C4 22 μF \_\_\_\_\_0.1 μF 22 μF 22 μF 22 μF 5 6 13 14 7 --0.1 μF VIN VIN SW SW SW VREG3 12 BST 4 $V_{IN}$ -C6 $\leq$ \_\_\_\_\_0.1 μF 11 AGND PGD 3 O PGD R3 C1 TPS53316 4.02 kΩ 2.2 nF EN O 1 ΕN 10 FB $\sim$ R1 2 RF/CC C2 R4 4.02 kΩ 2.2 nF 4.02 kΩ PS PowerPad 8 <u>C</u>OMP 9 **≷**,<sup>R8</sup> PGND PGND C3 $\leq_{R5}$ $\leq R^2$ 100 pF 15 16 4.02 kΩ 57.6 kΩ UDG-11235

#### **APPLICATION CIRCUIT DIAGRAM**

Figure 37. Typical 3.3V input Application Circuit Diagram

#### OVERVIEW

The TPS53316 is a high-efficiency switching regulator with two integrated N-channel MOSFETs and is capable of delivering up to 5 A of load current. The TPS53316 provides output voltage from 0.6 V up to 0.8 x  $V_{IN}$  from 2.9V to 6.0V wide input voltage range.

This device employs 3 operation modes to fit into various application needs. The skip mode operation provides reduced power loss and increases the efficiency at light load. The unique, patented PWM modulator enables smooth light load to heavy load transition while maintaining fast load transient.

#### **OVERCURRENT AND FREQUENCY SETTING**

The Overcurrent and frequency setting are determined by RF/OC pin connection as shown in Table 1. At start up, the RF/OC pin sources 10  $\mu$ A current and then sense the voltage on this pin to determine the switching frequency and OCP threshold.

| RF/OC PIN CONNECTION        | FREQUENCY (kHz) | OVERCURRENT THRESHOLD<br>(A) |
|-----------------------------|-----------------|------------------------------|
| GND                         | 1100            | 6.5                          |
| 24.3 kΩ to GND              | 750             | 4.5                          |
| 57.6 kΩ to GND              | 750             | 6.5                          |
| 105 kΩ to GND               | 2000            | 4.5                          |
| 174 kΩ to GND               | 2000            | 6.5                          |
| Floating or pulled to VREG3 | 1100            | 4.5                          |

| Table 1. Overcurrent and Frequency Setting | Table 1. | Overcurrent | and Free | uency | Setting |
|--------------------------------------------|----------|-------------|----------|-------|---------|
|--------------------------------------------|----------|-------------|----------|-------|---------|



#### **OPERATION MODE**

The TPS53316 has 3 operation modes determined by PS connection as listed in Table 2. Each mode has two soft-start and power good delay options (1× and 4×). At start-up, the PS pin sources 10  $\mu$ A of current and then sense the voltage on this pin to determine the operation mode and soft-start time.

| PS PIN CONNECTION           | OPERATION MODE | AUTO-SKIP AT LIGHT LOAD | SOFT-START TIME |
|-----------------------------|----------------|-------------------------|-----------------|
| GND                         | FCCM           | No                      | 4 x             |
| 24.3 kΩ to GND              | HEF Mode       | Yes                     | 4 x             |
| 57.6 kΩ to GND              | HEF Mode       | Yes                     | 1 x             |
| 105 kΩ to GND               | DE Mode        | Yes                     | 1 x             |
| 174 kΩ to GND               | DE Mode        | Yes                     | 4 x             |
| Floating or pulled to VREG3 | FCCM           | No                      | 1 x             |

#### **Table 2. Operation Mode Selection**

In forced continuous conduction mode (FCCM), the high-side FET is ON during the on-time and low-side FET is ON during the off-time. The switching is synchronized to the internal clock thus the switching frequency is fixed.

In diode emulation mode (DE), the high-side FET is ON during the on-time and low-side FET is ON during the off-time until the inductor current reaches zero. An internal zero-crossing comparator detects the zero crossing of inductor current from positive to negative. When the inductor current reaches zero, the comparator sends a signal to the logic control and turns off the low-side FET.

When the load is increased, the inductor current is always positive and the zero-crossing comparator does not send a zero-crossing signal. The converter enters into continuous conduction mode (CCM) when no zero-crossing is detected for two consecutive PWM pulses. The switching is synchronized to the internal clock and the switching frequency is fixed.

In high-efficiency mode (HEF), the converter does not synchronize to internal clock during CCM. Instead, the PWM modulator determines the switching frequency. The operation in discontinuous conduction mode (DCM) is the same as DE mode.

In both DE and HEF modes, the device operates under CCM with fixed SW frequency if the load current is higher than half of the inductor ripple current. When the load current is decreased and seven consecutive zero-crossing events are detected, the device enters DCM and light load control is enabled. The on-pulse in DCM is designed to be 25% higher than CCM to provide hysteresis to avoid chattering between CCM and DCM.

The PS pins also set the soft-start time and power good start-up delay of the device. The nominal sort-start time is 400  $\mu$ s from the time V<sub>OUT</sub> = 0 V to when V<sub>OUT</sub> = 100%, and the nominal power good delay is 300  $\mu$ s from the time V<sub>OUT</sub> = 100% to when power good is asserted. When the PS pin is connected to GND directly or with a resistor with a value of 24.3 k $\Omega$  or 174 k $\Omega$ ., the soft-start time and power good delay is 4 times the nominal (1.6 ms for soft-start time and 1.2 ms for power good delay).



#### LIGHT LOAD OPERATION

In skip modes (DE and HEF), when the load current is less than half of inductor ripple current, the inductor current reaches zero by the end of OFF-Time. The light load control scheme then turns off the low-side MOSFET when inductor current reaches zero. Since there is no negative inductor current, the energy delivered to the load per switching cycle is increased compared to the normal PWM mode operation. The controller then reduces the switching frequency to maintain the output voltage regulation. The switching loss is reduced and thus efficiency is improved.

In both DE and HEF mode, when the load current decreases, the switching frequency also decreases continuously in discontinuous conduction mode (DCM). When the load current is 0 A, the minimum switching frequency is reached. It is also required that the difference between  $V_{VBST}$  and  $V_{SW}$  to be higher than 2.4 V to ensure the supply for high-side gate driver.



Figure 38. TPS53316 Operation Modes in Light and Heavy Load Conditions

#### FORCED CONTINUOUS CONDUCTION MODE

When the PS pin is grounded or greater than 2.2 V, the TPS53316 is operating in continuous conduction mode in both light and heavy load condition. In this mode, the switching frequency remains constant over the entire load range which is suitable for applications need tight control of switching frequency at a cost of lower efficiency at light load.

#### SOFT-START OPERATION

The soft-start operation reduces the inrush current during the start-up time. A slow rising reference is generated by the soft-start circuitry and send to the input of the error amplifier. When the soft-start ramp voltage is less than 600 mV, the error amplifier uses this ramp voltage as the reference. When the ramp voltage reaches 600 mV, the error amplifier switch to a fixed 600 mV reference. The typical soft-start time is 400  $\mu$ s for 1 × soft-start time setting and 1.6 ms for 4× the soft-start time setting.

#### POWER GOOD

The TPS53316 monitors the voltage on the FB pin. If the FB voltage is within 117% and 83% of the reference voltage, the power good signal remains high. If FB voltage is out of this window, power good pin is pulled low by the internal open drain output.

During start-up operation, the input voltage must be higher than 1 V in order to have valid power good logic, and the power good signal has 300  $\mu$ s(1.2 ms with 4x setting) delay after FB falling into the power good window. There is also 10- $\mu$ s delay during shut down after FB falling out of the power good window.



#### **UVLO FUNCTION**

The TPS53316 provides UVLO protection for input voltage. If the input voltage is higher than UVLO threshold voltage, the device starts up. When the voltage becomes lower than the threshold voltage minus the hysteresis, the device shuts off. The typical UVLO rising threshold is 2.8 V and the hysteresis is 130 mV.

A similar UVLO function is provided to the VREG3 pin. The typical UVLO rising threshold is 2.8V and the hysteresis is 75 mV for VREG3.

#### OVERCURRENT PROTECTION

The TPS53316 continuously monitors the current flowing through high-side and low-side MOSFETs. If the current through the high-side FET exceeds 6.8 A (or 4.5 A with 4.5 A setting), the high-side FET turns off and the low-side FET turns on. An OC counter starts to increment to count the occurrence of the overcurrent events. The converter shuts down immediately when the OC counter reaches 4. The OC counter resets if the detected current is less 6.8 A after an OC event.

Another set of overcurrent circuitry monitors the current through low-side FET. If the current through the low-side FET exceeds 7.5 A (or 5.1 A with 4.5 A setting), the overcurrent protection is engaged and turns off both high-side and low-side FETs immediately. The device is fully protected against overcurrent during both on-time and off-time.

After an OCP event, the device will attempt to restart after a hiccup delay (14.5 ms typcial). If the OC condition clears before restart, the device starts up normally. Otherwise the hiccup process repeats.

#### OVERVOLTAGE PROTECTION

The TPS53316 monitors the voltage divided feedback voltage to detect the overvoltage and undervoltage conditions. When the feedback voltage is greater than 117% of the reference, the high-side MOSFET turns off and the low-side MOSFET turns on. Then the output voltage drops and reaches the undervoltage threshold. At that point the low-side MOSFET turns off and the device enters high-impedance state.

#### UNDERVOLTAGE PROTECTION

When the feedback voltage is lower than 83% of the reference voltage, the undervoltage protection counter starts. If the feedback voltage remains lower than the undervoltage threshold voltage after 10  $\mu$ s, the device turns off both high-side and low-side MOSFETs and enters high-impedance state. After a hiccup delay (14.5 ms typical), the device attempts to restart. If the UV condition clears before restart, the device starts up normally. Otherwise the hiccup process repeats.

#### OVERTEMPERATURE PROTECTION

The TPS53316 continuously monitors the die temperature. If the die temperature exceeds the threshold value (140°C typical), the device shuts off. When the device is cooled to 40°C below the overtemperature threshold, it restarts and returns to normal operation.

#### OUTPUT DISCHARGE

When the EN pin is low, the TPS53316 discharges the output capacitors through an internal MOSFET switch between SW and GND while the high-side and low-side MOSFETs remain OFF. The typical discharge switch on resistance is  $60 \Omega$ . This function is disabled when the input voltage is less than 1 V.



#### EXTERNAL COMPONENTS SELECTION

#### Step One: Determine the Value of R1 and R2

The output voltage is programmed by the voltage-divider resistor, R1 and R2 shown in Figure 37. R1 is connected between VFB pin and the output, and R2 is connected between the VFB pin and GND. Recommended value for R1 is between 1 k $\Omega$  and 10 k $\Omega$ . Determine R2 using Equation 1.

$$R2 = \frac{0.6}{V_{OUT} - 0.6} \times R1$$
(1)

#### Steo Two: Choose the Inductor

The inductance value should be determined to give the ripple current of approximately 20% to 40% of maximum output current. The inductor ripple current is determined by Equation 2:

$$I_{L(ripple)} = \frac{1}{L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$
(2)

The inductor also must have a low DCR to achieve good efficiency, as well as enough room above peak inductor current before saturation.

#### Step Three: Choose the Output Capacitor(s)

The output capacitor selection is determined by output ripple and transient requirement. When operating in CCM, the output ripple has three components.  $V_{RIPPLE(C)}$  represents the ripple due to the output capacitance and is shown in Equation 4.

$$V_{\text{RIPPLE}} = V_{\text{RIPPLE}(C)} + V_{\text{RIPPLE}(\text{ESR})} + V_{\text{RIPPLE}(\text{ESL})}$$
(3)  
$$V_{\text{RIPPLE}(C)} = \frac{I_{\text{L(ripple)}}}{8 \times C_{\text{COUT}} \times f_{\text{OUT}}}$$
(4)

$$V_{\text{RIPPLE}} = I_{\text{Limple}} \times \text{ESR}$$
(4)

$$V_{RIPPLE(ESR)} = \frac{1}{L(ripple)} + \frac{1}{L(ripple)}$$
(5)

$$V_{\text{RIPPLE}(\text{ESL})} = \frac{V_{\text{IN}} \times \text{ESL}}{\text{L}}$$
(6)

When ceramic output capacitor is chosen, the ESL component is usually negligible. In the case when multiple output capacitors are used, the total ESR and ESL should be the equivalent of the all output capacitors in parallel.

When operating in DCM, the output ripple is dominated by the component determined by capacitance. It also varies with load current and can be expressed as shown in Equation 7.

$$V_{\text{RIPPLE}(\text{DCM})} = \frac{\left(\alpha \times I_{\text{L(ripple)}} - I_{\text{OUT}}\right)^{2}}{2 \times f_{\text{SW}} \times C_{\text{OUT}} \times I_{\text{L(ripple)}}}$$

where

• 
$$\alpha$$
 is the DCM on-time coefficient (typical value is 1.25) and can be expressed as  $\alpha = \frac{t_{ON(DCM)}}{t_{ON(CCM)}}$  (7)

Figure 39 illustrates the DCM output voltage ripple.

£

**NSTRUMENTS** 

**EXAS** 



Figure 39. Discontinuous Mode Output Voltage Ripple

#### **Step Four: Choose the Intput Capacitors**

The selection of input capacitor should be determined by the ripple current requirement. The ripple current generated by the converter needs to be absorbed by the input capacitors as well as the input source. The RMS ripple current from the converter can be expressed as shown in Equation 8.

$$I_{\text{IN(ripple)}} = I_{\text{OUT}} \times \sqrt{D \times (1 - D)}$$

where

٠

$$D = \frac{V_{OUT}}{V_{INI}}$$

(8)

D is the duty cycle and can be expressed as To minimize the ripple current drawn from the input source, sufficient input decoupling capacitors should be placed close to the device. The ceramic capacitor is recommended due to the low ESR and low ESL. The input

voltage ripple can be calculated as below when the total input capacitance is determined:  

$$V_{IN(ripple)} = \frac{I_{OUT} \times D}{f_{SW} \times C_{IN}}$$
(9)

#### **Compensation Design**

The TPS53316 employs voltage mode control. To effectively compensation the power stage and ensures fast transient response, Type III compensation is typically used.

The control to output transfer function can be described in Equation 10. 

$$G_{CO} = 4 \times \frac{1 + s \times C_{OUT} \times ESR}{1 + s \times \left(\frac{L}{DCR + R_{LOAD}} + C_{OUT} \times (ESR + DCR)\right) + s^2 \times L \times C_{OUT}}$$
(10)

The output LC filter introduces a double pole which can be calculated in Equation 11.

1.0.0

$$f_{DP} = \frac{1}{2 \times \pi \times \sqrt{L \times C_{OUT}}}$$
(11)

The ESR zero of can be calculated in Equation 12.

$$f_{\text{ESR}} = \frac{1}{2 \times \pi \times \text{ESR} \times C_{\text{OUT}}}$$
(12)



Figure 40 shows the configuration of Type III compensation and typical pole and zero locations. The following equations describe the compensator transfer function and poles and zeros of the Type III network.

$$G_{EA} = \frac{(1+s \times C1 \times (R1+R3))(1+s \times R4 \times C2)}{(s \times R1 \times (C2+C3)) \times (1+s \times C1 \times R3) \times (1+s \times R4 \frac{C2 \times C3}{C2+C3})}$$
(13)



# Figure 40. Type III Compensation Network Schematic

Figure 41. Type III Compensation Network Waveform

$$f_{P1} = 0$$

$$f_{P2} = \frac{1}{2 \times \pi \times R3 \times C1}$$

$$f_{P3} = \frac{1}{2 \times \pi \times R4 \times \left(\frac{C2 \times C3}{C2 + C3}\right)} \cong \frac{1}{2 \times \pi \times R4 \times C3}$$
(18)

The two zeros can be placed near the double pole frequency to cancel the response from the double pole. One pole can be used to cancel ESR zero, and the other non-zero pole can be placed at half switching frequency to attenuate the high frequency noise and switching ripple. Suitable values can be selected to achieve a compromise between high phase margin and fast response. A phase margin higher than 45° is required for stable operation.

For DCM operation, a C3 capacitor value between 56 pF and 150 pF is recommended for output capacitance between 20  $\mu$ F to 200  $\mu$ F.

#### TPS53316 SLUSAP5 – DECEMBER 2011

#### LAYOUT CONSIDERATIONS

Good layout is essential for stable power supply operation. Follow these guidelines for an efficient PCB layout:

- Separate the power ground and analog ground. Connect analog ground to GND plane with single via or a 0  $\Omega$  resistor at a quiet place.
- Use 4 vias to connect the thermal pad to power ground.
- Place VIN and VREG3 decoupling capacitors as close to the device as possible.
- Use wide traces for VIN, VOUT, PGND and SW. These nodes carry high-current and also serve as heat sinks.
- · Place feedback and compensation components as close to the device as possible.
- Keep analog signals (FB, COMP) away from noisy signals (SW, VBST).
- Refer to TPS53316 evaluation kit for a layout example.



Figure 42. Layout Guidelines



11-Apr-2013

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                 |              | (4)               |         |
| TPS53316RGTR     | ACTIVE | QFN          | RGT     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 3316              | Samples |
| TPS53316RGTT     | ACTIVE | QFN          | RGT     | 16   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 3316              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS53316RGTR                | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS53316RGTT                | QFN             | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

26-Jan-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS53316RGTR | QFN          | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS53316RGTT | QFN          | RGT             | 16   | 250  | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**



- Quad Flatpack, No-leads (QFN) package configuration. C. D.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



# RGT (S-PVQFN-N16)

### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.







- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated