











TPS3850-Q1

SBVS264 - JANUARY 2017

## TPS3850-Q1 Precision Voltage Supervisor with Programmable Window Watchdog Timer

#### Features

- AEC-Q100 Qualified with the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level 2
  - Device CDM ESD Classification Level C4B
- Input Voltage Range:  $V_{DD} = 1.6 \text{ V}$  to 6.5 V
- 0.8% Voltage Threshold Accuracy (Max)
- Low Supply Current:  $I_{DD} = 10 \mu A \text{ (typ)}$
- User-Programmable Watchdog Timeout
- User-Programmable Reset Delay
- Factory Programmed Precision Watchdog and **Reset Timers:** 
  - ±15% Accurate WDT and RST Delays
- Open-Drain Outputs
- Precision Over- and Undervoltage Monitoring:
  - Supports Common Rails from 0.9 V to 5.0 V
  - 4% and 7% Fault Windows Available
  - 0.5% Hysteresis
- Watchdog Disable Feature
- Available in a Small 3-mm × 3-mm, 10-Pin VSON Package

## 2 Applications

- Safety Critical Applications
- **Automotive Vision Systems**
- **Automotive ADAS Systems**
- **Telematics Control Units**
- FPGAs and ASICs
- Microcontrollers and DSPs

## 3 Description

The TPS3850-Q1 combines a precision voltage supervisor with a programmable window watchdog timer. The TPS3850-Q1 window comparator achieves 0.8% accuracy (-40°C to +125°C) for both overvoltage  $(V_{IT+(OV)})$  and undervoltage  $(V_{IT-(UV)})$ thresholds. The TPS3850-Q1 also includes accurate hysteresis on both thresholds, making the device ideal for use with tight tolerance systems. The supervisor RESET delay can be set by factoryprogrammed default delay settings, or programmed by an external capacitor. The factory-programmed RESET delay features a 15% accuracy, highprecision delay timing.

The TPS3850-Q1 includes a programmable window watchdog timer for a wide variety of applications. The dedicated watchdog output (WDO) enables increased resolution to help determine the nature of fault conditions. The window watchdog timeouts can be set by factory-programmed default delay settings, or programmed by an external capacitor. The watchdog can be disabled via logic pins to avoid undesired watchdog timeouts during the development process.

The TPS3850-Q1 is available in a small 3.00-mm x 3.00-mm, 10-pin VSON package. The TPS3850-Q1 features wettable flanks for easy optical inspection.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS3850-Q1  | VSON (10) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Typical Application Circuit**



## Overvoltage Threshold (V<sub>IT+(OV)</sub>) Accuracy vs Temperature





## **Table of Contents**

| 1 | Features 1                           |     | 7.4 Device Functional Modes                       | 21      |
|---|--------------------------------------|-----|---------------------------------------------------|---------|
| 2 | Applications 1                       | 8 / | Application and Implementation                    | 22      |
| 3 | Description 1                        |     | 8.1 Application Information                       | 22      |
| 4 | Revision History2                    |     | 8.2 Typical Applications                          | 27      |
| 5 | Pin Configuration and Functions      | 9 F | Power Supply Recommendations                      |         |
| 6 | Specifications4                      | 10  | Layout                                            | 33      |
| • | 6.1 Absolute Maximum Ratings 4       |     | 10.1 Layout Guidelines                            | 33      |
|   | 6.2 ESD Ratings                      |     | 10.2 Layout Example                               | 33      |
|   | 6.3 Recommended Operating Conditions | 11  | Device and Documentation Support                  | 34      |
|   | 6.4 Thermal Information              |     | 11.1 Device Support                               | 34      |
|   | 6.5 Electrical Characteristics       |     | 11.2 Documentation Support                        | 34      |
|   | 6.6 Timing Requirements              |     | 11.3 Receiving Notification of Documentation Upda | ates 34 |
|   | 6.7 Typical Characteristics          |     | 11.4 Community Resources                          | 34      |
| 7 | Detailed Description 13              |     | 11.5 Trademarks                                   | 35      |
| - | 7.1 Overview                         |     | 11.6 Electrostatic Discharge Caution              | 35      |
|   | 7.2 Functional Block Diagrams        |     | 11.7 Glossary                                     | 35      |
|   | 7.3 Feature Description              |     | Mechanical, Packaging, and Orderable nformation   | 35      |

## 4 Revision History

| DATE         | REVISION | NOTES            |
|--------------|----------|------------------|
| January 2017 | *        | Initial release. |



## 5 Pin Configuration and Functions

## DRC Package 3-mm × 3-mm VSON-10 Top View



## **Pin Functions**

|             | PIN |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| CRST        | 4   | I   | Programmable reset timeout pin. Connect a capacitor between this pin and GND to program the reset timeout period. This pin can also be connected by a 10-k $\Omega$ pullup resistor to VDD, or left unconnected (NC) for various factory-programmed reset timeout options; see the <i>CRST Delay</i> section. When using an external capacitor, use Equation 3 to determine the reset timeout.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| CWD         | 2   | I   | Programmable watchdog timeout input. Watchdog timeout is set by connecting a capacitor between this pin and ground. Furthermore, this pin can also be connected by a 10-kΩ resistor to VDD, or leaving unconnected (NC) further enables the selection of the preset watchdog timeouts; see the <i>Timing Requirements</i> table. When using a capacitor, the TPS3850-Q1 determines the window watchdog upper boundary with Equation 6. The lower watchdog boundary is set by the SET pins, see Table 6 and the <i>CWD Functionality</i> section for additional information.                                                                                                                                                                                                                                                                                                       |
| GND         | 5   | _   | Ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RESET       | 9   | 0   | Reset output. Connect $\overline{\text{RESET}}$ using a 1-k $\Omega$ to 100-k $\Omega$ resistor to VDD. $\overline{\text{RESET}}$ goes low when the voltage at the SENSE pin goes below the undervoltage threshold $(V_{\text{IT-(UV)}})$ or above the overvoltage threshold $(V_{\text{IT-(DV)}})$ . When the voltage level at the SENSE pin is within the normal operating range, the RESET timeout counter starts. At timer completion, $\overline{\text{RESET}}$ goes high. During startup, the state of $\overline{\text{RESET}}$ is undefined below the specified power-on-reset voltage $(V_{\text{POR}})$ . Above $V_{\text{POR}}$ , $\overline{\text{RESET}}$ goes low and remains low until the monitored voltage is within the correct operating range (between $V_{\text{IT-(UV)}}$ and $V_{\text{IT-(UV)}}$ ) and the $\overline{\text{RESET}}$ timeout is complete. |
| SENSE       | 10  | I   | SENSE input to monitor the voltage rail. Connect this pin to the supply rail that must be monitored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SET0        | 3   | I   | Logic input. SET0, SET1, and CWD select the watchdog window ratios, timeouts, and disable the watchdog; see the <i>Timing Requirements</i> table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SET1        | 6   | I   | Logic input. SET0, SET1, and CWD select the watchdog window ratios, timeouts, and disable the watchdog; see the <i>Timing Requirements</i> table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| VDD         | 1   | I   | Supply voltage pin. For noisy systems, connecting a 0.1-µF bypass capacitor is recommended.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| WDI         | 7   | ı   | Watchdog input. A falling transition (edge) must occur at this pin between the lower (t <sub>WDL(max)</sub> ) and upper (t <sub>WDU(min)</sub> ) window boundaries in order for WDO to not assert.  When the watchdog is not in use, the SETx pins can be used to disable the watchdog. The input at WDI is ignored when RESET or WDO are low (asserted) and also when the watchdog is disabled. If the watchdog is disabled, then WDI cannot be left unconnected and must be driven to either VDD or GND.                                                                                                                                                                                                                                                                                                                                                                        |
| WDO         | 8   | 0   | Watchdog output. Connect $\overline{\text{WDO}}$ with a 1-k $\Omega$ to 100-k $\Omega$ resistor to VDD. $\overline{\text{WDO}}$ goes low (asserts) when a watchdog timeout occurs. $\overline{\text{WDO}}$ only asserts when $\overline{\text{RESET}}$ is high. When a watchdog timeout occurs, $\overline{\text{WDO}}$ goes low (asserts) for the set $\overline{\text{RESET}}$ timeout delay (t <sub>RST</sub> ). When $\overline{\text{RESET}}$ goes low, $\overline{\text{WDO}}$ is in a high-impedance state.                                                                                                                                                                                                                                                                                                                                                                |
| Thermal pad |     | _   | Connect the thermal pad to a large-area ground plane. The thermal pad is internally connected to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Product Folder Links: TPS3850-Q1

# **STRUMENTS**

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                    |                                                   | MIN       | MAX                      | UNIT |
|------------------------------------|---------------------------------------------------|-----------|--------------------------|------|
| Supply voltage                     | VDD                                               | -0.3      | 7                        | V    |
| Output voltage                     | RESET, WDO                                        | -0.3      | 7                        | V    |
| Voltage renges                     | SET0, SET1, WDI, SENSE                            | -0.3      | 7                        | V    |
| Voltage ranges                     | CWD, CRST                                         | -0.3      | VDD + 0.3 <sup>(2)</sup> | V    |
| Output pin current                 | RESET, WDO                                        |           | ±20                      | mA   |
| Input current (all pins)           |                                                   |           | ±20                      | mA   |
| Continuous total power dissipation |                                                   | See Thern | nal Information          |      |
|                                    | Operating junction, T <sub>J</sub> <sup>(3)</sup> | -40       | 150                      |      |
| Temperature                        | Operating free-air, T <sub>A</sub> <sup>(3)</sup> | -40       | 150                      | °C   |
|                                    | Storage, T <sub>stg</sub>                         | -65       | 150                      |      |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                  | Flootroototic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±750  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    |                                | MIN                | NOM | MAX                 | UNIT      |
|--------------------|--------------------------------|--------------------|-----|---------------------|-----------|
| VDD                | Supply pin voltage             | 1.6                |     | 6.5                 | V         |
| V <sub>SENSE</sub> | Input pin voltage              | 0                  |     | 6.5                 | V         |
| $V_{SET0}$         | SET0 pin voltage               | 0                  |     | 6.5                 | V         |
| V <sub>SET1</sub>  | SET1 pin voltage               | 0                  |     | 6.5                 | V         |
| C <sub>CRST</sub>  | RESET delay capacitor          | 0.1 (1)            |     | 1000 <sup>(1)</sup> | nF        |
| CRST               | Pullup resistor to VDD         | 9                  | 10  | 11                  | $k\Omega$ |
| C <sub>CWD</sub>   | Watchdog timing capacitor      | 0.1 <sup>(2)</sup> |     | 1000 <sup>(2)</sup> | nF        |
| CWD                | Pullup resistor to VDD         | 9                  | 10  | 11                  | kΩ        |
| R <sub>PU</sub>    | Pullup resistor, RESET and WDO | 1                  | 10  | 100                 | kΩ        |
| I <sub>RST</sub>   | RESET pin current              |                    |     | 10                  | mA        |
| $I_{WDO}$          | Watchdog output current        |                    |     | 10                  | mA        |
| $T_{J}$            | Junction temperature           | -40                |     | 125                 | °C        |

Using a C<sub>CRST</sub> capacitor of 0.1 nF or 1000 nF gives a reset delay of 703 μs or 3.22 seconds, respectively.
 Using a C<sub>CWD</sub> capacitor of 0.1 nF or 1000 nF gives a t<sub>WDU(typ)</sub> of 62.74 ms or 77.45 seconds, respectively.

Submit Documentation Feedback

The absolute maximum rating is  $V_{DD}$  + 0.3 V or 7.0 V, whichever is smaller.

 $T_J = T_A$  as a result of the low dissipated power in this device.



#### 6.4 Thermal Information

|                        |                                              | TPS3850-Q1 |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DRC (VSON) | UNIT |
|                        |                                              | 10 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 47.6       | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 52.4       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 22.3       | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 1.4        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 22.4       | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 4.4        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

## 6.5 Electrical Characteristics

at 1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  6.5 V over the operating temperature range of  $-40^{\circ}$ C  $\leq$  T<sub>A</sub>, T<sub>J</sub>  $\leq$  +125°C (unless otherwise noted); the open-drain pullup resistors are 10 k $\Omega$  for each output; typical values are at T<sub>J</sub> = 25°C

|                                      | PARAMETER                                                | TEST CONDITIONS                                                                  | MIN                         | TYP  | MAX                         | UNIT |
|--------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------|------|-----------------------------|------|
| GENERAL (                            | CHARACTERISTICS                                          |                                                                                  |                             |      |                             |      |
| V <sub>DD</sub> <sup>(1)(2)(3)</sup> | Supply voltage                                           |                                                                                  | 1.6                         |      | 6.5                         | V    |
| I <sub>DD</sub>                      | Supply current                                           |                                                                                  |                             | 10   | 19                          | μΑ   |
| RESET FUN                            | CTION                                                    |                                                                                  | ı                           |      |                             |      |
| V <sub>POR</sub> (2)                 | Power-on-reset voltage                                   | $I_{RESET} = 15 \mu A, V_{OL(MAX)} = 0.25 V$                                     |                             |      | 0.8                         | V    |
| V <sub>UVLO</sub> <sup>(1)</sup>     | Undervoltage lockout voltage                             |                                                                                  |                             | 1.35 |                             | V    |
| V <sub>IT+(OV)</sub>                 | Overvoltage SENSE threshold accuracy, entering RESET     |                                                                                  | V <sub>IT+(nom)</sub> -0.8% |      | V <sub>IT+(nom)</sub> +0.8% |      |
| V <sub>IT-(UV)</sub>                 | Undervoltage SENSE threshold accuracy, entering RESET    |                                                                                  | V <sub>IT-(nom)</sub> -0.8% |      | V <sub>IT-(nom)</sub> +0.8% |      |
| V <sub>IT(ADJ)</sub>                 | Falling SENSE threshold voltage, adjustable version only |                                                                                  | 0.3968                      | 0.4  | 0.4032                      | V    |
| V <sub>HYST</sub>                    | Hysteresis voltage                                       |                                                                                  | 0.2%                        | 0.5% | 0.8%                        |      |
| I <sub>CRST</sub>                    | CRST pin charge current                                  | CRST = 0.5 V                                                                     | 337                         | 375  | 413                         | nA   |
| V <sub>CRST</sub>                    | CRST pin threshold voltage                               |                                                                                  | 1.192                       | 1.21 | 1.228                       | V    |
| WINDOW W                             | ATCHDOG FUNCTION                                         |                                                                                  |                             |      |                             |      |
| I <sub>CWD</sub>                     | CWD pin charge current                                   | CWD = 0.5 V                                                                      | 337                         | 375  | 413                         | nA   |
| $V_{CWD}$                            | CWD pin threshold voltage                                |                                                                                  | 1.192                       | 1.21 | 1.228                       | V    |
| $V_{OL}$                             | RESET, WDO output low                                    | VDD = 5 V, I <sub>SINK</sub> = 3 mA                                              |                             |      | 0.4                         | V    |
| $I_D$                                | RESET, WDO output leakage current                        | $VDD = 1.6 \text{ V}, V_{\overline{RESET}} = V_{\overline{WDO}} = 6.5 \text{ V}$ |                             |      | 1                           | μΑ   |
| $V_{IL}$                             | Low-level input voltage (SET0, SET1)                     |                                                                                  |                             |      | 0.25                        | V    |
| V <sub>IH</sub>                      | High-level input voltage (SET0, SET1)                    |                                                                                  | 0.8                         |      |                             | V    |
| $V_{IL(WDI)}$                        | Low-level input voltage (WDI)                            |                                                                                  |                             |      | $0.3 \times V_{DD}$         | V    |
| V <sub>IH(WDI)</sub>                 | High-level input voltage (WDI)                           |                                                                                  | 0.8 × V <sub>DD</sub>       |      |                             | V    |
|                                      | CENCE pio idlo current                                   | TPS3850Xyy(y), V <sub>SENSE</sub> = 5.0 V,<br>VDD = 3.3 V                        |                             | 2.1  | 2.5                         | μA   |
| ISENSE                               | SENSE pin idle current                                   | TPS3850H01 only, V <sub>SENSE</sub> = 5.0 V,<br>VDD = 3.3 V                      | -50                         |      | 50                          | nA   |

Product Folder Links: TPS3850-Q1

When  $V_{DD}$  falls below  $V_{UVLO}$ ,  $\overline{RESET}$  is driven low. When  $V_{DD}$  falls below  $V_{POR}$ ,  $\overline{RESET}$  and  $\overline{WDO}$  are undefined. During power-on,  $V_{DD}$  must be a minimum 1.6 V for at least 300  $\mu$ s before the output corresponds to the SENSE voltage.



# **STRUMENTS**

## 6.6 Timing Requirements

at 1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  6.5 V over the operating temperature range of  $-40^{\circ}\text{C} \leq$  T<sub>A</sub>, T<sub>J</sub>  $\leq$  +125°C (unless otherwise noted); the open-drain pullup resistors are 10 k $\Omega$  for each output; typical values are at T<sub>J</sub> = 25°C

|                       |                                      |                                                                     | MIN               | TYP       | MAX    | UNIT |
|-----------------------|--------------------------------------|---------------------------------------------------------------------|-------------------|-----------|--------|------|
| GENERA                | L                                    |                                                                     |                   |           |        |      |
| t <sub>INIT</sub>     | CWD, CRST pin evaluation             | period                                                              |                   | 381       |        | μs   |
| t <sub>SET</sub>      | Time required between char           | nging the SET0 and SET1 pins                                        |                   | 500       |        | μs   |
|                       | SET0, SET1 pin setup time            |                                                                     |                   | 1         |        | μs   |
|                       | Startup delay <sup>(1)</sup>         |                                                                     |                   | 300       |        | μs   |
| RESET F               | UNCTION                              |                                                                     |                   |           |        |      |
|                       | Deset times at a sais d              | CRST = NC                                                           | 170               | 200       | 230    | ms   |
| t <sub>RST</sub>      | Reset timeout period                 | CRST = 10 k $\Omega$ to VDD                                         | 8.5               | 10        | 11.5   | ms   |
|                       | V to DECET dolors                    | VDD = 5 V, V <sub>SENSE</sub> = V <sub>IT+(OV)</sub> + 2.5%         |                   | 35        |        |      |
| t <sub>RST-DEL</sub>  | V <sub>SENSE</sub> to RESET delay    | $VDD = 5 \text{ V}, \text{ V}_{SENSE} = \text{V}_{IT-(UV)} - 2.5\%$ |                   | 17        |        | μs   |
| WINDOW                | WATCHDOG FUNCTION                    |                                                                     |                   |           |        |      |
|                       | Window watchdog ratio of             | CWD = programmable, SET0 = 0, SET1 = 0 <sup>(2)</sup>               |                   | 1/8       |        |      |
| WD ratio              | lower boundary to upper<br>boundary  | CWD = programmable, SET0 = 1, SET1 = 1 <sup>(2)</sup>               |                   | 1/2       |        |      |
|                       |                                      | CWD = programmable, SET0 = 0, SET1 = $1^{(2)(3)}$                   |                   | 3/4       |        |      |
|                       | Window watchdog lower boundary       | CWD = NC, SET0 = 0, SET1 = 0                                        | 19.1              | 22.5      | 25.9   | ms   |
|                       |                                      | CWD = NC, SET0 = 0, SET1 = 1                                        | 1.48              | 1.85      | 2.22   | ms   |
|                       |                                      | CWD = NC, SET0 = 1, SET1 = 0                                        | Watchdog disabled |           | led    |      |
|                       |                                      | CWD = NC, SET0 = 1, SET1 = 1                                        | 680               | 800       | 920    | ms   |
| t <sub>WDL</sub>      |                                      | CWD = 10 k $\Omega$ to VDD, SET0 = 0, SET1 = 0                      | 7.65              | 9.0       | 10.35  | ms   |
|                       |                                      | CWD = 10 k $\Omega$ to VDD, SET0 = 0, SET1 = 1                      | 7.65              | 9.0       | 10.35  | ms   |
|                       |                                      | CWD = 10 k $\Omega$ to VDD, SET0 = 1, SET1 = 0                      | Watchdog disabled |           | led    |      |
|                       |                                      | CWD = 10 k $\Omega$ to VDD, SET0 = 1, SET1 = 1                      | 1.48              | 1.85      | 2.22   | ms   |
|                       |                                      | CWD = NC, SET0 = 0, SET1 = 0                                        | 46.8              | 55.0      | 63.3   | ms   |
|                       |                                      | CWD = NC, SET0 = 0, SET1 = 1                                        | 23.375            | 27.5      | 31.625 | ms   |
|                       |                                      | CWD = NC, SET0 = 1, SET1 = 0                                        | Watch             | dog disab | led    |      |
|                       | Window watchdog upper                | CWD = NC, SET0 = 1, SET1 = 1                                        | 1360              | 1600      | 1840   | ms   |
| t <sub>WDU</sub>      | boundary                             | CWD = 10 k $\Omega$ to VDD, SET0 = 0, SET1 = 0                      | 92.7              | 109.0     | 125.4  | ms   |
|                       |                                      | CWD = 10 k $\Omega$ to VDD, SET0 = 0, SET1 = 1                      | 165.8             | 195.0     | 224.3  | ms   |
|                       |                                      | CWD = 10 k $\Omega$ to VDD, SET0 = 1, SET1 = 0                      | Watchdog disabled |           |        |      |
|                       |                                      | CWD = 10 k $\Omega$ to VDD, SET0 = 1, SET1 = 1                      | 9.35              | 11.0      | 12.65  | ms   |
| t <sub>WD-setup</sub> | Setup time required for the cenabled | device to respond to changes on WDI after being                     |                   | 150       |        | μs   |
|                       | Minimum WDI pulse duration           | า                                                                   |                   | 50        |        | ns   |
| t <sub>WD-del</sub>   | WDI to WDO delay                     |                                                                     |                   | 50        |        | ns   |

During power-on,  $V_{DD}$  must be a minimum 1.6 V for at least 300  $\mu s$  before the output corresponds to the SENSE voltage. 0 refers to  $V_{SET} \le V_{IL}$ , 1 refers to  $V_{SET} \ge V_{IH}$ .

Submit Documentation Feedback

If this watchdog ratio is used, then  $t_{WDL(max)}$  can overlap  $t_{WDU(min)}$ .





(1) See Figure 2 for WDI timing requirements.

Figure 1. Timing Diagram



Figure 2. TPS3850-Q1 Window Watchdog Timing





Figure 3. Changing SET0 and SET1 Pins

# TEXAS INSTRUMENTS

## 6.7 Typical Characteristics

all curves are taken at  $T_A = 25^{\circ}C$  with 1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  6.5 V (unless otherwise noted)





## **Typical Characteristics (continued)**

all curves are taken at  $T_A = 25^{\circ}C$  with 1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  6.5 V (unless otherwise noted)



# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

all curves are taken at  $T_A = 25^{\circ}C$  with 1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  6.5 V (unless otherwise noted)



## 7 Detailed Description

#### 7.1 Overview

www.ti.com

The TPS3850-Q1 is a high-accuracy voltage supervisor with an integrated watchdog timer. This device includes a precision voltage supervisor with both overvoltage ( $V_{\text{IT+(OV)}}$ ) and undervoltage ( $V_{\text{IT-(UV)}}$ ) thresholds that achieve 0.8% accuracy over the specified temperature range of -40°C to +125°C. In addition, the TPS3850-Q1 includes accurate hysteresis on both thresholds, making the device ideal for use with tight tolerance systems where voltage supervisors must ensure a RESET before the minimum and maximum supply tolerance of the microprocessor or system-on-a-chip (SoC) is reached.

### 7.2 Functional Block Diagrams



NOTE:  $R_{TOTAL} = R_1 + R_2 + R_3 = 4.5 \text{ M}\Omega$ .

Figure 22. Fixed Version Block Diagram

# TEXAS INSTRUMENTS

## **Functional Block Diagrams (continued)**



Figure 23. Adjustable Version Block Diagram

#### 7.3 Feature Description

#### 7.3.1 CRST

The CRST pin provides the user the functionality of both high-precision, factory-programmed, reset delay timing options and user-programmable, reset delay timing. The CRST pin can be pulled up to VDD through a resistor, have an external capacitor to ground, or can be left unconnected. The configuration of the CRST pin is reevaluated by the device every time the voltage on the SENSE line enters the valid window ( $V_{\text{IT+(UV)}} < V_{\text{SENSE}} < V_{\text{IT-(OV)}}$ ). The pin evaluation is controlled by an internal state machine that determines which option is connected to the CRST pin. The sequence of events takes 381  $\mu$ s ( $t_{\text{INIT}}$ ) to determine if the CRST pin is left unconnected, pulled up through a resistor, or connected to a capacitor. If the CRST pin is being pulled up to VDD, then a 10-k $\Omega$  pullup resistor is required.

## 7.3.2 **RESET**

The  $\overline{\text{RESET}}$  pin features a programmable reset delay time that can be adjusted from 703 µs to 3.22 seconds when using adjustable capacitor timing.  $\overline{\text{RESET}}$  is an open-drain output that should be pulled up through a 1-k $\Omega$  to 100-k $\Omega$  pullup resistor. When  $V_{DD}$  is above  $V_{DD(min)}$ ,  $\overline{\text{RESET}}$  remains high (not asserted) when the SENSE voltage is between the positive threshold ( $V_{\text{IT-(OV)}}$ ) and the negative threshold ( $V_{\text{IT-(UV)}}$ ). If SENSE falls below  $V_{\text{IT-(UV)}}$  or rises above  $V_{\text{IT+(OV)}}$ , then  $\overline{\text{RESET}}$  is asserted, driving the  $\overline{\text{RESET}}$  pin to a low-impedance state. When SENSE comes back into the valid window, a  $\overline{\text{RESET}}$  delay circuit is enabled that holds  $\overline{\text{RESET}}$  low for a

Submit Documentation Feedback



## Feature Description (continued)

specified reset delay period (t<sub>RST</sub>). This t<sub>RST</sub> period is determined by what is connected to the CRST pin; see Figure 30. When the reset delay has elapsed, the RESET pin goes to a high-impedance state and uses a pullup resistor to hold RESET high. The pullup resistor must be connected to the proper voltage rail to allow other devices to be connected at the correct interface voltage. To ensure proper voltage levels, give some consideration when choosing the pullup resistor values. The pullup resistor value is determined by output logic low voltage (V<sub>OL</sub>), capacitive loading, and leakage current (I<sub>D</sub>); see the *CRST Delay* section for more information.

## 7.3.3 Over- and Undervoltage Fault Detection

The TPS3850-Q1 features both overvoltage detection and undervoltage detection. This detection is achieved through the combination of two comparators with a precision voltage reference and a trimmed resistor divider (fixed versions only). The SENSE pin is used to monitor the critical voltage rail; this configuration optimizes device accuracy because all resistor tolerances are accounted for in the accuracy and performance specifications. Both comparators also include built-in hysteresis that provides some noise immunity and ensures stable operation. If the voltage on the SENSE pin drops below  $V_{IT-(UV)}$ , then  $\overline{RESET}$  is asserted (driven low). When the voltage on the SENSE pin is between the positive and negative threshold voltages, RESET deasserts after the user-defined RESET delay time, as shown in Figure 24.

The SENSE input can vary from GND to 6.5 V, regardless of the device supply voltage used. Although not required in most cases, for noisy applications, good analog-design practice is to place a 1-nF to 100-nF bypass capacitor at the SENSE pin in order to reduce sensitivity to transient voltages on the monitored signal.



Figure 24. Window Comparator Timing Diagram

#### 7.3.4 Adjustable Operation Using the TPS3850H01Q1

The adjustable version (TPS3850H01Q1) can be used to monitor any voltage rail down to 0.4 V using the circuit illustrated in Figure 25. When using the TPS3850H01Q1, the device does not function as a window comparator; instead, the device only monitors the undervoltage threshold. To monitor a user-defined voltage, the target threshold voltage for the monitored supply (V<sub>MON</sub>) and the resistor divider values can be calculated by using Equation 1 and Equation 2, respectively:

$$V_{MON} = V_{IT(ADJ)} \times \left(1 + \frac{R_1}{R_2}\right) \tag{1}$$

Equation 1 can be used to calculate either the negative threshold or the positive threshold by replacing V<sub>ITx</sub> with either  $V_{ITN}$  or  $V_{ITN} + V_{HYST}$ , respectively.

$$R_{TOTAL} = R_1 + R_2 \tag{2}$$

Large resistor values minimize current consumption; however, the input bias current of the device degrades accuracy if the current through the resistors is too low. Therefore, choosing an R<sub>TOTAL</sub> value so that the current through the resistor divider is at least 100 times larger than the maximum SENSE pin current (I<sub>SENSE</sub>) ensures a good degree of accuracy; see the Optimizing Resistor Dividers at a Comparator Input (SLVA450) for more details on sizing input resistors.

## TEXAS INSTRUMENTS

#### **Feature Description (continued)**



Copyright © 2016, Texas instruments incorporated

Figure 25. Adjustable Voltage Monitor

#### 7.3.5 Window Watchdog

#### 7.3.5.1 SET0 and SET1

When changing the SET0 or SET1 pins, there are two cases to consider: enabling and disabling the watchdog, and changing the SET0 or SET1 pins when the watchdog is enabled. In case 1 where the watchdog is being enabled or disabled, the changes take effect immediately. However, in case 2, a RESET event must occur in order for the changes to take place.

#### 7.3.5.1.1 Enabling the Window Watchdog

The TPS3850-Q1 features the ability to enable and disable the watchdog timer. This feature allows the user to start with the watchdog timer disabled and then enable the watchdog timer using the SET0 and SET1 pins. The ability to enable and disable the watchdog is useful to avoid undesired watchdog trips during initialization and shutdown. When the SETx pins are changed to disable the watchdog timer, changes on the pins are responded to immediately (as shown in Figure 26). When the watchdog goes from disabled to enabled, there is a 150  $\mu$ s ( $t_{WD-setup}$ ) transition period where the device does not respond to changes on WDI. After this 150- $\mu$ s period, the device begins to respond to changes on WDI again.



Figure 26. Enabling the Watchdog Timer

Submit Documentation Feedback



## **Feature Description (continued)**

#### 7.3.5.1.2 Disabling the Watchdog Timer When Using the CRST Capacitor

When using the TPS3850-Q1 with fixed timing options, if the watchdog is disabled and reenabled while  $\overline{WDO}$  is asserted (logic low) the watchdog performs as described in the *Enabling the Window Watchdog* section. However, if there is a capacitor on the CRST pin, and the watchdog is disabled and reenabled when  $\overline{WDO}$  is asserted (logic low), then the watchdog behaves as shown in Figure 27. When the watchdog is disabled,  $\overline{WDO}$  goes high impedance (logic high). However, when the watchdog is enabled again, the  $t_{RST}$  period must expire before the watchdog resumes normal operation.



NOTE: There is no WDI signal in this figure, WDI is always at GND.

Figure 27. Enabling and Disabling the Watchdog Timer During a WDO Reset Event

# TEXAS INSTRUMENTS

## **Feature Description (continued)**

#### 7.3.5.1.3 SET0 and SET1 During Normal Watchdog Operation

The SET0 and SET1 pins can be used to control the window watchdog ratio of the lower boundary to the upper boundary. There are four possible modes for the watchdog (see Table 6): disabled, 1:8 ratio, 3:4 ratio, and 1:2 ratio. If SET0 = 1 and SET1 = 0, then the watchdog is disabled. When the watchdog is disabled,  $\overline{\text{WDO}}$  does not assert and the TPS3850-Q1 functions as a normal supervisor. The SET0 and SET1 pins can be changed when the device is operational, but cannot be changed at the same time. If these pins are changed when the device is operational, then there must be a 500- $\mu$ s ( $t_{\text{SET}}$ ) delay between switching the two pins. If SET0 and SET1 are used to change the reset timing, then a reset event must occur before the new timing condition is latched. This reset can be triggered by SENSE rising above  $V_{\text{IT+(OV)}}$  or below  $V_{\text{IT-(UV)}}$ , or by bringing  $V_{\text{DD}}$  below  $V_{\text{UVLO}}$ . Figure 28 shows how the SET0 and SET1 pins do not change the watchdog timing option until a reset event has occurred.



Figure 28. Changing SET0 and SET1 Pins

8 Submit Documentation Feedback



## **Feature Description (continued)**

### 7.3.6 Window Watchdog Timer

This section provides information for the window watchdog modes of operation. A window watchdog is typically employed in safety-critical applications where a traditional watchdog timer is inadequate. In a traditional watchdog, there is a maximum time in which a pulse must be issued to prevent the reset from occurring. However, in a window watchdog the pulse must be issued between a maximum lower window time  $(t_{WDL(max)})$  and the minimum upper window time  $(t_{WDL(min)})$  set by the CWD pin and the SET0 and SET1 pins. Table 6 describes how  $t_{WDL}$  can be used to calculate the timing of  $t_{WDL}$ . The  $t_{WDL}$  timing can also be changed by adjusting the SET0 and SET1 pins. Figure 29 shows the valid region for a WDI pulse to be issued to prevent the WDO from being triggered and being pulled low.



Figure 29. TPS3850-Q1 Window Watchdog Timing

## **INSTRUMENTS**

## Feature Description (continued)

#### 7.3.6.1 CWD

The CWD pin provides the user the functionality of both high-precision, factory-programmed watchdog timing options and user-programmable watchdog timing. The TPS3850-Q1 features three options for setting the watchdog window: connecting a capacitor to the CWD pin, connecting a pullup resistor to VDD, and leaving the CWD pin unconnected. The configuration of the CWD pin is evaluated by the device every time V<sub>SENSE</sub> enters the valid window  $(V_{\text{IT+(UV)}} < V_{\text{SENSE}} < V_{\text{IT-(OV)}})$ . The pin evaluation is controlled by an internal state machine that determines which option is connected to the CWD pin. The sequence of events takes 381  $\mu$ s ( $t_{\text{INIT}}$ ) to determine if the CWD pin is left unconnected, pulled up through a resistor, or connected to a capacitor. If the CWD pin is being pulled up to VDD using a pullup resistor, then a 10-k $\Omega$  resistor is required.

## 7.3.6.2 WDI Functionality

WDI is the watchdog timer input that controls the WDO output. The WDI input is triggered by the falling edge of the input signal. For the first pulse, the watchdog functions as a traditional watchdog timer; thus, the first pulse must be issued before two lambda first pulse, to ensure proper functionality of the watchdog timer, always issue the WDI pulse within the window of  $t_{WDL(max)}$  and  $t_{WDU(min)}$ . If the pulse is issued in this region, then WDO remains unasserted. Otherwise, the device asserts WDO, putting the WDO pin into a low-impedance state.

The watchdog input (WDI) is a digital pin. In order to ensure there is no increase in I<sub>DD</sub>, drive the WDI pin to either VDD or GND at all times. Putting the pin to an intermediate voltage can cause an increase in supply current (IDD) because of the architecture of the digital logic gates. When RESET is asserted, the watchdog is disabled and all signals input to WDI are ignored. When RESET is no longer asserted, the device resumes normal operation and no longer ignores the signal on WDI. If the watchdog is disabled, drive the WDI pin to either VDD or GND.

## 7.3.6.3 WDO Functionality

The TPS3850-Q1 features a window watchdog timer with an independent watchdog output (WDO). The independent watchdog output provides the flexibility to flag a fault in the watchdog timing without performing an entire system reset. When RESET is not asserted (high), the WDO signal maintains normal operation. When asserted, WDO remains down for t<sub>RST</sub>. When the RESET signal is asserted (low), the WDO pin goes to a highimpedance state. When RESET is unasserted, the window watchdog timer resumes normal operation and WDO can be used again.

Product Folder Links: TPS3850-Q1



#### 7.4 Device Functional Modes

Table 1 summarizes the functional modes of the TPS3850-Q1.

**Table 1. Device Functional Modes** 

| VDD                             | WDI                                                                      | WDO  | SENSE                                                    | RESET     |
|---------------------------------|--------------------------------------------------------------------------|------|----------------------------------------------------------|-----------|
| $V_{DD} < V_{POR}$              | _                                                                        | _    | _                                                        | Undefined |
| $V_{POR} \le V_{DD} < V_{UVLO}$ | Ignored                                                                  | High | _                                                        | Low       |
|                                 | Ignored                                                                  | High | V <sub>SENSE</sub> < V <sub>IT+(UV)</sub> <sup>(1)</sup> | Low       |
|                                 | Ignored                                                                  | High | V <sub>SENSE</sub> > V <sub>IT-(OV)</sub> <sup>(1)</sup> | Low       |
| $V_{DD} \ge V_{DD(min)}$        | $t_{\text{WDL(max)}} \le t_{\text{pulse}}^{(2)} \le t_{\text{WDU(min)}}$ | High | $V_{IT-(UV)} < V_{SENSE} < V_{IT+(OV)}^{(3)}$            | High      |
|                                 | $t_{\text{WDL(max)}} > t_{\text{pulse}}^{(2)}$                           | Low  | $V_{IT-(UV)} < V_{SENSE} < V_{IT+(OV)}^{(3)}$            | High      |
|                                 | $t_{\text{WDU(min)}} < t_{\text{pulse}}^{(2)}$                           | Low  | $V_{IT-(UV)} < V_{SENSE} < V_{IT+(OV)}^{(3)}$            | High      |

- (1) When V<sub>SENSE</sub> has not entered the valid window.
- (2) Where t<sub>pulse</sub> is the time between falling edges on WDI.
- (3) When V<sub>SENSE</sub> is in the valid window.

## 7.4.1 $V_{DD}$ is Below $V_{POR}$ ( $V_{DD} < V_{POR}$ )

When  $V_{DD}$  is less than  $V_{POR}$ ,  $\overline{RESET}$  is undefined and can be either high or low. The state of  $\overline{RESET}$  largely depends on the load that the  $\overline{RESET}$  pin is experiencing.

## 7.4.2 Above Power-On-Reset But Less Than UVLO $(V_{POR} \le V_{DD} < V_{UVLO})$

When  $V_{DD}$  is less than  $V_{UVLO}$ , and greater than o<u>r equal</u> to  $V_{POR}$ , the  $\overline{RESET}$  signal is asserted (logic low) regardless of the voltage on the SENSE pin. When  $\overline{RESET}$  is asserted, the watchdog output  $\overline{WDO}$  is in a high-impedance state regardless of the WDI signal that is input to the device.

## 7.4.3 Above UVLO But Less Than $V_{DD(min)}$ ( $V_{UVLO} \le V_{DD} < V_{DD(min)}$ )

When  $V_{DD}$  is less than  $V_{DD(min)}$  and greater than or equal to  $V_{UVLO}$ , the  $\overline{RESET}$  signal responds to changes on the SENSE pin, but the accuracy can be degraded.

## 7.4.4 Normal Operation $(V_{DD} \ge V_{DD(min)})$

When  $V_{DD}$  is greater than or equal to  $V_{DD(min)}$ , the  $\overline{RESET}$  signal is determined by  $V_{SENSE}$ . When  $\overline{RESET}$  is asserted, WDO goes to a high-impedance state. WDO is then pulled high through the pullup resistor.

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The following sections describe in detail proper device implementation, depending on the final application requirements.

#### 8.1.1 CRST Delay

The TPS3850-Q1 features three options for setting the reset delay ( $t_{RST}$ ): connecting a capacitor to the CRST pin, connecting a pullup resistor to VDD, and leaving the CRST pin unconnected. Figure 30 shows a schematic drawing of all three options. To determine which option is connected to the CRST pin, an internal state machine controls the internal pulldown device and measures the pin voltage. This sequence of events takes 381  $\mu$ s ( $t_{INIT}$ ) to determine which timing option is used. Every time RESET is asserted, the state machine determines what is connected to the pin.



Figure 30. CRST Charging Circuit

#### 8.1.1.1 Factory-Programmed Reset Delay Timing

To use the factory-programmed timing options, the CRST pin must either be left unconnected or pulled up to VDD through a  $10-k\Omega$  pullup resistor. Using these options enables a high-precision, 15% accurate reset delay timing, as shown in Table 2.

Table 2. Reset Delay Time for Factory-Programmed Reset Delay Timing

| CRST                | RESET DELAY TIME (t <sub>RST</sub> ) |     |      | UNIT |
|---------------------|--------------------------------------|-----|------|------|
| CRSI                | MIN                                  | TYP | MAX  | UNII |
| NC                  | 170                                  | 200 | 230  | ms   |
| 10 $k\Omega$ to VDD | 8.5                                  | 10  | 11.5 | ms   |

Product Folder Links: TPS3850-Q1

22

#### 8.1.1.2 Programmable Reset Delay Timing

The TPS3850-Q1 uses a CRST pin charging current ( $I_{CRST}$ ) of 375 nA. When using an external capacitor, the rising RESET delay time can be set to any value between 700 µs ( $C_{CRST}$  = 100 pF) and 3.2 seconds ( $C_{CRST}$  = 1 µF). The typical ideal capacitor value needed for a given delay time can be calculated using Equation 3, where  $C_{CRST}$  is in microfarads and  $I_{RST}$  is in seconds:

$$t_{RST} = 3.22 \times C_{CRST} + 0.000381$$
 (3)

To calculate the minimum and maximum-reset delay time use Equation 4 and Equation 5, respectively.

$$t_{RST(min)} = 2.8862 \times C_{CRST} + 0.000324$$
 (4)

$$t_{RST(max)} = 3.64392 \times C_{CRST} + 0.000438$$
 (5)

The slope of Equation 3 is determined by the time the CRST charging current ( $I_{CRST}$ ) takes to charge the external capacitor up to the CRST comparator threshold voltage ( $V_{CRST}$ ). When RESET is asserted, the capacitor is discharged through the internal CRST pulldown resistor. When the RESET conditions are cleared, the internal precision current source is enabled and begins to charge the external capacitor; when  $V_{CRST} = 1.21 \text{ V}$ , RESET is unasserted. Note that in order to minimize the difference between the calculated RESET delay time and the actual RESET delay time, use a use a high-quality ceramic dielectric COG, X5R, or X7R capacitor and minimize parasitic board capacitance around this pin. Table 3 lists the reset delay time ideal capacitor values for  $C_{CRST}$ .

**RESET DELAY TIME (t<sub>RST</sub>)** UNIT C<sub>CRST</sub> MIN<sup>(1)</sup> **TYP MAX**<sup>(1)</sup> 100 pF 0.61 0.70 0.80 ms 1 nF 4.08 3.21 3.61 ms 10 nF 36.8 29.2 32.6 ms 100 nF 289 323 364 ms 1 μF 3227 3644 2886 ms

Table 3. Reset Delay Time for Common Ideal Capacitor Values

## 8.1.2 CWD Functionality

The TPS3850-Q1 features three options for setting the watchdog window: connecting a capacitor to the CWD pin, connecting a pullup resistor to VDD, and leaving the CWD pin unconnected. Figure 31 shows a schematic drawing of all three options. If this pin is connected to VDD through a  $10-k\Omega$  pullup resistor or left unconnected (high impedance), then the factory-programmed watchdog timeouts are enabled; see the *Timing Requirements* table. Otherwise, the watchdog timeout can be adjusted by placing a capacitor from the CWD pin to ground.



Figure 31. CWD Charging Circuit

Product Folder Links: TPS3850-Q1

Submit Documentation Feedback

<sup>(1)</sup> Minimum and maximum values are calculated using ideal capacitors.

## TEXAS INSTRUMENTS

## 8.1.2.1 Factory-Programmed Timing Options

If using the factory-programmed timing options (listed in Table 4), the CWD pin must either be unconnected or pulled up to VDD through a  $10-k\Omega$  pullup resistor. Using these options enables high-precision, factory programmed watchdog timing.

**Table 4. Factory-Programmed Watchdog Timing** 

| INPUT        |      |      | WATCHDOG LOWER BOUNDARY (t <sub>WDL</sub> ) |              |       | WATCHDOG UP | UNIT  |        |      |
|--------------|------|------|---------------------------------------------|--------------|-------|-------------|-------|--------|------|
| CWD          | SET0 | SET1 | MIN                                         | TYP          | MAX   | MIN         | TYP   | MAX    | UNIT |
| No           | 0    | 0    | 19.1                                        | 22.5         | 25.9  | 46.8        | 55.0  | 63.3   | ms   |
|              | 0    | 1    | 1.48                                        | 1.85         | 2.22  | 23.375      | 27.5  | 31.625 | ms   |
| NC           | 1    | 0    | Watch                                       | dog disabled |       | Watch       |       |        |      |
|              | 1    | 1    | 680                                         | 800          | 920   | 1360        | 1600  | 1840   | ms   |
|              | 0    | 0    | 7.65                                        | 9.0          | 10.35 | 92.7        | 109.0 | 125.4  | ms   |
| 10 kΩ to VDD | 0    | 1    | 7.65                                        | 9.0          | 10.35 | 165.8       | 195.0 | 224.3  | ms   |
|              | 1    | 0    | Watchdog disabled                           |              |       | Watch       |       |        |      |
|              | 1    | 1    | 1.48                                        | 1.85         | 2.22  | 9.35        | 11.0  | 12.65  | ms   |

## 8.1.2.2 Adjustable Capacitor Timing

Adjustable capacitor timing is achievable by connecting a capacitor to the CWD pin. If a capacitor is connected to CWD, then a 375-nA, constant-current source charges  $C_{CWD}$  until  $V_{CWD}$  = 1.21 V. The TPS3850-Q1 determines the window watchdog upper boundary with the formula given in Equation 6, where  $C_{CWD}$  is in microfarads and  $t_{WDLI}$  is in seconds.

$$t_{WDU(typ)} = 77.4 \times C_{CWD} + 0.055$$
 (6)

The TPS3850-Q1 is designed and tested using  $C_{CWD}$  capacitors between 100 pF and 1  $\mu$ F. Note that Equation 6 is for ideal capacitors; capacitor tolerances cause the actual device timing to vary. For the most accurate timing, use ceramic capacitors with COG dielectric material. As shown in Table 5, when using the minimum capacitor of 100 pF, the watchdog upper boundary is 62.74 ms; whereas with a 1- $\mu$ F capacitor, the watchdog upper boundary is 77.455 seconds. If a  $C_{CWD}$  capacitor is used, Equation 6 can be used to set  $t_{WDU}$  the window watchdog upper boundary. The window watchdog lower boundary is dependent on the SET0 and SET1 pins because these pins set the window watchdog ratio of the lower boundary to upper boundary; Table 6 shows how  $t_{WDU}$  can be used to calculate  $t_{WDL}$  based on the SET0 and SET1 pins.

Table 5. two Values for Common Ideal Capacitor Values

| 6                | WATCHDOG U         | LINIT |                    |      |
|------------------|--------------------|-------|--------------------|------|
| C <sub>CWD</sub> | MIN <sup>(1)</sup> | TYP   | MAX <sup>(1)</sup> | UNIT |
| 100 pF           | 53.32              | 62.74 | 72.15              | ms   |
| 1 nF             | 112.5              | 132.4 | 152.2              | ms   |
| 10 nF            | 704                | 829   | 953                | ms   |
| 100 nF           | 6625               | 7795  | 8964               | ms   |
| 1 μF             | 65836              | 77455 | 89073              | ms   |

<sup>(1)</sup> Minimum and maximum values are calculated using ideal capacitors.

#### **Table 6. Programmable CWD Timing**

| INP              | UT   |      | WATCHDOG                      | LOWER BOUN               | DARY (t <sub>WDL</sub> )      | WATCHDOG U                   | UNIT                      |                              |      |
|------------------|------|------|-------------------------------|--------------------------|-------------------------------|------------------------------|---------------------------|------------------------------|------|
| CWD              | SET0 | SET1 | MIN                           | TYP                      | MAX                           | MIN                          | TYP                       | MAX                          | UNIT |
|                  | 0    | 0    | t <sub>WDU(min)</sub> x 0.125 | t <sub>WDU</sub> x 0.125 | t <sub>WDU(max)</sub> x 0.125 | 0.85 x t <sub>WDU(typ)</sub> | t <sub>WDU(typ)</sub> (1) | 1.15 x t <sub>WDU(typ)</sub> | s    |
| C                | 0    | 1    | t <sub>WDU(min)</sub> x 0.75  | t <sub>WDU</sub> x 0.75  | $t_{WDU(max)} \times 0.75$    | $0.85 \times t_{WDU(typ)}$   | t <sub>WDU(typ)</sub> (1) | 1.15 x t <sub>WDU(typ)</sub> | s    |
| C <sub>CWD</sub> | 1    | 0    | W                             | /atchdog disable         | b                             | Wat                          |                           |                              |      |
|                  | 1    | 1    | t <sub>WDU(min)</sub> x 0.5   | t <sub>WDU</sub> x 0.5   | $t_{WDU(max)} \ x \ 0.5$      | $0.85 \times t_{WDU(typ)}$   | t <sub>WDU(typ)</sub> (1) | 1.15 x t <sub>WDU(typ)</sub> | S    |

<sup>(1)</sup> Calculated from Equation 6 using ideal capacitors.

24

## 8.1.3 Adjustable SENSE Configuration

The TPS3850H01Q1 has an undervoltage supervisor that can monitor voltage rails greater than 0.4 V. Table 7 contains 1% resistor values for creating a voltage divider to monitor common rails from 0.5 V to 12 V with a threshold of 4% and 10%. These resistor values can be scaled to decrease the amount of current flowing through the resistor divider, but increasing the resistor values also decreases the accuracy of the resistor divider. General practice is for the current flowing through the resistor divider to be 100 times greater than the current going into the SENSE pin. This practice ensures the highest possible accuracy. Equation 7 can be used to calculate the resistors required in the resistor divider. Figure 32 shows the block diagram for adjustable operation.

$$V_{MON} = V_{IT(ADJ)} \times \left(1 + \frac{R_1}{R_2}\right)$$
 (7)

**Table 7. SENSE Resistor Divider Values** 

| INPUT VOLTAGE (V) |                     | 4% THRESHOLD        |                          | 10% THRESHOLD       |                     |                          |  |
|-------------------|---------------------|---------------------|--------------------------|---------------------|---------------------|--------------------------|--|
|                   | R <sub>1</sub> (kΩ) | $R_2$ (k $\Omega$ ) | THRESHOLD<br>VOLTAGE (V) | R <sub>1</sub> (kΩ) | $R_2$ (k $\Omega$ ) | THRESHOLD<br>VOLTAGE (V) |  |
| 0.5               | 16.2                | 80.6                | 0.48                     | 10                  | 80.6                | 0.45                     |  |
| 0.8               | 75                  | 80.6                | 0.77                     | 64.9                | 80.6                | 0.72                     |  |
| 0.9               | 93.1                | 80.6                | 0.86                     | 82.5                | 80.6                | 0.81                     |  |
| 1.2               | 150                 | 80.6                | 1.14                     | 137                 | 80.6                | 1.08                     |  |
| 1.8               | 267                 | 80.6                | 1.73                     | 249                 | 80.6                | 1.64                     |  |
| 2.5               | 402                 | 80.6                | 2.40                     | 374                 | 80.6                | 2.26                     |  |
| 3                 | 499                 | 80.6                | 2.88                     | 464                 | 80.6                | 2.70                     |  |
| 3.3               | 562                 | 80.6                | 3.19                     | 523                 | 80.6                | 2.99                     |  |
| 5                 | 887                 | 80.6                | 4.80                     | 825                 | 80.6                | 4.49                     |  |
| 12                | 2260                | 80.6                | 11.62                    | 2100                | 80.6                | 10.82                    |  |



Figure 32. Adjustable Voltage Divider

Copyright © 2017, Texas Instruments Incorporated

Submit Documentation Feedback

# TEXAS INSTRUMENTS

#### 8.1.4 Overdrive on the SENSE Pin

The propagation delay from exceeding the threshold to  $\overline{RESET}$  being asserted is dependent on two conditions: the amplitude of the voltage on the SENSE pin relative to the threshold, ( $\Delta V_1$  and  $\Delta V_2$ ), and the length of time that the voltage is above or below the trip point ( $t_1$  and  $t_2$ ). If the voltage is just over the trip point for a long period of time, then  $\overline{RESET}$  asserts and the <u>output</u> is pulled low. However, if the SENSE voltage is just over the trip point for a few nanoseconds, then the  $\overline{RESET}$  does not assert and the output remains high. The time required for  $\overline{RESET}$  to assert can be changed by increasing the time that the SENSE voltage goes over the trip point. Equation 8 shows how to calculate the percentage overdrive.

Overdrive = 
$$|(V_{SENSE} / V_{ITx} - 1) \times 100\%|$$
 (8)

In Equation 8,  $V_{ITx}$  corresponds to the SENSE threshold trip point. If  $V_{SENSE}$  exceeds the positive threshold, then  $V_{IT+(OV)}$  is used.  $V_{IT-(UV)}$  is used when  $V_{SENSE}$  falls below the negative threshold. In Figure 33,  $t_1$  and  $t_2$  correspond to the amount of time that the SENSE voltage is over the threshold. The response time versus overdrive for  $V_{IT+(OV)}$  and  $V_{IT-(UV)}$  is illustrated in Figure 14 and Figure 17, respectively.

The TPS3850-Q1 is relatively immune to short positive and negative transients on the SENSE pin because of the overdrive voltage curve; see Figure 20 and Figure 21.



Figure 33. Overdrive Voltage on the SENSE Pin

26

Product Folder Links: TPS3850-Q1

## 8.2 Typical Applications

## 8.2.1 Design 1: Monitoring a 1.2-V Rail with Factory-Programmable Watchdog Timing

A typical application for the TPS3850-Q1 is shown in Figure 34. The TPS3850G12Q1 is used to monitor the 1.2-V, V<sub>CORE</sub> rail powering the microcontroller.



Copyright © 2016, Texas Instruments Incorporated

Figure 34. Monitoring Supply Voltage and Watchdog Supervision of a Microcontroller

## 8.2.1.1 Design Requirements

| PARAMETER                          | DESIGN REQUIREMENT                                                                | DESIGN RESULT                                                                                                                              |  |  |
|------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Reset delay                        | Minimum reset delay of 250 ms                                                     | Minimum reset delay of 260 ms, reset delay of 322 ms (typical)                                                                             |  |  |
| Watchdog window                    | Functions with a 200-Hz pulse-width modulation (PWM) signal with a 50% duty cycle | Leaving the CWD pin unconnected with SET0 = 0 and SET1 = 1 produces a window with a $t_{WDL(max)}$ of 2.2 ms and a $t_{WDU(min)}$ of 22 ms |  |  |
| Output logic voltage               | 1.8-V CMOS                                                                        | 1.8-V CMOS                                                                                                                                 |  |  |
| Monitored rail                     | 1.2 V within ±5%                                                                  | Worst-case V <sub>IT+(OV)</sub> 1.257 V (4.8%)                                                                                             |  |  |
| Monitored rail                     | 1.2 V WIUIIII ±3%                                                                 | Worst-case V <sub>IT-(UV)</sub> 1.142 V (4.7%)                                                                                             |  |  |
| Maximum device current consumption | 200 μΑ                                                                            | 10 μA of current consumption, typical worst-case of 199 μA when WDO or RESET is asserted                                                   |  |  |

#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Monitoring the 1.2-V Rail

The window comparator allows for precise voltage supervision of common rails between 0.9 V and 5.0 V. This application calls for very tight monitoring of the rail with only  $\pm 5\%$  of variation allowed on the rail. To ensure this requirement is met, the TPS3850G12Q1 was chosen for its  $\pm 4\%$  thresholds. To calculate the worst-case for  $V_{\text{IT+(OV)}}$  and  $V_{\text{IT-(UV)}}$ , the accuracy must also be taken into account. The worst-case for  $V_{\text{IT+(OV)}}$  can be calculated by Equation 9:

$$V_{\text{IT+(OV)(Worst-Case)}} = V_{\text{IT+(OV)typ}} \times 1.048 = 1.2 \times 1.048 = 1.257 \text{ V}$$
 (9)

The worst case for  $V_{IT-(UV)}$  can be calculated using Equation 10:

$$V_{IT-(UV)(Worst-Case)} = V_{IT-(UV)typ} \times 0.952 = 1.2 \times 0.952 = 1.142 \text{ V}$$
(10)

Product Folder Links: TPS3850-Q1

# TEXAS INSTRUMENTS

#### 8.2.1.2.2 Meeting the Minimum Reset Delay

The TPS3850-Q1 features three options for setting the reset delay: connecting a capacitor to the CRST pin, connecting a pullup resistor, and leaving the CRST pin unconnected. If the CRST pin is either unconnected or pulled up the minimum timing requirement cannot be met, thus an external capacitor must be connected to the CRST pin. Because a minimum time is required, the worst-case scenario is a supervisor with a high CRST charging current ( $I_{CRST}$ ) and a low CRST comparator threshold ( $V_{CRST}$ ). For applications with ambient temperatures ranging from  $-40^{\circ}$ C to  $+125^{\circ}$ C,  $C_{CRST}$  can be calculated using  $I_{CRST(MAX)}$ ,  $V_{CRST(MIN)}$ , and solving for  $C_{CRST}$  in Equation 11:

$$C_{RST(min)\_ideal} = \frac{t_{RST(min)} - 0.000381}{2.8862} = \frac{0.25 - 0.000324}{2.8862}$$
(11)

When solving Equation 11, the minimum capacitance required at the CRST pin is 0.086  $\mu$ F. If standard capacitors with  $\pm 10\%$  tolerances are used, then the minimum CRST capacitor required can be found in Equation 12:

$$C_{RST(min)} = \frac{C_{RST(min)\_ideal}}{1 - C_{tolerance}} = \frac{0.086 \ \mu F}{1 - 0.1} \tag{12}$$

Solving Equation 12 where  $C_{tolerance}$  is 0.1 or 10%, the minimum  $C_{CRST}$  capacitor is 0.096  $\mu$ F. This value is then rounded up to the nearest standard capacitor value, so a 0.1- $\mu$ F capacitor must be used to achieve this reset delay timing. If voltage and temperature derating are being considered, then also include these values in  $C_{tolerance}$ .

#### 8.2.1.2.3 Setting the Watchdog Window

In this application, the window watchdog timing options are based on the PWM signal that is provided to the TPS3850-Q1. A window watchdog setting must be chosen such that the falling edge of the PWM signal always falls within the window. A nominal window must be designed with  $t_{WDL(max)}$  less than 5 ms and  $t_{WDU(min)}$  greater than 5 ms. There are several options that satisfy this window option. An external capacitor can be placed on the CWD pin and calculated to have a sufficient window. Another option is to use one of the factory-programmed timing options. An additional advantage of choosing one of the factory-programmed options is the ability to reduce the number of components required, thus reducing overall BOM cost. Leaving the CWD pin unconnected (NC) with SET0 = 0 and SET1 = 1 produces a  $t_{WDL(max)}$  of 2.22 ms and a  $t_{WDL(min)}$  of 23.375 ms; see Figure 39.

3 Submit Documentation Feedback

## 8.2.1.2.4 Calculating the RESET and WDO Pullup Resistor

The TPS3850-Q1 uses an open-drain configuration for the  $\overline{RESET}$  circuit, as shown in Figure 35. When the FET is off, the resistor pulls the drain of the transistor to VDD and when the FET is turned on, the FET attempts to pull the drain to ground, thus creating an effective resistor divider. The resistors in this divider must be chosen to ensure that  $V_{OL}$  is below its maximum value. To choose the proper pullup resistor, there are three key specifications to keep in mind: the pullup voltage ( $V_{PU}$ ), the recommended maximum  $\overline{RESET}$  pin current ( $I_{RST}$ ), and  $V_{OL}$ . The maximum  $V_{OL}$  is 0.4 V, meaning that the effective resistor divider created must be able to bring the voltage on the reset pin below 0.4 V with  $I_{RST}$  kept below 10 mA. For this example, with a  $V_{PU}$  of 1.8 V, a resistor must be chosen to keep  $I_{RST}$  below 200  $\mu$ A because this value is the maximum consumption current allowed. To ensure this specification is met, a pullup resistor value of 10 k $\Omega$  was selected, which sinks a maximum of 180  $\mu$ A when  $\overline{RESET}$  or  $\overline{WDO}$  is asserted. As illustrated in Figure 12, the  $\overline{RESET}$  current is at 180  $\mu$ A and the low-level output voltage is approximately zero.



Figure 35. Open-Drain RESET Configuration

# TEXAS INSTRUMENTS

## 8.2.1.3 Application Curves

Unless otherwise stated, application curves were taken at  $T_A = 25$ °C.



**INSTRUMENTS** 

SBVS264 - JANUARY 2017

## 8.2.2 Design 2: Using the TPS3850H01Q1 to Monitor a 0.7-V Rail With an Adjustable Window Watchdog Timing

A typical application for the TPS3850H01Q1 is shown in Figure 41.



Copyright © 2016, Texas Instruments Incorporated

Figure 41. Monitoring Supply Voltage and Watchdog Supervision of a Microcontroller

#### 8.2.2.1 Design Requirements

| PARAMETER                                  | DESIGN REQUIREMENT                                                                 | DESIGN RESULT                                                                                                    |  |  |
|--------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--|--|
| Reset delay                                | Minimum RESET delay of 150 ms                                                      | Minimum RESET delay of 170 ms                                                                                    |  |  |
| Watchdog disable for initialization period | Watchdog must remain disabled for 7 seconds until logic enables the watchdog timer | 7.21 seconds (typ)                                                                                               |  |  |
| Watchdog window                            | 250 ms, maximum                                                                    | $t_{WDL(max)} = 135 \text{ ms}, t_{WDU(min)} = 181 \text{ ms}$                                                   |  |  |
| Output logic voltage                       | 3.3-V CMOS                                                                         | 3.3-V CMOS                                                                                                       |  |  |
|                                            |                                                                                    | V <sub>ITN (max)</sub> 0.667 V (-4.7%)                                                                           |  |  |
| Monitored rail                             | 0.7 V, with 7% threshold                                                           | V <sub>ITN (typ)</sub> 0.65 V (-6.6%)                                                                            |  |  |
|                                            |                                                                                    | V <sub>ITN (min)</sub> 0.641 V (-8.5%)                                                                           |  |  |
| Maximum device current consumption         | 50 μΑ                                                                              | 10 $\mu A$ of current consumption typical, worst-case of 52 $\mu A$ when WDO or RESET is asserted <sup>(1)</sup> |  |  |

<sup>(1)</sup> Only includes the current consumption of the TPS3850-Q1.

#### 8.2.2.2 Detailed Design Procedure

## 8.2.2.2.1 Meeting the Minimum Reset Delay

The design goal for the RESET delay time can be achieved by either using an external capacitor or the CRST pin can be left unconnected. In order to minimize component count, the CRST pin is left unconnected. For CRST = NC, the minimum delay is 170 ms, which is greater than the minimum required RESET delay of 150 ms.

#### 8.2.2.2.2 Setting the Window Watchdog

As illustrated in Figure 31, there are three options for setting the window watchdog. The design specifications in this application require the programmable timing option (external capacitor connected to CWD). When a capacitor is connected to the CWD pin, the window is governed by Equation 13. Equation 13 is only valid for ideal capacitors, any temperature or voltage derating must be accounted for separately.

$$C_{CWD}(\mu F) = \frac{t_{WDU} - 0.055}{77.4} = \frac{0.25 - 0.055}{77.4} = 0.0025 \,\mu F \tag{13}$$

Copyright © 2017, Texas Instruments Incorporated

Submit Documentation Feedback



The nearest standard capacitor value to 2.5 nF is 2.2 nF. Selecting 2.2 nF for the  $C_{CWD}$  capacitor gives the following minimum and maximum timing parameters:

$$t_{\text{WDU(MIN)}} = 0.85 \times t_{\text{WDU(TYP)}} = 0.85 \times \left(77.4 \times 2.2 \times 10^{-3} + 0.055\right) = 191 \text{ ms}$$
(14)

$$t_{WDL(MAX)} = 0.5 \times t_{WDU(MAX)} = 0.5 \times \left[1.15 \times \left(77.4 \times 2.2 \times 10^{-3} + 0.055\right)\right] = 129 \text{ ms} \tag{15}$$

Capacitor tolerance also influences  $t_{WDU(MIN)}$  and  $t_{WDL(MAX)}$ . Select a ceramic COG dielectric capacitor for high accuracy. For 2.2 nF, COG capacitors are readily available with a 5% tolerance, resulting in a 5% decrease in  $t_{WDU(MIN)}$  and a 5% increase in  $t_{WDL(MAX)}$ , giving 181 ms and 135 ms, respectively. A falling edge must be issued within this window.

#### 8.2.2.2.3 Watchdog Disabled During the Initialization Period

The watchdog is often needed to be disabled during startup to allow for an initialization period. When the initialization period is over, the watchdog timer is turned back on to allow the microcontroller to be monitored by the TPS3850-Q1. To achieve this setup, SET0 must start at VDD and SET1 must start at GND. In this design, SET0 is simply tied to VDD and SET1 is controlled by a TPS3890-Q1 supervisor. In this application, the TPS3890-Q1 was chosen to monitor  $V_{DD}$  as well, which means that RESET on the TPS3890-Q1 stays low until  $V_{DD}$  rises above  $V_{ITN}$ . When  $V_{DD}$  comes up, the delay time can be adjusted through the CT capacitor on the TPS3890-Q1. With this approach, the RESET delay can be adjusted from a minimum of 25  $\mu$ s to a maximum of 30 seconds. For this design, a minimum delay of 7 seconds is needed until the watchdog timer is enabled. The CT capacitor calculation (see the TPS3890-Q1 data sheet) yields an ideal capacitance of 6.59  $\mu$ F, giving a closest standard ceramic capacitor value of 6.8  $\mu$ F. When connecting a 6.8- $\mu$ F capacitor from CT to GND, the typical delay time is 7.21 seconds. Figure 42 illustrates the typical startup waveform for this circuit when the watchdog input is off. Figure 42 illustrates that when the watchdog is disabled, the  $\overline{W}$ DO output remains high. See the TPS3890-Q1 data sheet for detailed information on the TPS3890-Q1.

#### 8.2.2.2.4 Calculating the Sense Resistor

There are three key specifications to keep in mind when calculating the resistor divider values ( $R_1$  and  $R_2$ , see Figure 25 or Figure 32): voltage threshold ( $V_{IT(ADJ)}$ ), resistor tolerance, and the SENSE pin current ( $I_{SENSE}$ ). To ensure that no accuracy is lost because of  $I_{SENSE}$ , the current through the resistor divider must be 100 times greater than  $I_{SENSE}$ . Starting with  $R_2$  = 80.6 k $\Omega$  provides a 5- $\mu$ A resistor divider current when  $V_{SENSE}$  = 0.4 V. To calculate the nominal resistor values, use Equation 16:

$$V_{ITN} = V_{IT(ADJ)} + R_1 \frac{V_{IT(ADJ)}}{R_2}$$

where

V<sub>ITN</sub> is the monitored falling threshold voltage and

Solving Equation 16 for  $R_1$  gives the nearest 1% resistor of 51.1 k $\Omega$ . Now, plug  $R_1$  back into Equation 16 to get the monitored threshold. With these resistor values, the nominal threshold is 0.65 V or 6.6%.

In order to calculate the minimum and maximum threshold variation including the tolerances of the resistors, threshold voltage, and sense current, use Equation 17 and Equation 18.

$$V_{ITN(min)} = V_{IT(ADJ)min} + R_{1(min)} \frac{V_{IT(ADJ)min}}{R_{2(max)} + I_{SENSE(min)}} = 0.641 \text{ V}$$

$$V_{ITN(max)} = V_{IT(ADJ)max} + R_{1(max)} \frac{V_{IT(ADJ)max}}{R_{2(min)} + I_{SENSE(max)}} = 0.667 \text{ V}$$
(17)

where

- V<sub>ITN</sub> is the falling monitored threshold voltage
- V<sub>IT(ADJ)</sub> is the sense voltage threshold and

The calculated tolerance on  $R_1$  and  $R_2$  is 1%.

#### 8.2.2.3 Application Curves



## 9 Power Supply Recommendations

This device is designed to operate from an input supply with a voltage range between 1.6 V and 6.5 V. An input supply capacitor is not required for this device; however, if the input supply is noisy, then good analog practice is to place a 0.1-µF capacitor between the VDD pin and the GND pin.

## 10 Layout

## 10.1 Layout Guidelines

Make sure that the connection to the VDD pin is low impedance. Good analog design practice recommends placing a 0.1-µF ceramic capacitor as near as possible to the <u>VDD pin</u>. If a capacitor is not connected to the CRST pin, then minimize parasitic capacitance on this pin so the RESET delay time is not adversely affected.

- Make sure that the connection to the VDD pin is low impedance. Good analog design practice is to place a 0.1-µF ceramic capacitor as near as possible to the VDD pin.
- If a C<sub>CRST</sub> capacitor or pullup resistor is used, place these components as close as possible to the CRST pin. If the CRST pin is left unconnected, make sure to minimize the amount of parasitic capacitance on the pin.
- If a C<sub>CWD</sub> capacitor or pullup resistor is used, place these components as close as possible to the CWD pin. If the CWD pin is left unconnected, make sure to minimize the amount of parasitic capacitance on the pin.
- Place the pullup resistors on RESET and WDO as close to the pin as possible.

## 10.2 Layout Example



Figure 44. Typical Layout for the TPS3850-Q1

# TEXAS INSTRUMENTS

## 11 Device and Documentation Support

## 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 Evaluation Module

The TPS3850EVM-781 Evaluation Module can be used to evaluate this part.

#### 11.1.2 Device Nomenclature

**Table 8. Device Nomenclature** 

| DESCRIPTION                                             | NOMENCLATURE | VALUE                                       |
|---------------------------------------------------------|--------------|---------------------------------------------|
| TPS3850 (high-accuracy supervisor with window watchdog) | _            | _                                           |
| X                                                       | G            | $V_{IT+(OV)} = 4\%; V_{IT-(UV)} = -4\%$     |
| (nominal thresholds as a percent of the nominal         | Н            | $V_{IT+(OV)} = 7\%; V_{IT-(UV)} = -7\%$     |
| monitored voltage)                                      | J            | $V_{IT+(OV)} = 7.5\%; V_{IT-(UV)} = -7.5\%$ |
|                                                         | 01           | 0.4 V                                       |
|                                                         | 09           | 0.9 V                                       |
|                                                         | 115          | 1.15 V                                      |
|                                                         | 12           | 1.2 V                                       |
| yy(y) (nominal monitored voltage option)                | 18           | 1.8 V                                       |
| (normal mornored voltage option)                        | 25           | 2.5 V                                       |
|                                                         | 30           | 3.0 V                                       |
|                                                         | 33           | 3.3 V                                       |
|                                                         | 50           | 5.0 V                                       |

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

- TPS3890-Q1 Low Quiescent Current, 1% Accurate Supervisor with Programmable Delay
- Optimizing Resistor Dividers at a Comparator Input
- TPS3850EVM-781 Evaluation Module

## 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

Submit Documentation Feedback



#### 11.5 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS3850-Q1

## **PACKAGE OPTION ADDENDUM**



31-Jan-2017

## **PACKAGING INFORMATION**

| Orderable Device   | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|---------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TPS3850G09QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850BB                |         |
| TPS3850G12QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850CB                |         |
| TPS3850G18QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850DB                |         |
| TPS3850G25QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850EB                |         |
| TPS3850G30QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850FB                |         |
| TPS3850G33QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850GB                |         |
| TPS3850G50QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850HB                |         |
| TPS3850H01QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850AB                |         |
| TPS3850H09QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850JB                |         |
| TPS3850H12QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850KB                |         |
| TPS3850H18QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850LB                |         |
| TPS3850H25QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850MB                |         |
| TPS3850H30QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850NB                |         |
| TPS3850H33QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850PB                |         |
| TPS3850H50QDRCRQ1  | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850RB                |         |
| TPS3850J115QDRCRQ1 | PREVIEW | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 850SB                |         |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.



## PACKAGE OPTION ADDENDUM

31-Jan-2017

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component has a Rohs exemption for eitner 1) lead-based filip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (Rohs compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. Small Outline No-Lead (SON) package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance, if present.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions, if present



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated