

Sample &

Buy





SLOS821B-JUNE 2013-REVISED SEPTEMBER 2014

# TPA6133A2 138-mW DirectPath<sup>™</sup> Stereo Headphone Amplifier

Technical

Documents

## 1 Features

- DirectPath<sup>™</sup> Ground-Referenced Outputs
  - Eliminates Output DC Blocking Capacitors
  - Reduces Board Area
  - Reduces Component Height and Cost
  - Full Bass Response Without Attenuation
- Power Supply Voltage Range: 2.5 V to 5.5 V
- High Power Supply Rejection Ratio (>100 dB PSRR)
- Differential Inputs for Maximum Noise Rejection (69 dB CMRR)
- · High-Impedance Outputs When Disabled
- Advanced Pop and Click Suppression Circuitry
- GPIO Control for Shutdown
- 20 Pin, 4 mm x 4 mm WQFN Package

## 2 Applications

- Mobile Phones
- Audio Headsets
- Notebook Computers
- High Fidelity Applications

## 4 Simplified Application Diagram

## 3 Description

Tools &

Software

The TPA6133A2 is a stereo DirectPath<sup>TM</sup> headphone amplifier with GPIO control. The TPA6133A2 has minimal quiescent current consumption, with a typical  $I_{DD}$  of 4.2 mA, making it optimal for portable applications. The GPIO control allows the device to be put in a low power shutdown mode.

Support &

Community

.....

The TPA6133A2 is a high fidelity amplifier with an SNR of 93 dB. A PSRR greater than 100 dB enables direct-to-battery connections without compromising the listening experience. The output noise of 12  $\mu$ Vrms (typical *A-weighted*) provides a minimal noise background during periods of silence. Configurable differential inputs and high CMRR allow for maximum noise rejection in the noisy environment of a mobile device.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPA6133A2   | WQFN (20) | 4.00 mm x 4.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



1 2 3

8

2

## Table of Contents

| Fea  | tures 1                            |
|------|------------------------------------|
| Арр  | lications 1                        |
| Des  | cription 1                         |
| Sim  | plified Application Diagram1       |
| Rev  | ision History 2                    |
| Pin  | Configuration and Functions 3      |
| Spe  | cification 4                       |
| 7.1  | Absolute Maximum Ratings 4         |
| 7.2  | Handling Ratings 4                 |
| 7.3  | Recommended Operating Conditions 4 |
| 7.4  | Thermal Information 4              |
| 7.5  | Electrical Characteristics5        |
| 7.6  | Operating Characteristics5         |
| 7.7  | Typical Characteristics 6          |
| Deta | ailed Description 10               |
| 8.1  | Overview 10                        |
|      |                                    |

|    | 8.2  | Functional Block Diagram                    | . 10 |
|----|------|---------------------------------------------|------|
|    | 8.3  | Feature Description                         | 11   |
|    | 8.4  | Device Functional Modes                     | . 12 |
| 9  | App  | lication and Implementation                 | 13   |
|    | 9.1  | Application Information                     | 13   |
|    | 9.2  | Typical Application                         | 13   |
| 10 | Pow  | ver Supply Recommendations                  | 16   |
| 11 | Laye | out                                         | 17   |
|    | 11.1 | Layout Guidelimes                           | . 17 |
|    | 11.2 | Layout Example                              | . 17 |
| 12 | Dev  | ice and Documentation Support               | 18   |
|    | 12.1 | Trademarks                                  | . 18 |
|    | 12.2 | Electrostatic Discharge Caution             | . 18 |
|    | 12.3 | Glossary                                    | . 18 |
| 13 |      | hanical, Packaging, and Orderable<br>mation | 18   |

## 5 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision A (August 2014) to Revision B

| • | Changed "PIN QFN" To: "NUMBER" in the Pin Functions table   | 3  |
|---|-------------------------------------------------------------|----|
| • | Added a NOTE to the Applications and Implementation section | 13 |
| • | Added new paragraph to the Application Information section  | 13 |

#### Changes from Original (June 2013) to Revision A

| • | Added Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Added the Device Information Table 1                                                                                                                                                                                                                                                    |
| • | Moved "Minimum Load Impedance" From the Absolute Maximum Ratings table To the Recommended Operating<br>Conditions table                                                                                                                                                                 |
| • | Added the Thermal Information Table 4                                                                                                                                                                                                                                                   |
| • | Changed text in the Overview section From: "toggling the SD pin to logic 1." To: "asserting the SD pin to logic 1." 10                                                                                                                                                                  |
| • | Changed text in the Headphone Amplifier section From: "the output signal is severely clipped" To: "power consumption will be higher"                                                                                                                                                    |
| • | Added the Optional Test Setup section                                                                                                                                                                                                                                                   |
| • | Added the Layout Example image 17                                                                                                                                                                                                                                                       |
|   |                                                                                                                                                                                                                                                                                         |

Texas Instruments

www.ti.com

# Page

Page



## 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN             |              | INPUT,           |                                                                                                                                                                                                         |  |
|-----------------|--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME            | NUMBER       | OUTPUT,<br>POWER | DESCRIPTION                                                                                                                                                                                             |  |
| LEFTINM         | 1            | I                | Left channel negative differential input. Impedance must be matched to LEFTINP. Connect the left input to LEFTINM when using single-ended inputs.                                                       |  |
| LEFTINP         | 2            | I                | Left channel positive differential input. Impedance must be matched to LEFTINM. AC ground LEFTINP near signal source while maintaining matched impedance to LEFTINM when using single-<br>ended inputs. |  |
| RIGHTINP        | 4            | I                | Right channel positive differential input. Impedance must be matched to RIGHTINM. AC ground RIGHTINP near signal source while maintaining matched impedance to RIGHTINM when using single-ended inputs. |  |
| GND             | 3, 9, 10, 13 | Ρ                | Analog ground. Must be connected to common supply GND. It is recommended that this pin be used to decouple $V_{DD}$ for analog. Use pin 13 to decouple pin 12 on the QFN package.                       |  |
| RIGHTINM        | 5            | I                | Right channel negative differential input. Impedance must be matched to RIGHTINP. Connect the right input to RIGHTINM when using single-ended inputs.                                                   |  |
| SD              | 6            | I                | Shutdown. Active low logic. 5V tolerant input.                                                                                                                                                          |  |
| TEST2           | 7            | I                | Factory test pins. Pull up to VDD supply. See Applications Diagram.                                                                                                                                     |  |
| TEST1           | 8            | I                | Factory test pins. Pull up to VDD supply. See Applications Diagram.                                                                                                                                     |  |
| HPRIGHT         | 11           | 0                | Headphone light channel output. Connect to the right terminal of the headphone jack.                                                                                                                    |  |
| V <sub>DD</sub> | 12           | Р                | Analog $V_{DD}$ . $V_{DD}$ must be connected to common $V_{DD}$ supply. Decouple with its own 1- $\mu$ F capacitor to analog ground (pin 13).                                                           |  |
| HPLEFT          | 14           | 0                | Headphone left channel output. Connect to left terminal of headphone jack.                                                                                                                              |  |
| CPVSS           | 15, 16       | Р                | Negative supply generated by the charge pump. Decouple to pin 19 or a GND plane. Use a 1 $\mu\text{F}$ capacitor.                                                                                       |  |
| CPN             | 17           | Р                | Charge pump flying capacitor negative terminal. Connect one side of the flying capacitor to CPN.                                                                                                        |  |
| CPP             | 18           | Р                | Charge pump flying capacitor positive terminal. Connect one side of the flying capacitor to CPP.                                                                                                        |  |
| GND             | 19           | Р                | Charge pump ground. GND must be connected to common supply GND. It is recommended that this pin be decoupled to the $V_{DD}$ of the charge pump pin (pin 20 on the QFN).                                |  |
| V <sub>DD</sub> | 20           | Р                | Charge pump voltage supply. $V_{DD}$ must be connected to the common $V_{DD}$ voltage supply. Decouple to GND (pin 19) with its own 1 $\mu F$ capacitor.                                                |  |
| Thermal pad     | Die Pad      | Ρ                | Solder the thermal pad on the bottom of the QFN package to the GND plane of the PCB. It is required for mechanical stability and will enhance thermal performance.                                      |  |

## 7 Specification

## 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range,  $T_A = 25^{\circ}C$  (unless otherwise noted)

|                                                      |                   | MIN                                             | MAX               | UNIT |
|------------------------------------------------------|-------------------|-------------------------------------------------|-------------------|------|
| Supply voltage, V <sub>DD</sub>                      |                   | -0.3                                            | 6                 | V    |
| Input voltage                                        | RIGHTINx, LEFTINx | CPVSS-0.2 V to minimum of<br>(3.6 V, VDD+0.2 V) |                   |      |
|                                                      | SD, TEST1, TEST2  | -0.3                                            | 7                 | V    |
| Output continuous total power dissipation            |                   | See the Thermal                                 | Information Table |      |
| Operating free-air temperature range, T <sub>A</sub> |                   | -40                                             | 85                | °C   |
| Operating junction temperature range, T <sub>J</sub> |                   | -40                                             | 150               | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 Handling Ratings

|                    |                          |                                                                                          | MIN  | MAX | UNIT |
|--------------------|--------------------------|------------------------------------------------------------------------------------------|------|-----|------|
| T <sub>stg</sub>   | Storage temperature rang | orage temperature range                                                                  |      | 150 | °C   |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all $pins^{(1)}$                     | -3   | 3   | kV   |
|                    |                          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | -750 | 750 | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. (1)

(2)

#### 7.3 Recommended Operating Conditions

|                 |                                 |                  | MIN  | MAX  | UNIT |
|-----------------|---------------------------------|------------------|------|------|------|
|                 | Supply voltage, V <sub>DD</sub> |                  | 2.5  | 5.5  | V    |
| $V_{\text{IH}}$ | High-level input voltage        | TEST1, TEST2, SD | 1.3  |      | V    |
| V <sub>IL</sub> | Low-level input voltage         | SD               |      | 0.35 | V    |
|                 | Minimum Load Impedance          |                  | 12.8 |      | Ω    |
| T <sub>A</sub>  | Operating free-air temperate    | re               | -40  | 85   | °C   |

#### 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | RTJ     |      |
|-----------------------|----------------------------------------------|---------|------|
|                       |                                              | 20 PINS | UNIT |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 34.8    |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 32.5    |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 11.6    | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.4     | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 11.6    |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3.1     |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 7.5 Electrical Characteristics

| PARAMETER       |                                 | TEST CONDITION                                           | S                                          | MIN | TYP  | MAX | UNIT |
|-----------------|---------------------------------|----------------------------------------------------------|--------------------------------------------|-----|------|-----|------|
| V <sub>OS</sub> | Output offset voltage           | $V_{DD}$ = 2.5 V to 5.5 V, inputs grounded               | $V_{DD}$ = 2.5 V to 5.5 V, inputs grounded |     | 135  | 400 | μV   |
| PSRR            | DC Power supply rejection ratio | V <sub>DD</sub> = 2.5 V to 5.5 V, inputs grounded        |                                            |     | -101 | -85 | dB   |
| CMRR            | Common mode rejection ratio     | V <sub>DD</sub> = 2.5 V to 5.5 V                         |                                            |     | -69  |     | dB   |
|                 | High-level input current        | $V_{DD}$ = 5.5 V, $V_{I}$ = $V_{DD}$                     | TEST1, TEST2                               |     |      | 1   | μA   |
| I <sub>IH</sub> |                                 |                                                          | SD                                         |     |      | 10  |      |
| I <sub>IL</sub> | Low-level input current         | V <sub>DD</sub> = 5.5 V, V <sub>I</sub> = 0 V            | SD                                         |     |      | 1   | μA   |
| I <sub>DD</sub> |                                 | $V_{DD}$ = 2.5 V to 5.5 V, $\overline{SD}$ = $V_{DD}$    |                                            |     | 4.2  | 6   | mA   |
|                 | Supply current                  | Shutdown mode, $V_{DD}$ = 2.5V to 5.5 V, $\overline{SD}$ | $\overline{0} = 0 V$                       |     | 0.08 | 1   | μA   |

## 7.6 Operating Characteristics

 $V_{\text{DD}}$  = 3.6 V ,  $T_{\text{A}}$  = 25°C,  $R_{\text{L}}$  = 16  $\Omega$  (unless otherwise noted)

| PARAMETER        |                                         | TEST CONDITIO                                                          | MIN TYP                | MAX     | UNIT |               |  |
|------------------|-----------------------------------------|------------------------------------------------------------------------|------------------------|---------|------|---------------|--|
|                  |                                         |                                                                        | $V_{DD} = 2.5V$        | 63      |      |               |  |
| Po               | Output power                            | Stereo, Outputs out of phase,<br>THD = $1\%$ , f = 1 kHz, Gain = +4 dB | V <sub>DD</sub> = 3.6V | 133     |      | mW            |  |
|                  |                                         |                                                                        | $V_{DD} = 5V$          | 142     |      |               |  |
| THD+N            |                                         |                                                                        | f = 100 Hz             | 0.0096% |      |               |  |
|                  | Total harmonic distortion<br>plus noise | P <sub>O</sub> = 35 mW                                                 | f = 1 kHz              | 0.007%  |      |               |  |
|                  | pius noise                              |                                                                        | f = 20 kHz             | 0.0021% |      |               |  |
|                  |                                         | 200 mV <sub>pp</sub> ripple, f = 217 Hz                                |                        | -94.3   | -85  |               |  |
| k <sub>SVR</sub> | Supply ripple rejection ratio           | 200 mV <sub>pp</sub> ripple, $f = 1 \text{ kHz}$                       | -92                    |         | dB   |               |  |
|                  |                                         | 200 mV <sub>pp</sub> ripple, $f = 20 \text{ kHz}$                      | -77.1                  |         |      |               |  |
| A <sub>v</sub>   | Channel DC Gain                         | $\overline{SD} = V_{DD}$                                               |                        | 1.597   |      | V/V           |  |
| ΔA <sub>v</sub>  | Gain matching                           |                                                                        |                        | 0.1%    |      |               |  |
|                  | Slew rate                               |                                                                        |                        | 0.4     |      | V/µs          |  |
| V <sub>n</sub>   | Noise output voltage                    | $V_{DD}$ = 3.6V, A-weighted, Gain = +4 dE                              | 3                      | 12      |      | $\mu V_{RMS}$ |  |
| f <sub>osc</sub> | Charge pump switching<br>frequency      |                                                                        |                        | 300 381 | 500  | kHz           |  |
|                  | Start-up time from shutdown             |                                                                        |                        | 4.8     |      | ms            |  |
|                  | Differential input impedance            |                                                                        |                        | 36.6    |      | kΩ            |  |
| SNR              | Signal-to-noise ratio                   | $P_o = 35 \text{ mW}$                                                  |                        | 93      |      | dB            |  |
|                  | The second should be used               | Threshold                                                              | 180                    |         | °C   |               |  |
|                  | Thermal shutdown                        | Hysteresis                                                             | 35                     |         | °C   |               |  |
| ZO               | HW Shutdown HP output<br>impedance      | $\overline{SD} = 0$ V, measured output to ground                       |                        | 112     |      | Ω             |  |
| Co               | Output capacitance                      |                                                                        |                        | 80      | 1    | pF            |  |



## 7.7 Typical Characteristics

#### Table 1. Table of Graphs

|                                   |                     | Figure              |
|-----------------------------------|---------------------|---------------------|
| Total harmonic distortion + noise | versus Output power | Figure 1–Figure 4   |
| Total harmonic distortion + noise | versus Frequency    | Figure 5–Figure 12  |
| Supply voltage rejection ratio    | versus Frequency    | Figure 13-Figure 14 |
| Common mode rejection ratio       | versus Frequency    | Figure 15-Figure 16 |
| Crosstalk                         | versus Frequency    | Figure 17-Figure 18 |

 $C_{(\text{PUMP, DECOUPLE, ,BYPASS, CPVSS})} = 1 \ \mu\text{F}, \ C_{I} = 2.2 \ \mu\text{F}.$ 

All THD + N graphs taken with outputs out of phase (unless otherwise noted).





#### All THD + N graphs taken with outputs out of phase (unless otherwise noted).





Figure 6. Total Harmonic Distortion + Noise vs Frequency





Frequency (Hz)



Figure 8. Total Harmonic Distortion + Noise vs Frequency



TPA6133A2 SLOS821B – JUNE 2013 – REVISED SEPTEMBER 2014 TEXAS INSTRUMENTS

www.ti.com

All THD + N graphs taken with outputs out of phase (unless otherwise noted).





All THD + N graphs taken with outputs out of phase (unless otherwise noted).





## 8 Detailed Description

#### 8.1 Overview

Headphone channels and the charge pump are activated by asserting the  $\overline{SD}$  pin to logic 1. The charge pump generates a negative supply voltage for the output amplifiers. This allows a 0 V bias at the outputs, eliminating the need for bulky output capacitors. The thermal block detects faults and shuts down the device before damage occurs. The current limit block prevents the output current from getting high enough to damage the device. The De-Pop block eliminates audible pops during power-up, power-down, and amplifier enable and disable events.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Headphone Amplifiers

Single-supply headphone amplifiers typically require dc-blocking capacitors. The capacitors are required because most headphone amplifiers have a dc bias on the outputs pin. If the dc bias is not removed, power consumption will be higher, and large amounts of dc current rush through the headphones, potentially damaging them. The top drawing in Figure 19 illustrates the conventional headphone amplifier connection to the headphone jack and output signal.

DC blocking capacitors are often large in value. The headphone speakers (typical resistive values of 16  $\Omega$  or 32  $\Omega$ ) combine with the dc blocking capacitors to form a high-pass filter. Equation 1 shows the relationship between the load impedance (R<sub>L</sub>), the capacitor (C<sub>O</sub>), and the cutoff frequency (f<sub>C</sub>).

$$f_{\rm c} = \frac{1}{2\pi R_{\rm L} C_{\rm O}} \tag{1}$$

 $C_0$  can be determined using Equation 2, where the load impedance and the cutoff frequency are known.

$$C_{O} = \frac{1}{2\pi R_{L} f_{C}}$$
<sup>(2)</sup>

If f<sub>c</sub> is low, the capacitor must then have a large value because the load resistance is small. Large capacitance values require large package sizes. Large package sizes consume PCB area, stand high above the PCB, increase cost of assembly, and can reduce the fidelity of the audio output signal.

Two different headphone amplifier applications are available that allow for the removal of the output dc blocking capacitors. The capless amplifier architecture is implemented in the same manner as the conventional amplifier with the exception of the headphone jack shield pin. This amplifier provides a reference voltage, which is connected to the headphone jack shield pin. This is the voltage on which the audio output signals are centered. This voltage reference is half of the amplifier power supply to allow symmetrical swing of the output voltages. Do not connect the shield to any GND reference or large currents will result. The scenario can happen if, for example, an accessory other than a floating GND headphone is plugged into the headphone connector. See the second block diagram and waveform in Figure 19.

## Feature Description (continued)



Figure 19. Amplifier Applications

The DirectPath<sup>™</sup> amplifier architecture operates from a single supply but makes use of an internal charge pump to provide a negative voltage rail. Combining the user provided positive rail and the negative rail generated by the IC, the device operates in what is effectively a split supply mode. The output voltages are now centered at zero volts with the capability to swing to the positive rail or negative rail. The DirectPath<sup>™</sup> amplifier requires no output dc blocking capacitors, and does not place any voltage on the sleeve. The bottom block diagram and waveform of Figure 19 illustrate the ground-referenced headphone architecture. This is the architecture of the TPA6133A2.

#### 8.4 Device Functional Modes

#### 8.4.1 Modes of Operation

The TPA6133A2 supports two modes of operation. When the  $\overline{SD}$  pin is driven to logic 0, the device is in low power mode where the charge pump is powered down, the headphone channel is disabled and the outputs are pulled to ground. When the SD pin is driven to logic 1, the device enters an active mode with charge pump powered up and headphone channel enabled with channel gain of +4dB. The transition from inactive to active and active to inactive states is done softly to avoid audible artifacts.



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TPA6133A2 is a stereo DirectPath<sup>™</sup> headphone amplifier with GPIO control. The TPA6133A2 has minimal quiescent current consumption, with a typical I<sub>DD</sub> of 4.2 mA, making it optimal for portable applications.

#### 9.2 Typical Application

Figure 20 shows a typical application circuit for the TPA6133A2 with a stereo headphone jack and supporting power supply decupling capacitors.



Figure 20. Simplified Applications Circuit

#### **Typical Application (continued)**

#### 9.2.1 Design Requirements

For this design example, use the following as the input parameters.

| DESIGN PARAMTER       | EXAMPLE VALUE |  |  |  |  |  |  |
|-----------------------|---------------|--|--|--|--|--|--|
| Input voltage         | 2.5 V – 5.5 V |  |  |  |  |  |  |
| Minimum current limit | 4 mA          |  |  |  |  |  |  |
| Maximum current limit | 6 mA          |  |  |  |  |  |  |

#### Table 2. Design Parameters

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Input-Blocking Capacitors

DC input-blocking capacitors block the dc portion of the audio source, and allow the inputs to properly bias. Maximum performance is achieved when the inputs of the TPA6133A2 are properly biased. Performance issues such as pop are optimized with proper input capacitors.

The dc input-blocking capacitors may be removed provided the inputs are connected differentially and within the input common mode range of the amplifier, the audio signal does not exceed  $\pm 3$  V, and pop performance is sufficient.

 $C_{IN}$  is a theoretical capacitor used for mathematical calculations only. Its value is the series combination of the dc input-blocking capacitors,  $C_{(DCINPUT-BLOCKING)}$ . Use Equation 3 to determine the value of  $C_{(DCINPUT-BLOCKING)}$ . For example, if  $C_{IN}$  is equal to 0.22  $\mu$ F, then  $C_{(DCINPUT-BLOCKING)}$  is equal to about 0.47  $\mu$ F.

$$C_{IN} = \frac{1}{2} C_{(DCINPUT-BLOCKING)}$$
(3)

The two  $C_{(DCINPUT-BLOCKING)}$  capacitors form a high-pass filter with the input impedance of the TPA6133A2. Use Equation 3 to calculate  $C_{IN}$ , then calculate the cutoff frequency using  $C_{IN}$  and the differential input impedance of the TPA6133A2,  $R_{IN}$ , using Equation 4. Note that the differential input impedance changes with gain. The frequency and/or capacitance can be determined when one of the two values are given.

$$fc_{IN} = \frac{1}{2\pi R_{IN} C_{IN}} \quad \text{or} \quad C_{IN} = \frac{1}{2\pi f c_{IN} R_{IN}}$$
(4)

If a high pass filter with a -3 dB point of no more than 20 Hz is desired over all gain settings, the minimum impedance would be used in the above equation. The capacitor value by the above equation would be 0.215  $\mu$ F. However, this is C<sub>IN</sub>, and the desired value is for C<sub>(DCINPUT-BLOCKING)</sub>. Multiplying C<sub>IN</sub> by 2 yields 0.43  $\mu$ F, which is close to the standard capacitor value of 0.47  $\mu$ F. Place 0.47  $\mu$ F capacitors at each input terminal of the TPA6133A2 to complete the filter.

#### 9.2.2.2 Charge Pump Flying Capacitor and CPVSS Capacitor

The charge pump flying capacitor serves to transfer charge during the generation of the negative supply voltage. The  $CP_{VSS}$  capacitor must be at least equal to the flying capacitor in order to allow maximum charge transfer. Low ESR capacitors are an ideal selection, and a value of 1  $\mu$ F is typical.

#### 9.2.2.3 Decoupling Capacitors

The TPA6133A2 is a DirectPath<sup>TM</sup> headphone amplifier that requires adequate power supply decoupling to ensure that the noise and total harmonic distortion (THD) are low. Use good low equivalent-series-resistance (ESR) ceramic capacitors, typically 1.0  $\mu$ F. Find the smallest package possible, and place as close as possible to the device V<sub>DD</sub> lead. Placing the decoupling capacitors close to the TPA6133A2 is important for the performance of the amplifier. Use a 10  $\mu$ F or greater capacitor near the TPA6133A2 to filter lower frequency noise signals. The high PSRR of the TPA6133A2 will make the 10  $\mu$ F capacitor unnecessary in most applications.



## 9.2.2.4 Optional Test Setup



The low pass filter is used to remove harmonic content above the audible range.

TPA6133A2 SLOS821B – JUNE 2013 – REVISED SEPTEMBER 2014 **ISTRUMENTS** 

EXAS

#### 9.2.3 Application Curves



## **10** Power Supply Recommendations

The device is designed to operate from an input voltage supply range of 2.5 V to 5.5 V. Therefore, the output voltage range of power supply should be within this range and well regulated. The current capability of upper power should not exceed the max current limit of the power switch.



## 11 Layout

### 11.1 Layout Guidelimes

#### 11.1.1 Exposed Pad On TPA6133A2RTJ Package

- Solder the exposed metal pad on the TPA6133A2RTJ QFN package to the a pad on the PCB. The pad on the PCB may be grounded or may be allowed to float (not be connected to ground or power).
- If the pad is grounded, it must be connected to the same ground as the GND pins (3, 9, 10, 13, and 19). See the layout and mechanical drawings at the end of the datasheet for proper sizing.
- Soldering the thermal pad improves mechanical reliability, improves grounding of the device, and enhances thermal conductivity of the package.

#### 11.1.2 GND Connections

 The GND pin for charge pump should be decoupled to the charge pump V<sub>DD</sub> pin, and the GND pin adjacent to the Analog V<sub>DD</sub> pin should be separately decoupled to each other.

### 11.2 Layout Example





Via to bottom Ground Plane

#### TEXAS INSTRUMENTS

www.ti.com

## **12 Device and Documentation Support**

## 12.1 Trademarks

DirectPath is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



15-Apr-2017

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| HPA022642RTJR    | ACTIVE | QFN          | RTJ     | 20   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | SIZ            | Samples |
| TPA6133A2RTJR    | ACTIVE | QFN          | RTJ     | 20   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | SIZ            | Samples |
| TPA6133A2RTJT    | ACTIVE | QFN          | RTJ     | 20   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | SIZ            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



15-Apr-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

## **TAPE AND REEL INFORMATION**





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal<br>Device | 1   | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------------------------|-----|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA6133A2RTJR                         | QFN | RTJ                | 20 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPA6133A2RTJT                         | QFN | RTJ                | 20 | 250  | 180.0                    | 12.5                     | 4.35       | 4.35       | 1.1        | 8.0        | 12.0      | Q2               |
| TPA6133A2RTJT                         | QFN | RTJ                | 20 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPA6133A2RTJT                         | QFN | RTJ                | 20 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

5-Feb-2016



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA6133A2RTJR | QFN          | RTJ             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| TPA6133A2RTJT | QFN          | RTJ             | 20   | 250  | 338.0       | 355.0      | 50.0        |
| TPA6133A2RTJT | QFN          | RTJ             | 20   | 250  | 210.0       | 185.0      | 35.0        |
| TPA6133A2RTJT | QFN          | RTJ             | 20   | 250  | 210.0       | 185.0      | 35.0        |

## **MECHANICAL DATA**



- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- earroweak Check thermal pad mechanical drawing in the product datasheet for nominal lead length dimensions.



## THERMAL PAD MECHANICAL DATA

## RTJ (S-PWQFN-N20) PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



# RTJ (S-PWQFN-N20) PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Publication IPC-7351 is recommended for alternate designs.

D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.

F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated