











**TLV759P** SBVS352 – APRIL 2018

# TLV759P 1-A LDO in a Small 2-mm × 2-mm WSON Package

#### 1 Features

Input Voltage Range: 1.5 V to 6.0 V

Adjustable Output Voltage:

- 0.55 V to 5.5 V

Very Low Dropout:

250 mV (max) at 1 A (3.3 V<sub>OUT</sub>)

I<sub>O</sub>: 25 μA (Typical)

· Output Accuracy: 1% (Maximum)

Built-In Soft-Start With Monotonic V<sub>OUT</sub> Rise

Package:

2-mm × 2-mm WSON-6 (DRV)

Active Output Discharge

## 2 Applications

- · Set-Top Boxes, Gaming Consoles
- Home Theater and Entertainment
- Desktops, Notebooks, Ultrabooks
- Printers
- Servers
- · Thermostat and Lighting Control
- Electronic Point of Sale (EPOS)

## 3 Description

The TLV759P is an adjustable 1-A low-dropout (LDO) regulator. This device is available in a small, 6-pin, 2-mm × 2-mm WSON package and consumes very low quiescent current and provides fast line and load transient performance. The TLV759P features an ultra-low dropout of 250 mV at 1 A that can help improve the power efficiency of the system.

The TLV759P is optimized for a wide variety of applications by supporting an input voltage range from 1.5 V to 6.0 V and an externally adjustable output range of 0.55 V to 5.5 V. The low output voltage enables this LDO to power the modern microcontrollers with lower core voltages.

The TLV759P is stable with small ceramic output capacitors, allowing for a small overall solution size. A precision band-gap and error amplifier provides a maximum accuracy of 1%. This device includes integrated thermal shutdown, current limit, and undervoltage lockout (UVLO) features. The TLV759P has an internal foldback current limit that helps reduce the thermal dissipation during short-circuit events.

#### Device Information<sup>(1)</sup>

| 201100      |          |                   |  |  |
|-------------|----------|-------------------|--|--|
| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |  |
| TLV759P     | WSON (6) | 2.00 mm × 2.00 mm |  |  |

 For all available packages, see the orderable addendum at the end of the data sheet.

#### Typical Application





# **Table of Contents**

| 1 | Features 1                             |    | 7.4 Device Functional Modes                          |      |
|---|----------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications 1                         | 8  | Application and Implementation                       | 9    |
| 3 | Description 1                          |    | 8.1 Application Information                          | 9    |
| 4 | Revision History2                      |    | 8.2 Typical Application                              | . 11 |
| 5 | Pin Configuration and Functions3       | 9  | Power Supply Recommendations                         | . 12 |
| 6 | Specifications4                        | 10 | Layout                                               | . 12 |
| · | 6.1 Absolute Maximum Ratings           |    | 10.1 Layout Guidelines                               | . 12 |
|   | 6.2 ESD Ratings                        |    | 10.2 Layout Example                                  | . 12 |
|   | 6.3 Recommended Operating Conditions 4 | 11 | Device and Documentation Support                     | . 13 |
|   | 6.4 Thermal Information                |    | 11.1 Receiving Notification of Documentation Updates | s 1: |
|   | 6.5 Electrical Characteristics5        |    | 11.2 Community Resources                             | . 13 |
| 7 | Detailed Description 7                 |    | 11.3 Trademarks                                      | . 13 |
|   | 7.1 Overview                           |    | 11.4 Electrostatic Discharge Caution                 | . 13 |
|   | 7.2 Functional Block Diagram 7         |    | 11.5 Glossary                                        | . 13 |
|   | 7.3 Feature Description 7              | 12 | Mechanical, Packaging, and Orderable Information     | . 1: |

# 4 Revision History

| DATE       | REVISION | NOTES            |
|------------|----------|------------------|
| April 2018 | *        | Initial release. |



# 5 Pin Configuration and Functions

# DRV Package 6-Pin Adjustable WSON Top View



## **Pin Functions**

| PIN         |      | 1/0    | DESCRIPTION                                                                                                                                                                         |
|-------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | WSON | I/O    | DESCRIPTION                                                                                                                                                                         |
| EN          | 4    | Input  | Enable pin. Drive EN greater than $V_{HI}$ to turn on the regulator. Drive EN less than $V_{LO}$ to put the LDO into shutdown mode.                                                 |
| FB          | 2    | _      | This pin is used as an input to the control loop error amplifier and is used to set the output voltage of the LDO.                                                                  |
| GND         | 3    |        | Ground pin                                                                                                                                                                          |
| IN          | 6    | Input  | Input pin. A minimum of 0.22-µF capacitance is required from this pin to ground.                                                                                                    |
| OUT         | 1    | Output | Regulated output voltage pin. For best transient response, use a small 1-µF ceramic capacitor from this pin to ground; see the <i>Input and Output Capacitor Selection</i> section. |
| NC          | 5    | I      | No connection                                                                                                                                                                       |
| Thermal pad | Pad  | _      | The thermal pad is electrically connected to the GND node. Connect to the GND plane for improved thermal performance.                                                               |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|             |                                    | MIN  | MAX                  | UNIT |
|-------------|------------------------------------|------|----------------------|------|
|             | Supply, V <sub>IN</sub>            | -0.3 | 6.5                  |      |
| Voltage     | Enable, V <sub>EN</sub>            | -0.3 | 6.5                  | V    |
|             | Output, V <sub>OUT</sub>           | -0.3 | $V_{IN} + 0.3^{(2)}$ |      |
| Current     | Enable, I <sub>EN</sub>            |      | TBD                  | μA   |
| Tomporatura | Operating junction, T <sub>J</sub> | -40  | 150                  | °C   |
| Temperature | Storage, T <sub>stg</sub>          | -65  | 150                  |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Clastrostatio discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±TBD  | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±TBD  | v    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                      | MIN  | NOM MAX | UNIT |
|------------------|----------------------|------|---------|------|
| $V_{IN}$         | Input voltage        | 1.5  | 6.0     | V    |
| V <sub>OUT</sub> | Output voltage       | 0.55 | 5.5     | 5 V  |
| I <sub>OUT</sub> | Output current       | 0    |         | I A  |
| C <sub>IN</sub>  | Input capacitor      | 1    |         | μF   |
| C <sub>OUT</sub> | Output capacitor     | 1    | 200     | μF   |
| $V_{EN}$         | Enable voltage       | 0    | 6.0     | V    |
| TJ               | Junction temperature | -40  | 125     | °C   |

<sup>2)</sup> The absolute maximum rating is  $V_{\text{IN}}$  + 0.3 V or 6.5 V, whichever is smaller.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.



www.ti.com

#### 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | DRV (WSON) | UNIT |
|----------------------|----------------------------------------------|------------|------|
|                      |                                              | 6 PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 80.3       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 98.7       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 44.8       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 6.1        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 45.0       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 20.8       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

## 6.5 Electrical Characteristics

at operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{IN} = V_{OUT(NOM)} + 0.5$  V or 1.5 V (whichever is greater),  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1$   $\mu F$  (unless otherwise noted); all typical values at  $T_J = 25^{\circ}C$ 

|                            | PARAMETER                       | Т                                                        | EST CONDITIONS                                                                      | MIN   | TYP   | MAX  | UNIT          |
|----------------------------|---------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------|-------|-------|------|---------------|
| V <sub>IN</sub>            | Input voltage                   |                                                          |                                                                                     | 1.5   |       | 6.0  | V             |
| $V_{OUT}$                  | Output voltage                  |                                                          |                                                                                     | 0.55  |       | 5.5  | V             |
|                            |                                 | -40°C ≤ T <sub>J</sub> ≤ +85°C, V <sub>OUT</sub> ≥ 1.0 V |                                                                                     | -1%   |       | 1%   |               |
|                            | Output accuracy                 | $-40$ °C $\leq T_{J} \leq +85$ °C                        | , 0.6 V ≤ V <sub>OUT</sub> < 1.0 V                                                  | -10   |       | 10   | mV            |
|                            | Output accuracy                 | V <sub>OUT</sub> ≥ 1 V                                   |                                                                                     | -1.5% |       | 1.5% |               |
|                            |                                 | 0.6 V ≤ V <sub>OUT</sub> < 1 V                           |                                                                                     | -15   |       | 15   | mV            |
|                            | Line regulation                 | V <sub>OUT(NOM)</sub> + 0.5 V ≤                          | V <sub>IN</sub> ≤ 6.0 V                                                             |       | 2     |      | mV            |
|                            | Load regulation                 | 0.1 mA ≤ I <sub>OUT</sub> ≤ 1A                           |                                                                                     |       | 0.050 |      | V/A           |
|                            |                                 | T <sub>J</sub> = 25°C                                    |                                                                                     | 14    | 25    | 33   |               |
| $I_{GND}$                  | Ground current                  | -40°C ≤ T <sub>J</sub> ≤ +85°C                           |                                                                                     |       |       | 35   | μΑ            |
|                            |                                 | $-40$ °C $\leq$ T <sub>J</sub> $\leq$ $+125$ °           | С                                                                                   |       |       | 45   |               |
| I <sub>SHDN</sub>          | Shutdown current                | V <sub>EN</sub> ≤ 0.4 V, 1.5 V ≤                         | ≤ V <sub>IN</sub> ≤ 6.0 V                                                           |       | 0.1   | 1    | μΑ            |
| I <sub>FB</sub>            | Feedback pin current            |                                                          |                                                                                     |       | 0.01  | 0.1  | μΑ            |
|                            | Output current limit            | V <sub>IN</sub> = V <sub>OUT</sub> + 0.5 V               | $V_{OUT} = V_{OUT(NOM)} - 0.2 \text{ V}, V_{OUT} \le 1.5 \text{ V}$                 | 1.20  | 1.44  | 1.73 | А             |
| I <sub>CL</sub>            |                                 |                                                          | V <sub>OUT</sub> = 0.9 V × V <sub>OUT(NOM)</sub> , 1.5 V < V <sub>OUT</sub> ≤ 5.5 V | 1.20  | 1.44  | 1.73 |               |
| I <sub>SC</sub>            | Short-circuit current limit     | V <sub>OUT</sub> = 0 V                                   |                                                                                     |       | 770   |      | mA            |
|                            |                                 |                                                          | 0.6 V ≤ V <sub>OUT</sub> < 0.8 V                                                    |       | 896   | 1050 |               |
|                            |                                 |                                                          | 0.8 V ≤ V <sub>OUT</sub> < 1.0 V                                                    |       | 765   | 910  |               |
|                            |                                 |                                                          | 1.0 V ≤ V <sub>OUT</sub> < 1.2 V                                                    |       | 600   | 735  |               |
| .,                         | Descriptively                   | $I_{OUT} = 1 A$                                          | 1.2 V ≤ V <sub>OUT</sub> < 1.5 V                                                    |       | 464   | 580  | \/            |
| $V_{DO}$                   | Dropout voltage                 | –40°C ≤ T <sub>J</sub> ≤<br>+125°C                       | 1.5 V ≤ V <sub>OUT</sub> < 1.8 V                                                    |       | 332   | 410  | mV            |
|                            |                                 |                                                          | 1.8 V ≤ V <sub>OUT</sub> < 2.5 V                                                    |       | 264   | 340  |               |
|                            |                                 |                                                          | $2.5 \text{ V} \leq \text{V}_{\text{OUT}} < 3.3 \text{ V}$                          |       | 193   | 250  |               |
|                            |                                 |                                                          | 3.3 V ≤ V <sub>OUT</sub> < 5.5 V                                                    |       | 161   | 205  |               |
|                            |                                 | f = 1 kHz                                                |                                                                                     |       | 66    |      |               |
| PSRR                       | Power-supply rejection ratio    | f = 100 kHz                                              |                                                                                     |       | 45    |      | dB            |
|                            |                                 | f = 1 MHz                                                |                                                                                     |       | 30    |      |               |
| V <sub>N</sub>             | Output noise voltage            | BW = 10 Hz to 100 kHz, V <sub>OUT</sub> = 0.6 V          |                                                                                     |       | 30    |      | $\mu V_{RMS}$ |
| $V_{\text{UVLO}}$          | Undervoltage lockout            | V <sub>IN</sub> rising                                   |                                                                                     | 1.27  | 1.33  | 1.42 | V             |
| V <sub>UVLO,</sub><br>HYST | Undervoltage lockout hysteresis | V <sub>IN</sub> falling                                  |                                                                                     |       | 45    |      | mV            |
| t <sub>STR</sub>           | Startup time                    | From EN low-to-high                                      | h transition to V <sub>OUT</sub> = V <sub>OUT</sub> × 95%                           |       | 500   |      | μs            |



## **Electrical Characteristics (continued)**

at operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{IN} = V_{OUT(NOM)} + 0.5$  V or 1.5 V (whichever is greater),  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1$   $\mu F$  (unless otherwise noted); all typical values at  $T_J = 25^{\circ}C$ 

|                           | PARAMETER                     | TEST CONDITIONS                  | MIN | TYP | MAX | UNIT |  |
|---------------------------|-------------------------------|----------------------------------|-----|-----|-----|------|--|
| $V_{HI}$                  | EN pin high voltage (enabled) |                                  | 1.0 |     |     | V    |  |
| $V_{LO}$                  | EN pin low voltage (enabled)  |                                  |     |     | 0.3 | V    |  |
| I <sub>EN</sub>           | Enable pin current            | V <sub>IN</sub> = EN = 6.0 V     |     | 10  |     | nA   |  |
| R <sub>PULL</sub><br>DOWN | Pulldown resistance           | V <sub>IN</sub> = 6.0 V          |     | 120 |     | Ω    |  |
| т                         | Thermal shutdown              | Shutdown, temperature increasing |     | 170 |     | °C   |  |
| I <sub>SD</sub>           | memai ShuluOWN                | Reset, temperature decreasing    |     | 155 |     | °C   |  |



## 7 Detailed Description

#### 7.1 Overview

www.ti.com

The TLV759P belongs to a family of next-generation, low-dropout regulators (LDOs). This device consumes low quiescent current and delivers excellent line and load transient performance. These characteristics, combined with low noise, good PSRR with low dropout voltage, make this device ideal for portable consumer applications.

This regulator offers foldback current limit, shutdown, and thermal protection. The operating junction temperature for this device is -40°C to +125°C.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Undervoltage Lockout (UVLO)

The TLV759P uses an undervoltage lockout (UVLO) circuit that disables the output until the input voltage is greater than the rising UVLO voltage ( $V_{UVLO}$ ). This circuit ensures that the device does not exhibit any unpredictable behavior when the supply voltage is lower than the operational range of the internal circuitry. When  $V_{IN}$  is less than  $V_{UVLO}$ , the output is connected to ground with a  $120-\Omega$  pulldown resistor.

#### 7.3.2 Shutdown

The enable pin (EN) is active high. Enable the device by forcing the EN pin to exceed  $V_{HI}$  (0.9 V, minimum). Turn off the device by forcing the EN pin to drop below 0.4 V ( $V_{LO}$ ). If shutdown capability is not required, connect EN to IN.

The TLV759P has an internal pulldown MOSFET that connects a  $120-\Omega$  resistor to ground when the device is disabled. The discharge time after disabling depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_I$ ) in parallel with the  $120-\Omega$  pulldown resistor. Equation 1 calculates the time constant:

$$\tau = \frac{120 \cdot R_L}{120 + R_L} \cdot C_{OUT} \tag{1}$$



#### **Feature Description (continued)**

#### 7.3.3 Internal Foldback Current Limit

The TLV759P has an internal current limit that protects the regulator during fault conditions. The current limit is a hybrid brick-wall scheme until the output voltage is less than  $0.4~V~x~V_{OUT(NOM)}$ ; when the voltage drops below  $0.4~V~x~V_{OUT(NOM)}$ , a foldback current limit is implemented that scales back the current as the output voltage approaches GND. When the output is shorted, the LDO supplies a typical current of 100 mA. The output voltage is not regulated when the device is in current limit. When the device output is shorted, the PMOS pass transistor dissipates power  $[(V_{IN}-V_{OUT})~x~I_{SC}]$  until thermal shutdown is triggered and the device turns off. After the device cools down, the internal shutdown circuit turns the device back on. If the fault condition continues, the device cycles between current limit and thermal shutdown.

The foldback current-limit circuit limits the current allowed through the device to current levels lower than the minimum current limit at nominal  $V_{OUT}$  current limit ( $I_{LIM}$ ) during startup. If the output is loaded by a constant-current load during startup, or if the output voltage is negative when the device is enabled, then the load current demanded by the load may exceed the foldback current limit and the device may not rise to the full output voltage. For constant-current loads, disable the output load until the TLV759P has fully risen to its nominal output voltage.

The TLV759P PMOS pass element has an intrinsic body diode that conducts current when the voltage at the OUT pin exceeds the voltage at the IN pin. Do not force the output voltage to exceed the input voltage because excessively high current may flow through the body diode.

#### 7.3.4 Thermal Shutdown

Thermal shutdown protection disables the output when the junction temperature rises to approximately 170°C. Disabling the device eliminates the power dissipated by the device, allowing the device to cool. When the junction temperature cools to approximately 155°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits regulator dissipation, protecting the LDO from damage as a result of overheating.

Activating the thermal shutdown feature usually indicates excessive power dissipation as a result of the product of the  $(V_{IN} - V_{OUT})$  voltage and the load current. For reliable operation, limit junction temperature to 125°C maximum. To estimate the margin of safety in a complete design, increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions.

The TLV759P internal protection circuitry protects against overload conditions but is not intended to be activated in normal operation. Continuously running the TLV759P into thermal shutdown degrades device reliability.

#### 7.4 Device Functional Modes

Table 1 lists a comparison between the normal, dropout, and disabled modes of operation.

**Table 1. Device Functional Modes Comparison** 

| OPERATING MODE          | PARAMETER                           |                                   |                                    |                  |  |  |
|-------------------------|-------------------------------------|-----------------------------------|------------------------------------|------------------|--|--|
| OPERATING WIDDE         | V <sub>IN</sub>                     | EN                                | l <sub>out</sub>                   | L                |  |  |
| Normal <sup>(1)</sup>   | $V_{IN} > V_{OUT(NOM)} + V_{DO}$    | $V_{EN} > V_{HI}$                 | I <sub>OUT</sub> < I <sub>CL</sub> | $T_{J} < T_{SD}$ |  |  |
| Dropout <sup>(1)</sup>  | $V_{IN} < V_{OUT(NOM)} + V_{DO}$    | $V_{EN} > V_{HI}$                 | _                                  | $T_{J} < T_{SD}$ |  |  |
| Disabled <sup>(2)</sup> | V <sub>IN</sub> < V <sub>UVLO</sub> | V <sub>EN</sub> < V <sub>LO</sub> | _                                  | $T_J > T_{SD}$   |  |  |

- (1) All table conditions must be met.
- (2) The device is disabled when any condition is met.



## Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 Adjustable Output

Figure 1 shows that the output voltage of the TLV759P can be adjusted from 0.55 V to 5.5 V by using a resistor divider network.



Figure 1. Adjustable Operation

Use Equation 2 to calculate  $R_1$  and  $R_2$  for any output voltage range.

$$R_1 = R_2 (V_{OUT} / V_{FB} - 1)$$

where

• 
$$V_{FB} = 0.55 \text{ V}$$
 (2

#### 8.1.2 Input and Output Capacitor Selection

The TLV759P requires an output capacitance of 1 µF or larger for stability. Use X5R- and X7R-type ceramic capacitors because these capacitors have minimal variation in value and equivalent series resistance (ESR) over temperature. When choosing a capacitor for a specific application be sure to look at the dc bias characteristics for the capacitor. Higher output voltages cause a significant derating of the capacitor. For best performance, the maximum recommended output capacitance is 200 µF.

To ensure stability, place a 1-μF capacitor on the input pin of the LDO as well. Some input supplies have a high impedance, thus placing the input capacitor on the input supply helps reduce the input impedance. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. If the input supply has a high impedance over a large range of frequencies, several input capacitors can be used in parallel to lower the impedance over frequency. Use a higher-value capacitor if large, fast, rise-time load transients are anticipated, or if the device is located several inches from the input power source.

#### 8.1.3 Dropout Voltage

The TLV759P uses a PMOS pass transistor to achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage (V<sub>DO</sub>), the PMOS pass device is in the linear region of operation and the input-to-output resistance is the R<sub>DS(ON)</sub> of the PMOS pass element. V<sub>DO</sub> scales approximately with output current because the PMOS device behaves like a resistor in dropout mode. As with any linear regulator, PSRR and transient response degrade as  $(V_{IN} - V_{OUT})$  approaches dropout operation.

SBVS352 - APRIL 2018



#### Application Information (continued)

#### 8.1.4 Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the printed circuit board (PCB) layout. The PCB area around the device that is free of other components moves the heat from the device to ambient air. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves heatsink effectiveness.

Power dissipation (PD) depends on input voltage and load conditions. Equation 3 shows that PD is equal to the product of the output current and voltage drop across the output pass element.

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(3)

Figure 2 depicts the maximum ambient temperature versus the power dissipation of the TLV759P in the DRV package. Figure 2 assumes the device is soldered on a JEDEC standard high-K layout with no airflow over the board. Actual board thermal impedances vary widely. If the application requires high power dissipation, having a thorough understanding of the board temperature and thermal impedances is helpful to make sure the TLV759P does not operate continuously above a junction temperature of 125°C.

Graph Placeholder

High-K layout

Figure 2. Maximum Ambient Temperature vs Device Power Dissipation



#### 8.2 Typical Application

Figure 3 shows the typical application circuit for the TLV759P. Input and output capacitances must be at least 1  $\mu$ F.



Figure 3. TLV759P Typical Application

#### 8.2.1 Design Requirements

Use the parameters listed in Table 2 for typical linear regulator applications.

**Table 2. Design Parameters** 

| PARAMETER                   | DESIGN REQUIREMENT |
|-----------------------------|--------------------|
| Input voltage               | 1.5 V to 6 V       |
| Output voltage              | 1.0 V, ±1%         |
| Input current               | 0.55 V to 5.5 V    |
| Output load                 | 1-A dc             |
| Maximum ambient temperature | 70°C               |

#### 8.2.2 Detailed Design Procedure

Input and output capacitors are required to achieve the output voltage transient requirements. Capacitance values of 1  $\mu$ F are selected to give the maximum output capacitance in a small, low-cost package; see the *Input and Output Capacitor Selection* section for details.

Figure 1 illustrates the output voltage of the TLV759P. Set the output voltage using the resistor divider; see the *Adjustable Output* section for details.



## 9 Power Supply Recommendations

Connect a low output impedance power supply directly to the IN pin of the TLV759P.

## 10 Layout

## 10.1 Layout Guidelines

- Place input and output capacitors as close to the device as possible.
- Use copper planes for device connections, in order to optimize thermal performance.
- · Place thermal vias around the device to distribute the heat.
- Do not place a thermal via directly beneath the thermal pad of the DRV package. A via can wick solder or solder paste away from the thermal pad joint during the soldering process, leading to a compromised solder joint on the thermal pad.

## 10.2 Layout Example



Figure 4. Layout Example for the DRV Package



SBVS352 - APRIL 2018

## Device and Documentation Support

#### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### **Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGE OPTION ADDENDUM**

20-Nov-2018

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type |         | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| PTLV75901PDRVR   | ACTIVE  | WSON         | DRV     | 6    | 3000 | TBD                        | Call TI          | Call TI            | -40 to 125   |                | Samples |
| TLV75901PDRVR    | PREVIEW | WSON         | DRV     | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 1MGH           |         |
| TLV75901PDRVT    | PREVIEW | WSON         | DRV     | 6    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 1MGH           |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

20-Nov-2018

| n no event shall TI's liability ar | rising out of such information exceed the total p | purchase price of the TI part(s) at issue in this | document sold by TI to Customer on an annual basis. |
|------------------------------------|---------------------------------------------------|---------------------------------------------------|-----------------------------------------------------|
|                                    |                                                   |                                                   |                                                     |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 22-Nov-2018

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLV75901PDRVR               | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TLV75901PDRVR               | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TLV75901PDRVT               | WSON            | DRV                | 6 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

www.ti.com 22-Nov-2018



\*All dimensions are nominal

| Device        | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| TLV75901PDRVR | WSON                | DRV | 6    | 3000 | 210.0       | 185.0      | 35.0        |  |
| TLV75901PDRVR | WSON                | DRV | 6    | 3000 | 205.0       | 200.0      | 33.0        |  |
| TLV75901PDRVT | WSON                | DRV | 6    | 250  | 210.0       | 185.0      | 35.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
- number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated