

#### STL70N4LLF5

## N-channel 40 V, 0.0055 Ω, 18 A, PowerFLAT<sup>™</sup> (6x5) STripFET<sup>™</sup> V Power MOSFET

Preliminary Data

#### **Features**

| Туре        | V <sub>DSS</sub> | R <sub>DS(on)</sub><br>max | I <sub>D</sub>      |  |
|-------------|------------------|----------------------------|---------------------|--|
| STL70N4LLF5 | 40 V             | $0.0065~\Omega$            | 18 A <sup>(1)</sup> |  |

- 1. The value is rated according  $R_{thj\text{-pcb}}$
- $\blacksquare$  R<sub>DS(on)</sub> \* Q<sub>g</sub> industry benchmark
- Extremely low on-resistance R<sub>DS(on)</sub>
- High avalanche ruggedness
- Low gate drive power losses

#### **Application**

Switching applications

#### **Description**

This product utilizes the 5<sup>th</sup> generation of design rules of ST's proprietary STripFET<sup>TM</sup> technology. The lowest available  $R_{DS(on)}^*Q_g$ , in this chip scale package, makes this device suitable for the most demanding DC-DC converter applications, where high power density is to be achieved.



Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code  | Marking  | Package          | Packaging     |
|-------------|----------|------------------|---------------|
| STL70N4LLF5 | 70N4LLF5 | PowerFLAT™ (6x5) | Tape and reel |

Contents STL70N4LLF5

### **Contents**

| 1 | Electrical ratings         | 3 |
|---|----------------------------|---|
| 2 | Electrical characteristics | 4 |
| 3 | Test circuits              | 6 |
| 4 | Package mechanical data    | 7 |
| 5 | Revision history           | 9 |

STL70N4LLF5 Electrical ratings

## 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                             | Parameter                                                    | Value | Unit |
|------------------------------------|--------------------------------------------------------------|-------|------|
| V <sub>DS</sub>                    | Drain-source voltage (V <sub>GS</sub> = 0)                   | 40    | V    |
| V <sub>GS</sub>                    | Gate-source voltage                                          | ± 22  | V    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C         | 70    | Α    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 100 °C        | 44    | Α    |
| I <sub>D</sub> <sup>(2)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C         | 18    | Α    |
| I <sub>D</sub> <sup>(3)</sup>      | Drain current (continuous) at T <sub>C</sub> =100 °C         | 11.5  | Α    |
| I <sub>DM</sub> <sup>(3)</sup>     | Drain current (pulsed)                                       | 72    | Α    |
| P <sub>TOT</sub> <sup>(1)</sup>    | Total dissipation at T <sub>C</sub> = 25 °C                  | 60    | W    |
| P <sub>TOT</sub> (2)               | Total dissipation at T <sub>C</sub> = 25 °C                  | 4     | W    |
|                                    | Derating factor                                              | 0.03  | W/°C |
| T <sub>J</sub><br>T <sub>stg</sub> | Operating junction temperature Storage temperature -55 to 19 |       | °C   |

<sup>1.</sup> The value is rated according  $R_{\text{thj-c}}$ 

Table 3. Thermal resistance

| Symbol                   | Parameter                                               | Value | Unit |
|--------------------------|---------------------------------------------------------|-------|------|
| R <sub>thj-case</sub>    | Thermal resistance junction-case (drain) (steady state) | 2.08  | °C/W |
| R <sub>thj-pcb</sub> (1) | Thermal resistance junction-ambient                     | 31.3  | °C/W |

<sup>1.</sup> When mounted on FR-4 board of 1inch², 2oz Cu, t < 10 sec

Table 4. Avalanche data

| Symbol          | Parameter                                                                                | Value | Unit |
|-----------------|------------------------------------------------------------------------------------------|-------|------|
| I <sub>AV</sub> | Not-repetitive avalanche current, (pulse width limited by Tj Max)                        | TBD   | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_J = 25$ °C, $I_D = I_{AV}$ , $V_{DD} = 24$ V) | TBD   | mJ   |

<sup>2.</sup> The value is rated according  $R_{\mbox{\scriptsize thj-pcb}}$ 

<sup>3.</sup> Pulse width limited by safe operating area

Electrical characteristics STL70N4LLF5

## 2 Electrical characteristics

 $(T_{CASE} = 25 \, ^{\circ}C \text{ unless otherwise specified})$ 

Table 5. On/off states

| Symbol               | Parameter                                                    | Test conditions                                                | Min. | Тур.          | Max.            | Unit     |
|----------------------|--------------------------------------------------------------|----------------------------------------------------------------|------|---------------|-----------------|----------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage $I_D = 250 \mu A, V_{GS} = 0$ |                                                                | 40   |               |                 | V        |
| I <sub>DSS</sub>     | Zero gate voltage drain current (V <sub>GS</sub> = 0)        | $V_{DS}$ = Max rating,<br>$V_{DS}$ = Max rating @125 °C        |      |               | 1<br>10         | μA<br>μA |
| I <sub>GSS</sub>     | Gate body leakage current (V <sub>DS</sub> = 0)              | V <sub>GS</sub> = ±22 V                                        |      |               | ±100            | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                       | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                           | 1    |               |                 | ٧        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                            | $V_{GS}$ = 10 V, $I_{D}$ = 9 A $V_{GS}$ = 4.5 V, $I_{D}$ = 9 A |      | 0.0055<br>TBD | 0.0065<br>0.009 | Ω        |

Table 6. Dynamic

| Symbol                                                   | Parameter                                                         | Test conditions                                                     | Min. | Тур.              | Max. | Unit           |
|----------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------|------|-------------------|------|----------------|
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | V <sub>DS</sub> = 25 V, f=1 MHz,<br>V <sub>GS</sub> =0              |      | 1800<br>270<br>40 |      | pF<br>pF<br>pF |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge      | $V_{DD}$ =15 V, $I_D$ = 18 A<br>$V_{GS}$ = 4.5 V<br>(see Figure 3)  |      | 13<br>TBD<br>TBD  |      | nC<br>nC<br>nC |
| R <sub>G</sub>                                           | Gate input resistance                                             | f=1 MHz Gate DC Bias = 0<br>Test signal level = 20 mV<br>open drain |      | TBD               |      | Ω              |

Table 7. Switching times

| Symbol                                                               | Parameter                                                  | Test conditions                                                                     | Min. | Тур.                     | Max. | Unit                 |
|----------------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------|------|--------------------------|------|----------------------|
| t <sub>d(on)</sub> t <sub>r</sub> t <sub>d(off)</sub> t <sub>f</sub> | Turn-on delay time Rise time Turn-off delay time Fall time | $V_{DD}$ =15 V, $I_{D}$ = 9A, $R_{G}$ =4.7 $\Omega$ , $V_{GS}$ =10 V (see Figure 2) |      | TBD<br>TBD<br>TBD<br>TBD |      | ns<br>ns<br>ns<br>ns |

Table 8. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                               | Min | Тур.              | Max | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------|-----|-------------------|-----|---------------|
| I <sub>SD</sub>                                        | Source-drain current                                                   |                                                               |     |                   | 18  | Α             |
| I <sub>SDM</sub> <sup>(1)</sup>                        | Source-drain current (pulsed)                                          |                                                               |     |                   | 72  | Α             |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                     | I <sub>SD</sub> = 18A, V <sub>GS</sub> =0                     |     |                   | 1.1 | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD}$ = 18A,<br>di/dt = 100 A/ $\mu$ s,<br>$V_{DD}$ = 25 V |     | TBD<br>TBD<br>TBD |     | ns<br>nC<br>A |

<sup>1.</sup> Pulse width limited by safe operating area

<sup>2.</sup> Pulsed: pulse duration=300µs, duty cycle 1.5%

Test circuits STL70N4LLF5

#### 3 Test circuits

Figure 2. Switching times test circuit for resistive load

Figure 3. Gate charge test circuit



Figure 4. Test circuit for inductive load switching and diode recovery times

Figure 5. Unclamped inductive load test circuit



Figure 6. Unclamped inductive waveform

Figure 7. Switching time waveform



577

### 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: <a href="https://www.st.com">www.st.com</a>

#### PowerFLAT™(6x5) mechanical data

| DIM.  | mm.  |      |      | inch  |        |        |
|-------|------|------|------|-------|--------|--------|
| DIWI. | Min. | Тур. | Max. | Min.  | Тур.   | Max.   |
| А     | 0.80 | 0.83 | 0.93 | 0.031 | 0.32   | 0.036  |
| A1    |      | 0.02 | 0.05 |       | 0.0007 | 0.0019 |
| А3    |      | 0.20 |      |       | 0.007  |        |
| b     | 0.35 | 0.40 | 0.47 | 0.013 | 0.015  | 0.018  |
| D     |      | 5.00 |      |       | 0.196  |        |
| D1    |      | 4.75 |      |       | 0.187  |        |
| D2    | 4.15 | 4.20 | 4.25 | 0.163 | 0.165  | 0.167  |
| E     |      | 6.00 |      |       | 0.236  |        |
| E1    |      | 5.75 |      |       | 0.226  |        |
| E2    | 3.43 | 3.48 | 3.53 | 0.135 | 0.137  | 0.139  |
| E4    | 2.58 | 2.63 | 2.68 |       | 0.103  | 0.105  |
| е     |      | 1.27 |      |       | 0.050  |        |
| L     | 0.70 | 0.80 | 0.90 | 0.027 | 0.031  | 0.035  |



STL70N4LLF5 Revision history

# 5 Revision history

Table 9. Document revision history

| Date        | Revision | Changes       |
|-------------|----------|---------------|
| 01-Dec-2008 | 1        | First release |

9/10

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

577