

# STK800

## N-channel 30V - 0.006Ω - 20A - PolarPAK<sup>®</sup> STripFET™ Power MOSFET

### Features

| Туре   | $V_{\text{DSS}}$ | R <sub>DS(on)</sub> | R <sub>DS(on)</sub> *Q <sub>g</sub> | P <sub>TOT</sub> |
|--------|------------------|---------------------|-------------------------------------|------------------|
| STK800 | 30V              | <0.0078Ω            | 100.5nC*mΩ                          | 5.2W             |

- Ultra low top and bottom junction to case thermal resistance
- Very low capacitances
- 100% Rg tested
- Fully encapsulated die
- 100% Matte tin finish (in compliance with the 2002/95/EC european directive)
- PolarPAK<sup>®</sup> is a trademark of VISHAY

### Application

Switching applications

### Description

This Power MOSFET is the latest development of STMicroelectronics unique "single feature size" strip-based process. The resulting transistor shows extremely high packing density for low onresistance, moreover the double sides cooling package with ultra low junction to case thermal resistance allows to handle higher levels of current.

| Order code | Marking | Package               | Packaging   |
|------------|---------|-----------------------|-------------|
| STK800     | K800    | PolarPAK <sup>®</sup> | Tape & reel |



Figure 1. Internal schematic diagram



## Contents

| 1 | Electrical ratings                      | 3 |
|---|-----------------------------------------|---|
| 2 | Electrical characteristics              | 4 |
|   | 2.1 Electrical characteristics (curves) | 6 |
| 3 | Test circuit                            | 8 |
| 4 | Package mechanical data 1               | 0 |
| 5 | Revision history1                       | 3 |



## 1 Electrical ratings

| Table 2. | Absolute | maximum | ratings |
|----------|----------|---------|---------|
|          | Absolute | maximum | raungs  |

| Symbol                             | Parameter                                             | Value      | Unit |
|------------------------------------|-------------------------------------------------------|------------|------|
| V <sub>DS</sub>                    | Drain-source voltage (V <sub>GS</sub> = 0)            | 30         | V    |
| V <sub>GS</sub> <sup>(1)</sup>     | Gate-source voltage                                   | ± 16       | V    |
| V <sub>GS</sub> <sup>(2)</sup>     | Gate-source voltage                                   | ± 18       | V    |
| I <sub>D</sub> <sup>(4)</sup>      | Drain current (continuous) at $T_C = 25^{\circ}C$     | 20         | Α    |
| I <sub>D</sub>                     | Drain current (continuous) at T <sub>C</sub> = 100°C  | 12.5       | Α    |
| I <sub>DM</sub> <sup>(3)</sup>     | Drain current (pulsed)                                | 80         | А    |
| P <sub>TOT</sub> <sup>(4)</sup>    | Total dissipation at $T_{C} = 25^{\circ}C$            | 5.2        | W    |
|                                    | Derating factor                                       | 0.0416     | W/°C |
| E <sub>AS</sub> <sup>(5)</sup>     | Single pulse avalanche energy                         | 1          | J    |
| T <sub>j</sub><br>T <sub>stg</sub> | Operating junction temperature<br>Storage temperature | -55 to 150 | °C   |

1. Continuous mode

2. Guaranteed for test time  $\leq 15$ ms

3. Pulse width limited by package

4. When mounted on FR-4 board of 1inch<sup>2</sup>, 2 oz Cu and  $\leq$ 10sec

5. Starting  $T_J = 25^{\circ}C$ ,  $I_D = 10A$ ,  $V_{DD} = 25V$ 

|  | Table 3. | Thermal data |
|--|----------|--------------|
|--|----------|--------------|

| Symbol                  | Parameter                                    | Тур. | Max. | Unit |
|-------------------------|----------------------------------------------|------|------|------|
| Rthj-amb <sup>(1)</sup> | Thermal resistance junction-amb              | 20   | 24   | °C/W |
| Rthj-c <sup>(2)</sup>   | Thermal resistance junction-case (top drain) | 1    | 1.2  | °C/W |
| Rthj-c <sup>(3)</sup>   | Thermal resistance junction-case (source)    | 2.8  | 3.4  | °C/W |

1. When mounted on FR-4 board of 1inch<sup>2</sup>, 2 oz Cu and  $\leq$ 10sec

2. Steady state

3. Measured at source pin when the device is mounted on FR-4 board in steady state



## 2 Electrical characteristics

(T<sub>CASE</sub>=25°C unless otherwise specified)

|                      | On/on states                                             |                                                                                             |      |                 |                  |          |
|----------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------|------|-----------------|------------------|----------|
| Symbol               | Parameter                                                | Test conditions                                                                             | Min. | Тур.            | Max.             | Unit     |
| V <sub>(BR)DSS</sub> | Drain-source breakdown<br>voltage                        | $I_{D} = 250 \mu A, V_{GS} = 0$                                                             | 30   |                 |                  | V        |
| I <sub>DSS</sub>     | Zero gate voltage drain<br>current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = Max rating,<br>V <sub>DS</sub> = Max rating,Tc=125°C                      |      |                 | 1<br>10          | μA<br>μA |
| I <sub>GSS</sub>     | Gate body leakage current<br>(V <sub>DS</sub> = 0)       | $V_{GS} = \pm 16V$                                                                          |      |                 | ±100             | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}, I_D = 250 \mu A$                                                          | 1    |                 | 2.5              | V        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                        | V <sub>GS</sub> = 10V, I <sub>D</sub> = 10A<br>V <sub>GS</sub> = 4.5V, I <sub>D</sub> = 10A |      | 0.006<br>0.0075 | 0.0078<br>0.0098 | Ω<br>Ω   |

#### Table 4. On/off states

#### Table 5. Dynamic

| Symbol                                                   | Parameter                                                                                     | Test conditions                                                    | Min. | Тур.               | Max. | Unit           |
|----------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------|--------------------|------|----------------|
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance<br>Output capacitance<br>Reverse transfer<br>capacitance                    | V <sub>DS</sub> =25V, f=1 MHz, V <sub>GS</sub> =0                  |      | 1380<br>450<br>75  |      | pF<br>pF<br>pF |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge                                  | $V_{DD}$ =15V, $I_D$ = 20A<br>$V_{GS}$ =4.5V<br>(see Figure 16)    |      | 13.4<br>3.4<br>4.5 |      | nC<br>nC<br>nC |
| Q <sub>gs1</sub><br>Q <sub>gs2</sub>                     | Pre V <sub>th</sub> gate-to-source<br>charge<br>Post V <sub>th</sub> gate-to-source<br>charge | $V_{DD}$ =15V, $I_D$ = 12A<br>$V_{GS}$ =4.5V<br>(see Figure 21)    |      | 1<br>2.4           |      | nC<br>nC       |
| R <sub>G</sub>                                           | Gate input resistance                                                                         | f=1 MHz Gate DC Bias = 0<br>Test signal level = 20mV<br>open drain |      | 1                  |      | Ω              |



|                                       | e interning times                |                                                                                                                 |      |          |      |          |
|---------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------|------|----------|------|----------|
| Symbol                                | Parameter                        | Test conditions                                                                                                 | Min. | Тур.     | Max. | Unit     |
| t <sub>d(on)</sub><br>t <sub>r</sub>  | Turn-on delay time<br>Rise time  | $V_{DD}=15V, I_{D}=10A,$<br>$R_{G}=4.7\Omega, V_{GS}=4.5V$<br>(see Figure 15)                                   |      | 15<br>50 |      | ns<br>ns |
| t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-off delay time<br>Fall time | $V_{DD}$ =15V, I <sub>D</sub> = 10A,<br>R <sub>G</sub> =4.7 $\Omega$ , V <sub>GS</sub> =4.5V<br>(see Figure 15) |      | 45<br>15 |      | ns<br>ns |

Table 6. Switching times

 Table 7.
 Source drain diode

| Symbol                                                 | Parameter                                                                    | Test conditions                                                                                       | Min. | Тур.              | Max.     | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|-------------------|----------|---------------|
| I <sub>SD</sub><br>I <sub>SDM</sub> <sup>(1)</sup>     | Source-drain current<br>Source-drain current<br>(pulsed)                     |                                                                                                       |      |                   | 20<br>80 | A<br>A        |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on Voltage                                                           | I <sub>SD</sub> = 20A, V <sub>GS</sub> =0                                                             |      |                   | 1.2      | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | I <sub>SD</sub> = 20A, di/dt = 100A/μs,<br>V <sub>DD</sub> =20V, Tj=150°C<br>( <i>see Figure 20</i> ) |      | 32<br>28.8<br>1.8 |          | ns<br>nC<br>A |

1. Pulse width limited by package

2. Pulsed: pulse duration =  $300\mu s$ , duty cycle 1.5%

57

### 2.1 Electrical characteristics (curves)

#### Figure 2. Safe operating area

















Figure 7. Static drain-source on resistance



57



#### Figure 8. Gate charge vs gate-source voltage Figure 9. Capacitance variations

Figure 10. Normalized gate threshold voltage vs temperature



Figure 12. Source-drain diode forward characteristics





Figure 11. Normalized on resistance vs temperature



Figure 13. Normalized B<sub>VDSS</sub> vs temperature



57

Figure 14. Allowable  $I_{AV}$  vs time in avalanche



The previous curve gives the single pulse safe operating area for unclamped inductive loads, under the following conditions:

 $P_{D(AVE)} = 0.5*(1.3*B_{VDSS}*I_{AV})$ 

E<sub>AS(AR)</sub>=P<sub>D(AVE)</sub> \*t<sub>AV</sub>

Where:

 $I_{AV}$  is the allowable current in avalanche

 $P_{D(AVE)}$  is the average power dissipation in avalanche (single pulse)

 $t_{\mbox{\scriptsize AV}}$  is the time in avalanche



### 3 Test circuit

Figure 15. Switching times test circuit for resistive load





Figure 17. Test circuit for inductive load switching and diode recovery times









Figure 20. Switching time waveform



#### Figure 16. Gate charge test circuit



#### Figure 21. Gate charge waveform





## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: *www.st.com* 



| Table 8. | FUIAIFAN |      | ) mechanica | Tuala |       |       |  |
|----------|----------|------|-------------|-------|-------|-------|--|
| Ref.     | mm       |      |             |       | inch  |       |  |
|          | Min.     | Тур. | Max.        | Min.  | Тур.  | Max.  |  |
| А        | 0.75     | 0.80 | 0.85        | 0.030 | 0.031 | 0.033 |  |
| A1       |          |      | 0.05        |       |       | 0.002 |  |
| b1       | 0.48     | 0.58 | 0.68        | 0.019 | 0.023 | 0.027 |  |
| b2       | 0.41     | 0.51 | 0.61        | 0.016 | 0.020 | 0.024 |  |
| b3       | 2.19     | 2.29 | 2.39        | 0.086 | 0.090 | 0.094 |  |
| b4       | 0.89     | 1.04 | 1.19        | 0.035 | 0.041 | 0.047 |  |
| b5       | 0.23     | 0.33 | 0.43        | 0.009 | 0.013 | 0.017 |  |
| с        | 0.20     | 0.25 | 0.30        | 0.008 | 0.010 | 0.012 |  |
| D        | 6        | 6.15 | 6.30        | 0.236 | 0.242 | 0.248 |  |
| D1       | 5.74     | 5.89 | 6.04        | 0.226 | 0.232 | 0.238 |  |
| E        | 5.01     | 5.16 | 5.31        | 0.197 | 0.203 | 0.209 |  |
| E1       | 4.75     | 4.90 | 5.05        | 0.187 | 0.193 | 0.199 |  |
| H1       | 0.23     |      |             | 0.009 |       |       |  |
| H2       | 0.45     |      | 0.56        | 0.018 |       | 0.022 |  |
| H3       | 0.31     | 0.41 | 0.51        | 0.012 | 0.016 | 0.020 |  |
| H4       | 0.45     |      | 0.56        | 0.018 |       | 0.022 |  |
| 11       | 1.92     | 1.97 | 2.02        | 0.075 | 0.077 | 0.079 |  |
| J1       | 0.38     | 0.43 | 0.48        | 0.014 | 0.016 | 0.018 |  |
| K1       | 4.22     | 4.37 | 4.52        | 0.166 | 0.172 | 0.178 |  |
| K4       | 0.24     |      |             | 0.009 |       |       |  |
| M1       | 4.30     | 4.50 | 4.70        | 0.169 | 0.177 | 0.185 |  |
| M2       | 3.43     | 3.58 | 3.73        | 0.135 | 0.141 | 0.147 |  |
| M3       | 0.22     |      |             | 0.009 |       |       |  |
| M4       | 0.05     |      |             | 0.002 |       |       |  |
| P1       | 0.15     | 0.20 | 0.25        | 0.006 | 0.008 | 0.010 |  |
| T1       | 3.48     | 3.64 | 4.10        | 0.137 | 0.143 | 0.161 |  |
| T2       | 0.56     | 0.76 | 0.95        | 0.022 | 0.030 | 0.037 |  |
| Т3       | 1.20     |      |             | 0.047 |       |       |  |
| T4       | 3.90     |      |             | 0.154 |       |       |  |
| T5       |          | 0.18 | 0.36        |       | 0.007 | 0.014 |  |
| <        | 0°       | 10°  | 12°         | 0°    | 10°   | 12°   |  |

 Table 8.
 PolarPAK<sup>®</sup> (option "S") mechanical data





М4 -M4 10 D 9 G 8 \$ Ь 51.5 Φŧ Ĕ 12 View A Ě Ė M2 -13--M1  $\bigcirc$ 15 I S 3 G 2 D 1 S 4 D 5 (Top View) 6.15 Ζ  $(\square)$ 0.41 0.51 0.51 0.58 0.38 2.29 0.38 b 0.39 6 D 10 D 9 G 7 S 8 S lπ  $\overline{\mathbf{A}}$ P1-+ 1.37 (Bottom View) P1--b4-₹ T Ш ) P D 1 0.39 Ģ 0.33 b5 5 0.69 0.83 1.042 1.42 1.49

Figure 22. PolarPAK<sup>®</sup> (option "S") drawings









## 5 Revision history

### Table 9. Document revision history

| Date Revision |   | Changes                                        |  |  |
|---------------|---|------------------------------------------------|--|--|
| 10-Nov-2005   | 1 | First version                                  |  |  |
| 02-Feb-2006   | 2 | Complete version                               |  |  |
| 21-Mar-2006   | 3 | The document has been reformatted              |  |  |
| 25-May-2006   | 4 | New note on page 1                             |  |  |
| 14-Nov-2006   | 5 | Modified : Features                            |  |  |
| 14-May-2007   | 6 | New data on Table 5 and new Figure 21          |  |  |
| 11-Jun-2007   | 7 | Updated Figure 2, Figure 3                     |  |  |
| 03-Sep-2007   | 8 | Updated mechancal data                         |  |  |
| 05-Oct-2007   | 9 | Inserted new Figure 23: Recommended PAD layout |  |  |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

