SLLSEG8A - AUGUST 2013-REVISED AUGUST 2013

# Fault-Protected RS-485 Transceivers With Extended Common-Mode Range

Check for Samples: SN65HVD1792-EP

## **FEATURES**

- Bus-Pin Fault Protection to > ±70 V
- Common-Mode Voltage Range (–20 V to 25 V)
   More Than Doubles TIA/EIA 485 Requirement
- Bus I/O Protection
  - ±16 kV JEDEC HBM Protection
- · Reduced Unit Load for Up to 256 Nodes
- Failsafe Receiver for Open-Circuit, Short-Circuit and Idle-Bus Conditions
- Low Power Consumption
  - Low Standby Supply Current, 1 μA Typ
  - I<sub>CC</sub> 5 mA Quiescent During Operation
- Power-Up, Power-Down Glitch-Free Operation

### **APPLICATIONS**

Designed for RS-485 and RS-422 Networks

# SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- . One Assembly and Test Site
- One Fabrication Site
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability

## **DESCRIPTION**

The SN65HVD1792 is designed to survive overvoltage faults such as direct shorts to power supplies, mis-wiring faults, connector failures, cable crushes, and tool mis-applications. It is also robust to ESD events, with high levels of protection to human-body model specifications.

The SN65HVD1792 combines a differential driver and a differential receiver, which operate from a single power supply. The SN65HVD1792 is characterized from -40°C to 105°C.



### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING | VID NUMBER       |
|----------------|------------------------|-----------------------|------------------|------------------|
| 40°C to 405°C  | 901C D                 | SN65HVD1792TDREP      | 1702FD           | V62/13620-01XE   |
| -40°C to 105°C | SOIC - D               | SN65HVD1792TDEP       | 1792EP           | V62/13620-01XE-T |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>(2)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **DEVICE INFORMATION**

# **DRIVER FUNCTION TABLE**

| Input | Enable | Outp | uts |                                    |
|-------|--------|------|-----|------------------------------------|
| D     | DE     | Α    | В   |                                    |
| Н     | Н      | Н    | L   | Actively drive bus high            |
| L     | Н      | L    | Н   | Actively drive bus low             |
| Х     | L      | Z    | Z   | Driver disabled                    |
| Х     | OPEN   | Z    | Z   | Driver disabled by default         |
| OPEN  | Н      | Н    | L   | Actively drive bus high by default |

## **RECEIVER FUNCTION TABLE**

| Differential Input           | Enable | Output |                              |
|------------------------------|--------|--------|------------------------------|
| $V_{ID} = V_A - V_B$         | RE     | R      |                              |
| $V_{IT+} < V_{ID}$           | L      | Н      | Receive valid bus high       |
| $V_{IT-} < V_{ID} < V_{IT+}$ | L      | ?      | Indeterminate bus state      |
| $V_{ID} < V_{IT-}$           | L      | L      | Receive valid bus low        |
| X                            | Н      | Z      | Receiver disabled            |
| X                            | OPEN   | Z      | Receiver disabled by default |
| Open-circuit bus             | L      | Н      | Fail-safe high output        |
| Short-circuit bus            | L      | Н      | Fail-safe high output        |
| Idle (terminated) bus        | L      | Н      | Fail-safe high output        |

### D Package (Top View)



NC - No internal connection

Pins 6 and 7 are connected together internally.

Pins 13 and 14 are connected together internally.

Logic Diagram (Positive Logic)



### ABSOLUTE MAXIMUM RATINGS(1)

|                 |                                                                     |                               | VALUE     | UNIT |
|-----------------|---------------------------------------------------------------------|-------------------------------|-----------|------|
| V <sub>CC</sub> | Supply voltage                                                      |                               | -0.5 to 7 | V    |
|                 | Voltage range at bus pins                                           | A, B pins                     | -70 to 70 | V    |
|                 | Input voltage range at any logic pin                                | -0.3 to V <sub>CC</sub> + 0.3 | V         |      |
|                 | Transient overvoltage pulse through 100 Ω per TIA-485               | -100 to 100                   | V         |      |
|                 | Receiver output current                                             | -24 to 24                     | mA        |      |
| TJ              | Junction temperature                                                |                               | 170       | °C   |
|                 | IEC 60749-26 ESD (human-body model), bus terminals and GND          |                               | ±16       | kV   |
|                 | JEDEC Standard 22, Test Method A114 (human-body model), bus term    | inals and GND                 | ±16       | kV   |
|                 | JEDEC Standard 22, Test Method A114 (human-body model), all pins    | ±4                            | kV        |      |
|                 | JEDEC Standard 22, Test Method C101 (charged-device model), all pin | ±2                            | kV        |      |
|                 | JEDEC Standard 22, Test Method A115 (machine model), all pins       |                               | ±400      | V    |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### THERMAL INFORMATION

|                  |                                                             | SN65HVD1792-EP |               |
|------------------|-------------------------------------------------------------|----------------|---------------|
|                  | THERMAL METRIC <sup>(1)</sup>                               | D              | UNITS         |
|                  |                                                             | 14 PINS        |               |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 70.8           |               |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3)               | 29.4           |               |
| $\theta_{JB}$    | Junction-to-board thermal resistance (4)                    | 25.3           | 9 <b>C</b> AM |
| ΨЈТ              | Junction-to-top characterization parameter <sup>(5)</sup>   | 8.2            | °C/W          |
| ΨЈВ              | Junction-to-board characterization parameter (6)            | 25             |               |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A            |               |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

Product Folder Links: SN65HVD1792-EP



## RECOMMENDED OPERATING CONDITIONS

|                   |                                                                                  | MIN | NOM | MAX             | UNIT |
|-------------------|----------------------------------------------------------------------------------|-----|-----|-----------------|------|
| $V_{CC}$          | Supply voltage                                                                   | 4.5 | 5   | 5.5             | V    |
| $V_{I}$           | Input voltage at any bus terminal (separately or common mode) <sup>(1)</sup>     | -20 |     | 25              | V    |
| V <sub>IH</sub>   | High-level input voltage (driver, driver enable, and receiver enable inputs)     | 2   |     | V <sub>CC</sub> | V    |
| $V_{IL}$          | Low-level input voltage (driver, driver enable, and receiver enable inputs)      | 0   |     | 0.8             | V    |
| $V_{\text{ID}}$   | Differential input voltage                                                       | -25 |     | 25              | V    |
|                   | Output current, driver                                                           | -60 |     | 60              | mA   |
| IO                | Output current, receiver                                                         | -8  |     | 8               | mA   |
| $R_L$             | Differential load resistance                                                     | 54  | 60  |                 | Ω    |
| C <sub>L</sub>    | Differential load capacitance                                                    |     | 50  |                 | pF   |
| 1/t <sub>UI</sub> | Signaling rate                                                                   |     |     | 1               | Mbps |
| T <sub>A</sub>    | Operating free-air temperature (see application section for thermal information) | -40 |     | 105             | °C   |
| $T_J$             | Junction temperature                                                             | -40 |     | 150             | °C   |

<sup>(1)</sup> By convention, the least positive (most negative) limit is designated as minimum in this data sheet.

# **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                                        | TES'                                                       | T CONDITIONS                              | MIN  | TYP                      | MAX | UNIT |
|---------------------|----------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------|------|--------------------------|-----|------|
|                     | Driver differential output voltage                                               | RS-485 with common-mo                                      | 1.37                                      |      |                          |     |      |
| V <sub>OD</sub>     | magnitude                                                                        | $R_L = 54 \Omega, 4.75 V \le V_{CC}$                       | 1.5                                       | 2    |                          | V   |      |
|                     |                                                                                  | R <sub>L</sub> = 100 Ω, 4.75 V ≤ V <sub>C0</sub>           | <sub>0</sub> ≤ 5.25 V                     | 2    | 2.5                      |     |      |
| $\Delta  V_{OD} $   | Change in magnitude of driver differential output voltage                        | R <sub>L</sub> = 54 Ω                                      | R <sub>L</sub> = 54 Ω                     |      |                          |     | V    |
| V <sub>OC(SS)</sub> | Steady-state common-mode output voltage                                          |                                                            |                                           | 1    | V <sub>CC</sub> /2       | 3   | ٧    |
| ΔV <sub>OC</sub>    | Change in differential driver output common-mode voltage                         |                                                            |                                           | -100 | 0                        | 100 | mV   |
| V <sub>OC(PP)</sub> | Peak-to-peak driver common-mode output voltage                                   | Center of two 27-Ω load                                    |                                           | 500  |                          | mV  |      |
| C <sub>OD</sub>     | Differential output capacitance                                                  |                                                            |                                           | 23   |                          | pF  |      |
| V <sub>IT+</sub>    | Positive-going receiver differential input voltage threshold                     |                                                            |                                           | -100 | -10                      | mV  |      |
| V <sub>IT</sub>     | Negative-going receiver differential input voltage threshold                     | V <sub>CM</sub> = -20 V to 25 V                            | $V_{CM} = -20 \text{ V to } 25 \text{ V}$ |      |                          |     | mV   |
| $V_{HYS}$           | Receiver differential input voltage threshold hysteresis ( $V_{IT+} - V_{IT-}$ ) |                                                            |                                           | 30   | 50                       |     | mV   |
| V <sub>OH</sub>     | Receiver high-level output voltage                                               | I <sub>OH</sub> = -8 mA                                    |                                           | 2.4  | V <sub>CC</sub><br>- 0.3 |     | V    |
| <b>5</b>            |                                                                                  | I <sub>OH</sub> = -400 μA                                  |                                           | 4    |                          |     |      |
| V <sub>OL</sub>     | Receiver low-level output voltage                                                | I <sub>OL</sub> = 8 mA                                     |                                           |      | 0.2                      | 0.5 | ٧    |
| I                   | Driver input, driver enable, and receiver enable input current                   |                                                            | -100                                      |      | 100                      | μΑ  |      |
| l <sub>oz</sub>     | Receiver output high-impedance current                                           | $V_O = 0 \text{ V or } V_{CC}, \overline{RE} \text{ at V}$ | -1                                        |      | 1                        | μA  |      |
| I <sub>OS</sub>     | Driver short-circuit output current                                              | _                                                          |                                           | -250 |                          | 250 | mA   |
|                     | Pus input ourrent (disabled driver)                                              | V <sub>CC</sub> = 4.5 to 5.5 V or                          | V <sub>I</sub> = 12 V                     |      | 75                       | 125 |      |
| l <sub>l</sub>      | Bus input current (disabled driver)                                              | $V_{CC} = 0 \text{ V}, DE \text{ at } 0 \text{ V}$         | -100                                      | -40  |                          | μA  |      |

# **ELECTRICAL CHARACTERISTICS (continued)**

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                  | TEST                              | CONDITIONS                                     |                        | MIN | TYP   | MAX | UNIT |
|-----------------|----------------------------|-----------------------------------|------------------------------------------------|------------------------|-----|-------|-----|------|
|                 |                            | Driver and receiver enabled       | DE = V <sub>CC</sub> ,<br>RE = GND,<br>no load |                        |     | 4     | 6.3 |      |
|                 |                            | Driver enabled, receiver disabled | '   RF = V <sub>00</sub>                       |                        |     | 3     | 5.2 | mA   |
| I <sub>CC</sub> | Supply current (quiescent) | Driver disabled, receiver enabled | DE = GND,<br>RE = GND,<br>no load              |                        |     | 2     | 4.3 |      |
|                 |                            | Driver and receiver               | DE = GND, $T_J = -40$ °C to $105$ °C           |                        |     | 0.5   | 5.2 | μA   |
|                 |                            | disabled                          | RE = V <sub>CC</sub> ,<br>no load              | T <sub>J</sub> = 150°C |     | 15 29 |     | μ, τ |
|                 | Supply current (dynamic)   | See TYPICAL CH                    | See TYPICAL CHARACTERISTICS section            |                        |     |       |     |      |

# **SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                                     | PARAMETER                                                                   | TEST CO                          | NDITIONS                             | MIN | TYP | MAX | UNIT |
|-------------------------------------|-----------------------------------------------------------------------------|----------------------------------|--------------------------------------|-----|-----|-----|------|
| DRIVER                              |                                                                             |                                  | •                                    |     |     | •   |      |
| t <sub>r</sub> , t <sub>f</sub>     | Driver differential output rise/fall time                                   |                                  | 50                                   |     | 300 | ns  |      |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay                                                    | $R_1 = 54 \Omega, C_1 = 50 g$    | oF See Figure 3                      |     |     | 200 | ns   |
| t <sub>SK(P)</sub>                  | Driver differential output pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                                  | or, occ riguic o                     |     |     | 29  | ns   |
| $t_{PHZ}$ , $t_{PLZ}$               | Driver disable time                                                         |                                  |                                      |     |     | 3   | μs   |
| t <sub>PZH</sub> , t <sub>PZL</sub> |                                                                             | Receiver enabled                 | See Figure 4 and Figure 5            |     |     | 300 | ns   |
|                                     | Driver enable time                                                          | Receiver disabled                |                                      |     |     | 10  | μs   |
|                                     |                                                                             | Receiver enabled                 | V <sub>CM</sub> > V <sub>CC</sub>    |     | 500 |     | ns   |
| RECEIVER                            |                                                                             |                                  |                                      |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>     | Receiver output rise/fall time                                              |                                  |                                      |     | 4   | 15  | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Receiver propagation delay time                                             | C <sub>1</sub> = 15 nF. See Fig. | ure 6                                |     | 100 | 200 | ns   |
| t <sub>SK(P)</sub>                  | Receiver output pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>            | of a robit, occuring             | C <sub>L</sub> = 15 pF, See Figure 6 |     | 6   | 20  | ns   |
| $t_{\text{PLZ}},t_{\text{PHZ}}$     | Receiver disable time                                                       | Driver enabled, See              | Driver enabled, See Figure 7         |     | 15  | 100 | ns   |
| $t_{PZL(1)}, t_{PZH(1)}$            | Receiver enable time                                                        | Driver enabled, See              | Figure 7                             |     | 80  | 300 | ns   |
| $t_{PZL(2)}, t_{PZH(2)}$            | Receiver enable lime                                                        | Driver disabled, See             |                                      | 3   | 9   | μs  |      |

Product Folder Links: SN65HVD1792-EP



### PARAMETER MEASUREMENT INFORMATION

Input generator rate is 100 kbps, 50% duty cycle, rise and fall times less than 6 nsec, output impedance 50 Ω.



Figure 1. Measurement of Driver Differential Output Voltage With Common-Mode Load



Figure 2. Measurement of Driver Differential and Common-Mode Output With RS-485 Load



Figure 3. Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays



NOTE: D at 3 V to test non-inverting output, D at 0 V to test inverting output.

Figure 4. Measurement of Driver Enable and Disable Times With Active High Output and Pulldown Load



# **PARAMETER MEASUREMENT INFORMATION (continued)**



NOTE: D at 0 V to test non-inverting output, D at 3 V to test inverting output.

Figure 5. Measurement of Driver Enable and Disable Times With Active-Low Output and Pullup Load





Figure 6. Measurement of Receiver Output Rise and Fall Times and Propagation Delays

Copyright © 2013, Texas Instruments Incorporated



# **PARAMETER MEASUREMENT INFORMATION (continued)**



Figure 7. Measurement of Receiver Enable/Disable Times With Driver Enabled



# PARAMETER MEASUREMENT INFORMATION (continued)



Figure 8. Measurement of Receiver Enable Times With Driver Disabled



# TYPICAL CHARACTERISTICS







# TYPICAL CHARACTERISTICS (continued) DIFFERENTIAL OUTPUT VOLTAGE



Figure 12.



### **ADDITIONAL OPTIONS**

The SN65HVD1792 also has options for J1708 applications, for always-enabled full-duplex versions (industry-standard SN65LBC179 footprint) and for inverting-polarity versions, which allow users to correct a reversal of the bus wires without re-wiring. Contact your local Texas Instruments representative for information on these options.

| PART NUMBER                               | SN65HVD1792 |        |      |  |  |  |  |
|-------------------------------------------|-------------|--------|------|--|--|--|--|
| FOOTPRINT/FUNCTION                        | SLOW        | MEDIUM | FAST |  |  |  |  |
| Half-duplex (176 pinout)                  | 85          | 86     | 87   |  |  |  |  |
| Full-duplex no enables (179 pinout)       | 88          | 89     | 90   |  |  |  |  |
| Full-duplex with enables (180 pinout)     | 91          | 92     | 93   |  |  |  |  |
| Half-duplex with cable invert             | 94          | 95     | 96   |  |  |  |  |
| Full-duplex with cable invert and enables | 97          | 98     | 99   |  |  |  |  |
| J1708                                     | 08          | 09     | 10   |  |  |  |  |



Figure 13. SN65HVD1792 With Inverting Feature to Correct for Miswired Cables

## **APPLICATION INFORMATION**

# **Hot-Plugging**

The SN65HVD1792 is designed to operate in "hot swap" or "hot pluggable" applications. Key features for hot-pluggable applications are power-up, power-down glitch free operation, default disabled input/output pins, and receiver failsafe. As shown in Figure 9, an internal Power-On Reset circuit keeps the driver outputs in a high-impedance state until the supply voltage has reached a level at which the device will reliably operate. This ensures that no spurious transitions (glitches) will occur on the bus pin outputs as the power supply turns on or turns off.

As shown in the device **FUNCTION TABLE**, the *ENABLE* inputs have the feature of default disable on both the driver enable and receiver enable. This ensures that the device will neither drive the bus nor report data on the R pin until the associated controller actively drives the enable pins.

### Receiver Failsafe

The differential receiver is "failsafe" to invalid bus states caused by:

- · open bus conditions such as a disconnected connector,
- shorted bus conditions such as cable damage shorting the twisted-pair together,
- or idle bus conditions that occur when no driver on the bus is actively driving.

In any of these cases, the differential receiver outputs a failsafe logic High state, so that the output of the receiver is not indeterminate.

In the SN65HVD1792, receiver failsafe is accomplished by offsetting the receiver thresholds so that the "input indeterminate" range does not include zero volts differential. In order to comply with the RS-422 and RS-485 standards, the receiver output must output a High when the differential input  $V_{ID}$  is more positive than 200 mV, and must output a Low when the  $V_{ID}$  is more negative than -200 mV. The SN65HVD1792 receiver parameters which determine the failsafe performance are  $V_{IT+}$  and  $V_{IT-}$  and  $V_{HYS}$ . In the *Electrical Characteristics* table,  $V_{IT-}$  has a typical value of -150 mV and a minimum (most negative) value of -200 mV, so differential signals more negative than -200 mV will always cause a Low receiver output. Similarly, differential signals more positive than 200 mV will always cause a High receiver output, because the typical value of  $V_{IT+}$  is -100mV, and  $V_{IT+}$  is never more positive than -10 mV under any conditions of temperature, supply voltage, or common-mode offset.

When the differential input signal is close to zero, it will still be above the  $V_{IT+}$  threshold, and the receiver output will be High. Only when the differential input is more negative than  $V_{IT-}$  will the receiver output transition to a Low state. So, the noise immunity of the receiver inputs during a bus fault condition includes the receiver hysteresis value  $V_{HYS}$  (the separation between  $V_{IT+}$  and  $V_{IT-}$ ) as well as the value of  $V_{IT+}$ .

For the SN65HVD1792, the typical noise immunity is typically about 150 mV, which is the negative noise level needed to exceed the  $V_{IT}$  threshold ( $V_{IT}$  TYP = -150 mV). In the worst case, the failsafe noise immunity is never less than 40 mV, which is set by the maximum positive threshold ( $V_{IT}$  MAX = -10mV) plus the minimum hysteresis voltage ( $V_{HYS}$  MIN = 30 mV).

### 70-V Fault-Protection

The SN65HVD1792 is designed to survive bus pin faults up to  $\pm$ 70V. The devices designed for fast signaling rate (10 Mbps) will not survive a bus pin fault with a direct short to voltages above 30V when:

- 1. the device is powered on AND
- 2a. the driver is enabled (DE=HIGH) AND D=HIGH AND the bus fault is applied to the A pin OR
- 2b. the driver is enabled (DE=HIGH) AND D=LOW AND the bus fault is applied to the B pin

Under other conditions, the device will survive shorts to bus pin faults up to 70V. Table 1 summarizes the conditions under which the device may be damaged, and the conditions under which the device will not be damaged.

**Table 1. Device Conditions** 

| POWER | DE | D | Α                           | В                           | RESULTS          |
|-------|----|---|-----------------------------|-----------------------------|------------------|
| OFF   | Х  | Х | $-70V < V_A < 70V$          | -70V < V <sub>B</sub> < 70V | Device survives  |
| ON    | LO | Х | $-70V < V_A < 70V$          | -70V < V <sub>B</sub> < 70V | Device survives  |
| ON    | HI | L | $-70V < V_A < 70V$          | $-70V < V_B < 30V$          | Device survives  |
| ON    | HI | L | $-70V < V_A < 70V$          | 30V < V <sub>B</sub>        | Damage may occur |
| ON    | HI | Н | -70V < V <sub>A</sub> < 30V | -70V < V <sub>B</sub> < 30V | Device survives  |
| ON    | HI | Н | 30V < V <sub>A</sub>        | -70V < V <sub>B</sub> < 30V | Damage may occur |

Product Folder Links: SN65HVD1792-EP





17-Sep-2013

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        |                  | (3)                |              | (4/5)          |         |
| SN65HVD1792TDEP  | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | 1792EP         | Samples |
| SN65HVD1792TDREP | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | 1792EP         | Samples |
| V62/13620-01XE   | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | 1792EP         | Samples |
| V62/13620-01XE-T | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | 1792EP         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

17-Sep-2013

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65HVD1792-EP:

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com 23-Sep-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD1792TDREP | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 23-Sep-2013



### \*All dimensions are nominal

| Device        |     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|-----|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD1792TD | REP | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |

# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>