



[Order](http://www.ti.com/product/OPA858?dcmp=dsproject&hqs=sandbuy&#samplebuy) Now



 $22$ 



**[OPA858](http://www.ti.com/product/opa858?qgpn=opa858)** SBOS629 –APRIL 2018

## **OPA858 5.5-GHz Gain Bandwidth Product Decompensated, FET Input Amplifier**

### <span id="page-0-1"></span>**1 Features**

- High Gain Bandwidth Product: 5.5 GHz
- Decompensated, Gain of 7 V/V (Stable)
- Ultra-Low Bias Current MOSFET Inputs: 10 pA
- Low Input Voltage Noise: 2.5 nV/√Hz
- Wide Input Common-Mode Range:
	- 1.4 V to Positive Supply
	- Includes Negative Supply
- Wide Input Common-Mode Range:
	- 0.4 V to Positive Supply
	- 1.1 V to Negative Supply
- Supply Voltage Range: 3.3 V to 5.25 V
- Quiescent Current: 20 mA
- Available in 8-Pin WSON Package
- Temperature Range: –40 to +125°C

### <span id="page-0-2"></span><span id="page-0-0"></span>**2 Applications**

- High-Speed Transimpedance Amplifier
- **Laser Scanning Equipment**
- LiDAR Receivers
- Displacement Transmitter
- Optical Time Domain Reflectometry (OTDR)
- Distributed Temperature Sensing
- 3D Scanner
- Time-of-Flight (ToF) Systems
- Autonomous Driving Systems

### **20-kΩ, 140-MHz Transimpedance Amplifier**



## **3 Description**

The OPA858 is an ultra-fast, wideband, low-noise, operational amplifier with CMOS inputs, designed for wideband transimpedance and general-purpose voltage amplifier applications. The extremely high 5.5-GHz gain bandwidth product enables applications requiring high transimpedance gains, and the low 2.5 nV/√Hz voltage noise maximizes SNR.

The OPA858 device is offered in a 2-mm  $\times$  2-mm, 8-pin, WSON package that features a feedback (FB) pin, which simplifies the feedback network connection to the device. The pinout features an isolation pin between the feedback and input connection to reduce parasitic coupling for applications sensitive to feedback capacitance.

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **Photodiode Capacitance vs. Bandwidth and Noise**







## **Table of Contents**





## <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





### <span id="page-2-0"></span>**5 Pin Configuration and Functions**



NC - no internal connection

#### **Pin Functions**



3

### <span id="page-3-0"></span>**6 Specifications**

### <span id="page-3-1"></span>**6.1 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor](http://www.ti.com/lit/pdf/spra953) and IC Package Thermal Metrics* application report.



### <span id="page-4-0"></span>**6.2 Electrical Characteristics: OPA858**

 $\vee_{S_+}=$  5 V,  $\vee_{S_-}=$  0 V, G = 7 V/V, R<sub>F</sub> = 453 Ω, noninverting configuration, input common-mode at midsupply, R<sub>L</sub> = 200  $\Omega$ , output load is referenced to midsupply, and T<sub>A</sub> = 25℃ (unless otherwise noted)



### **Electrical Characteristics: OPA858 (continued)**

 $\vee_{S_+}=$  5 V,  $\vee_{S_-}=$  0 V, G = 7 V/V, R<sub>F</sub> = 453 Ω, noninverting configuration, input common-mode at midsupply, R<sub>L</sub> = 200  $\Omega$ , output load is referenced to midsupply, and T<sub>A</sub> = 25℃ (unless otherwise noted)





### <span id="page-6-0"></span>**7 Detailed Description**

### <span id="page-6-1"></span>**7.1 Overview**

The ultra-wide, 5.5-GHz gain bandwidth product (GBP) of the OPA858, combined with the broadband voltage noise of 2.5 nV/√Hz, produces a viable amplifier for wideband transimpedance applications, high-speed data acquisition systems, and applications with weak signal inputs that require low-noise and high-gain front ends. The OPA858 combines multiple features to optimize dynamic performance. In addition to the wide, small-signal bandwidth, the OPA858 has 600 MHz of large signal bandwidth ( $2 V_{\rm PP}$ ) and a slew rate of 2000 V/µs, making the device a viable option for high-speed pulsed applications.

The OPA858 is offered in a 2-mm  $\times$  2-mm, 8-pin, WSON package that features a feedback (FB) pin for a simple feedback network connection to the amplifier. The pinout features an isolation pin between the feedback and input connection to reduce parasitic coupling for applications that are sensitive to feedback capacitance.

### <span id="page-6-2"></span>**7.2 Functional Block Diagram**

<span id="page-6-3"></span>The OPA858 is a classic, voltage feedback operational amplifier (op amp) with two high-impedance inputs and a low-impedance output. Standard application circuits are supported, like the two basic options shown in [Figure](#page-6-3) 1 and [Figure](#page-6-4) 2. The DC operating point for each configuration is level-shifted by the reference voltage ( $V_{RFE}$ ), which is typically set to midsupply in single-supply operation.  $V_{REF}$  is typically connected to ground in split-supply applications.

<span id="page-6-4"></span>

**Figure 2. Inverting Amplifier**

**[OPA858](http://www.ti.com/product/opa858?qgpn=opa858)** SBOS629 –APRIL 2018 **[www.ti.com](http://www.ti.com)**

#### <span id="page-7-0"></span>**7.3 Feature Description**

#### **7.3.1 Input and ESD Protection**

The OPA858 is fabricated on a low-voltage, high-speed, BiCMOS process. The internal, junction breakdown voltages are low for these small geometry devices, and as a result, all device pins are protected with internal ESD protection diodes to the power supplies, as [Figure](#page-7-1) 3 shows. In addition to the diode to the power supplies, there are two anti-parallel diodes between the inputs of the amplifier that clamp the inputs during an overrange or fault condition.



**Figure 3. Internal ESD Structure**

#### <span id="page-7-1"></span>**7.3.2 Feedback Pin**

The OPA858 pin layout is optimized to minimize parasitic inductance and capacitance, which is critical in highspeed analog design. The FB pin (pin 1) is internally connected to the output of the amplifier. The FB pin is separated from the inverting input of the amplifier (pin 3) by a no connect (NC) pin (pin 2). The NC pin must be left floating. There are two advantages to this pin layout:

- 1. A feedback resistor  $(R_F)$  can connect between the FB and IN– pin on the same side of the package (see [Figure](#page-7-2) 4) rather than going around the package.
- <span id="page-7-2"></span>2. The isolation created by the NC pin minimizes the capacitive coupling between the FB and IN– pins.



**Figure 4. R<sup>F</sup> Connection Between FB and IN– Pins**



#### **[www.ti.com](http://www.ti.com)** SBOS629 –APRIL 2018

#### **Feature Description (continued)**

#### **7.3.3 Wide Gain-Bandwidth Product**

[Figure](#page-8-0) 5 shows the open-loop magnitude and phase response of the OPA858. Calculate the gain bandwidth product of an op amp by determining the frequency at which the  $A_{OL}$  is 60 dB and multiplying that frequency by a factor of 1000. The second pole in the  $A_{\text{O}}$  response occurs before the magnitude crosses 0 dB, and the resultant phase margin is less than 0°. This indicates instability at a gain of 0 dB. Amplifiers that are not unitygain stable are known as decompensated amplifiers. Decompensated amplifiers typically show higher gainbandwidth product and slew rate, and lower voltage noise, compared to a unity-gain stable amplifier for the same amount of quiescent power consumption.

One of the primary applications for the OPA858 is as a high-speed transimpedance amplifier (TIA), as [Figure](#page-14-1) 14 shows. The low-frequency noise gain of a TIA is 1-V/V, as *What You Need To Know About [Transimpedance](https://e2e.ti.com/blogs_/b/analogwire/archive/2016/05/06/what-you-need-to-know-about-transimpedance-amplifiers-part-1) [Amplifiers](https://e2e.ti.com/blogs_/b/analogwire/archive/2016/05/06/what-you-need-to-know-about-transimpedance-amplifiers-part-1) – Part 1* and *What You Need To Know About [Transimpedance](https://e2e.ti.com/blogs_/b/analogwire/archive/2016/09/01/what-you-need-to-know-about-transimpedance-amplifiers-part-2) Amplifiers – Part 2* show. The ratio of the total input capacitance and the feedback capacitance set the high-frequency gain. To maximize the TIA closed-loop bandwidth, the feedback capacitance is typically smaller than the input capacitance, which implies that the high-frequency noise gain is greater than 0 dB. As a result, op amps that are used in TIA applications are not required to be unity-gain stable, which makes a decompensated amplifier a viable option for such applications.



**Figure 5. A<sub>OL</sub> (No Load) Versus Frequency** 

#### <span id="page-8-0"></span>**7.3.4 Slew Rate and Output Stage**

In addition to wide bandwidth, the OPA858 features a high slew rate in excess of 2000 V/µs. The slew rate is a critical parameter in high-speed pulse applications with narrow sub 10-ns pulses such as Optical Time-Domain Reflectometry (OTDR). The high-slew rate of the OPA858 implies that the device can accurately reproduce a 2- V, 1-ns pulse edge. The wide bandwidth and slew rate of the OPA858 are designed for high-speed, signal-chain front ends.

**[OPA858](http://www.ti.com/product/opa858?qgpn=opa858)**

#### **Feature Description (continued)**

[Figure](#page-9-0) 6 shows the open-loop output impedance of the OPA858 as a function of frequency. To achieve high slew rates and low output impedance across frequency, the output swing of the OPA858 is limited to 3 V. The OPA858 is typically used in conjunction with high-speed pipeline ADCs and flash ADCs that have limited input ranges. Therefore, the OPA858 output swing range coupled with the class-leading voltage noise specification for a CMOS amplifier maximizes the overall dynamic range of the signal chain.



**Figure 6. Open-Loop Output Impedance (ZOL) Versus Frequency**

#### <span id="page-9-0"></span>**7.3.5 Current Noise**

The input impedance of CMOS and JFET input amplifiers at low frequencies exceed several GΩs. However, at higher frequencies, the transistors parasitic capacitance to the drain, source, and substrate reduces the impedance. The high impedance at low frequencies eliminates any bias current and the associated shot noise. At higher frequencies, the input current noise increases (see [Figure](#page-9-1) 7) as a result of capacitive coupling between the CMOS gate oxide and the underlying transistor channel. This phenomenon is a natural artifact of the construction of the transistor and is unavoidable.



<span id="page-9-1"></span>**Figure 7. Input Current Noise (I<sub>BN</sub>** and I<sub>BI</sub>) Versus Frequency



#### <span id="page-10-0"></span>**7.4 Device Functional Modes**

#### **7.4.1 Split-Supply and Single-Supply Operation**

The OPA858, like any standard, voltage feedback, operational amplifier, may be configured with single-sided supplies or split-supplies. Split-supply operation using balanced supplies with the input common-mode set to ground eases lab testing because most signal generators, network analyzers, spectrum analyzers, and other lab equipment typically reference inputs and outputs to ground. Split-supply operation is preferred in systems where the signals swing around ground. However, the system requires two supply rails. In split-supply operation, the thermal pad must be connected to the negative supply.

Newer systems use a single power supply to improve efficiency and reduce the cost of the extra power supply. The OPA858 can be used with a single positive supply (negative supply at ground) with no change in performance if the input common-mode and output swing are biased within the linear operation of the device. To change the circuit from a split-supply to a single-supply configuration, level shift all the voltages by half the difference between the power supply rails. In this case, the thermal pad must be connected to ground.

#### **7.4.2 Power-Down Mode**

The OPA858 features a power-down mode to reduce the quiescent current, which conserves power. Driving the PD pin LOW (less than 0.8 V) disables the amplifier, consuming a standby current of less than 200 µA. Raise the PD pin HIGH (greater than 1.2 V) to enable the amplifier. [Figure](#page-11-0) 9 shows the response of the OPA858 as the PD pin toggles between the disabled and enabled states of the amplifier. [Figure](#page-10-1) 8 shows the circuit that tests the PD response. When the amplifier is turned on, the output settles to 3 V. When the amplifier is turned off, the output enters a high-impedance state and the 200-Ω resistor pulls the output node down to 2.5 V. The supply current includes the 20-mA quiescent current and the load current through the output resistor and the feedback network.

The PD disable and enable threshold voltages are with reference to the negative supply. If the amplifier is configured with the positive supply at 3.3 V and the negative supply at ground, then the disable and enable threshold voltages are 0.8 V and 1.2 V, respectively. If the amplifier is configured with ±2.5-V supplies, then the threshold voltages are at –1.7 V and –1.3 V, respectively.

<span id="page-10-1"></span>Connecting the PD pin low disables the amplifier and places the output in a high-impedance state. When the amplifier is configured as a noninverting amplifier, the feedback  $(R_F)$  and gain  $(R_G)$  resistor network form a parallel load to the output of the amplifier. To protect the input stage of the amplifier, the OPA858 uses internal, back-to-back protection diodes between the inverting and noninverting input pins as [Figure](#page-7-1) 3 shows. When the differential voltage between the input pins of the amplifier exceeds a diode voltage drop, an additional lowimpedance path is created between the inputs. The low impedance between the inputs will be parallel to  $R<sub>G</sub>$ .



**Figure 8. Power-Down Test Circuit**

### <span id="page-11-0"></span>**Device Functional Modes (continued)**



**Figure 9. Power-Down Response**



#### <span id="page-12-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-12-1"></span>**8.1 Application Information**

#### **8.1.1 Using the OPA858 in Low Gain Configurations**

The OPA858 is compensated to have less than 1 dB of peaking in a gain of 7 V/V. Using the device in lower gains results in increased peaking and potential instability. The stability of the amplifier at lower gains is increased by adding an input capacitor and a feedback capacitor to increase the high-frequency noise gain (1/β). The stability and phase margin of the amplifier depends on the loop-gain of the amplifier, which is the product of the A<sub>OL</sub> and 1/β of the amplifier. If done carefully, increasing 1/β increases the loop gain, which improves the phase margin. The modified network with the added capacitors alters the high-frequency noise gain, but does not alter the signal gain.

<span id="page-12-2"></span>[Figure](#page-12-2) 10 shows the OPA858 circuit configured in a signal gain of 7 V/V. [Figure](#page-12-2) 11 shows the OPA858 circuit configured in a signal gain of 3 V/V, with the noise gain shaped by the 1-pF input capacitor and the 0.4-pF feedback capacitor.







<span id="page-12-3"></span>[Figure](#page-13-0) 12 shows the simulated frequency response. Without the added noise gain shaping components, the OPA858 shows approximately 12 dB of peaking in a gain of 3 V/V. The noise gain shaping elements reduce the peaking to less than 2 dB. The 1-pF input capacitor, the input capacitance of the amplifier, and the feedback network create a zero in the noise gain at a frequency *f*, as [Equation](#page-12-3) 1 shows.

$$
f = \frac{1}{2\pi (R_F || R_G) C_{IN}}
$$

where

- $R_F$  is the feedback resistor
- $R<sub>G</sub>$  is the input or gain resistor
- $C_{\text{IN}}$  is the total input capacitance, which includes the external 1-pF capacitor, the amplifier input capacitance,<br>and any parasitic PCB capacitance. and any parasitic PCB capacitance.

<span id="page-12-4"></span>To counteract the effects of the noise-gain zero, add a pole by inserting the 0.4-pF feedback capacitor. The pole occurs at a frequency shown in [Equation](#page-12-4) 2. The noise-gain pole and zero locations must be selected so that the rate-of-closure between the A<sub>OL</sub> and 1/β curves is approximately 20 dB. To ensure this occurs, the noise-gain pole must occur before the loop-gain crossover frequency, which is defined as the frequency where the  $A_{\Omega}$  and 1/β curves intersect.

$$
f = \frac{1}{2\pi R_F C_F}
$$

where

 $\mathsf{C}_{\mathsf{F}}$  is the feedback capacitor (2)  $\mathsf{C}_{\mathsf{F}}$  is the feedback capacitor

**ADVANCE INFORMATION**

ADVANCE INFORMATION



#### **Application Information (continued)**

Adding the noise-gain shaping elements increases the total output noise. [Figure](#page-13-0) 13 shows a comparison of the output noise spectrum of the three configurations. The peaking shown in the closed-loop frequency response is shown in the output noise spectrum. The low-frequency output noise in a gain of 7 V/V is higher than the other two configurations, but the output noise is in a larger gain configuration. [Table](#page-13-1) 1 lists a comparison of the three different configurations, assuming a 2-GHz brickwall filter is used. The results show that the noise-shaped gain of 3 V/V degrades the input-referred noise performance compared to the configuration with a gain of 7 V/V. However, it is possible to compensate a decompensated amplifier in a gain lower than the recommended minimum specification without stability issues.

<span id="page-13-0"></span>

#### **Table 1. OPA858 Noise Comparison**

<span id="page-13-1"></span>



#### **[OPA858](http://www.ti.com/product/opa858?qgpn=opa858) [www.ti.com](http://www.ti.com)** SBOS629 –APRIL 2018

#### <span id="page-14-0"></span>**8.2 Typical Application**

The high GBP, low input voltage, and current noise of the OPA858 make the device a viable, wideband, transimpedance amplifier for moderate to high transimpedance gains.



(1) Supply decoupling not shown

**Figure 14. TIA Circuit (Gain = 20 kΩ)**

#### <span id="page-14-1"></span>**8.2.1 Design Requirements**

<span id="page-14-2"></span>Design a high-bandwidth, high-gain, transimpedance amplifier with the design requirements listed in [Table](#page-14-2) 2.



#### **Table 2. Design Requirements**

#### **8.2.2 Detailed Design Procedure**

The *[Transimpedance](http://www.ti.com/lit/pdf/SBOA122) Considerations for High-Speed Amplifiers* application report discusses theories and equations that show how to compensate a transimpedance amplifier for a particular transimpedance gain and input capacitance. The equations presented in the*[Transimpedance](http://www.ti.com/lit/pdf/SBOA122) Considerations for High-Speed Amplifiers* application report contain links to Microsoft® Excel® calculators that simplify the design process. What You [Need](https://e2e.ti.com/blogs_/b/analogwire/archive/2016/05/06/what-you-need-to-know-about-transimpedance-amplifiers-part-1) To Know About [Transimpedance](https://e2e.ti.com/blogs_/b/analogwire/archive/2016/05/06/what-you-need-to-know-about-transimpedance-amplifiers-part-1) Amplifiers – Part 1 provides a link to the calculator. Set the calculator parameters as listed in [Table](#page-14-3) 3.

#### **Table 3. Inputs to the TIA Calculator**

<span id="page-14-3"></span>

The total input capacitance includes the diode capacitance (1.5 pF), the OPA858 common-mode capacitance (0.6 pF), and the differential capacitance (0.2 pF). [Table](#page-14-4) 4 lists the calculated outputs.



<span id="page-14-4"></span>

**NSTRUMENTS** 

EXAS

[Equation](#page-15-0) 3 shows the high-frequency noise gain, and in this case, is equal to [Equation](#page-15-1) 4, which is greater than the recommended gain of 7 V/V that ensures sufficient phase-margin. A feedback capacitor of 0.082 pF is difficult to implement in an actual circuit, because the capacitor is highly susceptible to parasitic capacitance from the PCB and the feedback resistor. [Figure](#page-15-2) 15 shows the small-signal frequency response of the TIA circuit in [Figure](#page-14-1) 14. The figures compare the frequency response in two cases:

#### $C_F = 0.082$  pF

#### $C_F = 0.123$  pF (50% larger)

With a feedback capacitance of 0.082 pF, the closed-loop bandwidth is equal to 140 MHz, which is close to the calculated value shown in [Table](#page-14-4) 4. A feedback capacitance of 0.123 pF results in a closed-loop bandwidth of 81.5 MHz. Take care to minimize parasitic capacitance during layout. Use two 10-kΩ resistors in series to reduce the parasitic capacitance that is associated with the 20-kΩ feedback resistor. This results in a theoretical 50% reduction in parasitic capacitance.

<span id="page-15-0"></span>
$$
\left(1 + \frac{C_{IN}}{C_F}\right)
$$
\n
$$
\left(1 + \frac{2.3 \text{ pF}}{0.082 \text{ pF}}\right) = 29 \text{ V/V}
$$
\n(3)

<span id="page-15-1"></span>The common-mode is set close to the positive limit of the amplifier and the photodiode is biased to source current. This combination of amplifier common-mode and photodiode bias configuration results in a negative swing when light is incident on the photodiode and as a result maximizes the output swing of the amplifier. [Figure](#page-15-2) 16 shows a comparison of the transient response to a 50-µA, 20-ns, input current pulse from the photodiode. The resulting amplifier output is a 1-V<sub>PP</sub> negative pulse on a 3.5-V common-mode. [Figure](#page-16-0) 17 shows a comparison of the output noise spectrum of the two cases. A 0.123-pF feedback capacitor results in lower overall noise as a result of the reduced noise gain peaking.

#### <span id="page-15-2"></span>90 3.6  $C_F = 0.082$  pF  $C_F = 0.123$  pF 3.4 88 Output Voltage (Volts) Output Voltage (Volts) 3.2 86 Gain (dB) 3 84 2.8 82 2.6  $C_F = 0.082$  pF  $C_F = 0.123$  pF  $\frac{80}{10k}$ 2.4 Time (5 ns/div) 10k 100k 1M 10M 100M 1G Frequency (Hz) D605 D604 Pulse width =  $10$  ns Input common-mode =  $3.5$  V  $Input = 50 \mu App$ **Figure 16. TIA 1-V<sub>PP</sub> Pulse Response Figure 15. TIA Frequency Response**

#### **8.2.3 Application Curves**



**[OPA858](http://www.ti.com/product/opa858?qgpn=opa858) [www.ti.com](http://www.ti.com)** SBOS629 –APRIL 2018

<span id="page-16-0"></span>

Copyright © 2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBOS629&partnum=OPA858) Feedback*

#### <span id="page-17-0"></span>**9 Power Supply Recommendations**

The OPA858 operates on supplies from 3.3 V to 5.25 V. The OPA858 operates on single-sided supplies, split and balanced bipolar supplies, and unbalanced bipolar supplies. Because the OPA858 does not feature rail-torail inputs or outputs, the input common-mode and output swing ranges are limited at 3.3-V supplies.



b) Split supply configuration



Copyright © 2017, Texas Instruments Incorporated

**Figure 18. Split and Single Supply Circuit Configuration**



### <span id="page-18-0"></span>**10 Layout**

#### <span id="page-18-1"></span>**10.1 Layout Guidelines**

Achieving optimum performance with a high-frequency amplifier like the OPA858 requires careful attention to board layout parasitics and external component types. Recommendations that optimize performance include:

- 1. Minimize parasitic capacitance from the signal I/O pins to AC ground. Parasitic capacitance on the output and inverting input pins can cause instability. To reduce unwanted capacitance, TI recommends cutting out the power and ground traces underneath the signal input and output pins. Otherwise, ground and power planes must be unbroken elsewhere on the board. When configuring the amplifier as a TIA, if the required feedback capacitor is under 0.15 pF, consider using two series resistors, each of half the value of a single resistor in the feedback loop to minimize the parasitic capacitance from the resistor.
- 2. Minimize the distance (less than 0.25") from the power-supply pins to high-frequency bypass capacitors. Use high quality, 100-pF to 0.1-µF, C0G and NPO-type decoupling capacitors with voltage ratings at least three times greater than the amplifiers maximum power supplies to ensure that there is a low-impedance path to the amplifiers power-supply pins across the amplifiers gain bandwidth specification. At the device pins, do not allow the ground and power plane layout to be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections must always be decoupled with these capacitors. Larger (2.2-µF to 6.8-µF) decoupling capacitors, effective at lower frequency, must be used on the supply pins. These are placed further from the device and are shared among several devices in the same area of the PC board.
- 3. **Using the OPA858 with a photodiode.** When using the OPA858 with a photodiode, ensure that the photodiode is placed as close to the inverting pin of the amplifier as possible and on the same side of the PCB as the amplifier. Excess capacitance leads to increased noise and excess inductance affects the highfrequency noise-gain response that causes instability.
- 4. **Careful selection and placement of external components preserves the high-frequency performance of the OPA858 .** Use low-reactance resistors. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon-composition axially-leaded resistors provide good high-frequency performance. Keep leads and PCB trace length as short as possible. Never use wirewound resistors in a high-frequency application. Because the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close to the output pin as possible. Place other network components (such as noninverting input termination resistors) close to the package. Even with a low parasitic capacitance shunting the external resistors, high resistor values create significant time constants that can degrade performance. Good axial metal film or surface mount resistors have approximately 0.2 pF in shunt with the resistor. When configuring the OPA858 as a voltage amplifier, keep resistor values as low as possible and consistent with load driving considerations. Decreasing the resistor values keeps the resistor noise terms low and minimizes the effect of the parasitic capacitance. However, lower resistor values increase the dynamic power consumption because  $R_F$  and  $R_G$  become part of the output load network of the amplifier.
- 5. **TI does not recommend socketing a high-speed device such as the OPA858.** The socket introduces additional lead length and pin-to-pin capacitance that creates a troublesome parasitic network. This can make achieving a smooth, stable, frequency response almost impossible. Solder the op amp onto the board for optimal results.

#### **10.2 Layout Example**

<span id="page-19-0"></span>

**Figure 19. Layout Recommendation**



#### <span id="page-20-0"></span>**11 Device and Documentation Support**

#### <span id="page-20-1"></span>**11.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### <span id="page-20-2"></span>**11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### <span id="page-20-3"></span>**11.3 Trademarks**

E2E is a trademark of Texas Instruments. is a registered trademark of ~Microsoft.

#### <span id="page-20-4"></span>**11.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.



ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### <span id="page-20-5"></span>**11.5 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.



### <span id="page-21-0"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices mav have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

### **TAPE AND REEL INFORMATION**





## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

www.ti.com 28-Jul-2018

## **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



## **GENERIC PACKAGE VIEW**

# **WSON - 0.8 mm max height**<br>PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary.<br>Refer to the product data sheet for package details.



4208210/C



## **PACKAGE OUTLINE**

## **DSG0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **EXAMPLE BOARD LAYOUT**

## **DSG0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **EXAMPLE STENCIL DESIGN**

## **DSG0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

Ti's published terms of sale for semiconductor products [\(http://www.ti.com/sc/docs/stdterms.htm\)](http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated