### **NXP Semiconductors**

Technical Data

# **Two cylinder small engine control IC**

Powered by SMARTMOS technology, the 33814 delivers a cost-optimized IC solution for managing one and two-cylinder engines. With six drivers, three predrivers, a 5.0 V regulator for the MCU, a protected external sensor supply, and a high level of integration, the IC offers an ideal response to contemporary market requirements. The innovative VRS system optimizes noise immunity under cranking conditions. Diagnostic and protection features present on all outputs allow applications to operate with greater safety.

#### **Features**:

- Operates over supply voltage range of  $4.5 \text{ V} < V_{\text{PWR}} < 36 \text{ V}$
- Start-up/shutdown control and power sequence logic with KEYSW input
- MCU supply:  $V_{CC}$  is a 5.0 V ( $\pm$ 2.0 %, 200 mA) regulated supply
- Sensor supply:  $V_{PROT}$  (100 mA) is a  $V_{CC}$  tracking protected sensor supply
- Three configurable pre-drivers for IGBT or general purpose gate MOSFETs for ignition and  $O<sub>2</sub>$  sensor (HEGO) heater:
	- PWM
	- Overcurrent shutdown
	- Short-to-battery shutdown
- Six low-side drivers with full diagnostics, self-protection and PWM control:
	- Two fuel injector drivers,  $R_{DS(on)} = 0.6 \Omega$ ,  $I_{LIMIT} = 1.8 A$ , to drive typical 12 Ω high-impedance injectors
	- Relay 1 driver,  $R_{DS(on)} = 0.4 \Omega$ ,  $I_{LIMIT} = 3.0 A$ , to drive fuel pump
	- Relay 2 driver,  $R_{DS(on)} = 1.5 \Omega$ ,  $I_{LIMI} = 1.2 A$ , to drive power relay
	- Lamp driver,  $R_{DS(on)} = 1.5 \Omega$ ,  $I_{LIMIT} = 1.2 A$ , to drive warning lamp or an LED
	- Programmable Tachometer Driver,  $R_{DS(on)} = 20 \Omega$ ,  $I_{shutdown} = 60 \text{ mA}$ , to drive a Tachometer display
- Innovative configurable VRS conditioning circuit, with two different parameter settings for engine cranking and running mode and an optional automatic mode to improve noise immunity in cranking conditions
- K-line (ISO9141)

.

- MCU reset generator and programmable watchdog
- MCU Interface: 16-bit SPI and parallel interface with 5.0 V IO capability

Document Number: MC33814 Rev. 13.0, 12/2019

**33814**

**TWO CYLINDER SMALL ENGINE CONTROL IC**



#### **Applications**:

Small Engine Control for:

- Motor scooters
- Small motorcycles
- Lawn mowers
- Lawn trimmers
- Snow blowers
- Chain saws
- Gasoline-driven electrical generators
- Outboard motors



<span id="page-0-0"></span>**Figure 1. 33814 simplified application diagram**



# **Table of Contents**



# <span id="page-2-0"></span>**1 Orderable parts**

#### <span id="page-2-2"></span>**Table 1. Orderable part variations**



Notes

<span id="page-2-1"></span>1. To order parts in tape and reel, add the R2 suffix to the part number.

# <span id="page-3-0"></span>**2 Internal block diagram**



**Figure 2. Simplified internal block diagram**

# <span id="page-4-0"></span>**3 Pin connections**

# <span id="page-4-1"></span>**3.1 Pinout diagram**



**Figure 3. 33814 pin connections**

# <span id="page-4-2"></span>**3.2 Pin definitions**

#### **Table 2. 33814 pin definitions**



#### **Table 2. 33814 pin definitions**



# **Table 2. 33814 pin definitions**

l,



# <span id="page-7-0"></span>**4 General product characteristics**

# <span id="page-7-1"></span>**4.1 Maximum ratings**

#### **Table 3. Maximum ratings**

All voltages are with respect to ground, unless mentioned otherwise. Exceeding these ratings may cause malfunction or permanent device damage.

<span id="page-7-3"></span>

<span id="page-7-6"></span><span id="page-7-5"></span><span id="page-7-4"></span><span id="page-7-2"></span>Notes

2. ESD testing is performed in accordance with the Human Body Model (HBM) (C<sub>ZAP</sub> = 100 pF, R<sub>ZAP</sub> = 1500 Ω) and the Charge Device Model.

#### **Table 3. Maximum ratings**

All voltages are with respect to ground, unless mentioned otherwise. Exceeding these ratings may cause malfunction or permanent device damage.





<span id="page-8-0"></span>Notes

3. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.

<span id="page-8-1"></span>4. NXP's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), go to [www.nxp.com,](http://www.freescale.com) search by part number (remove prefixes/suffixes), enter the core ID to view all orderable parts and review parametrics.

# <span id="page-9-0"></span>**4.2 Static electrical characteristics**

#### <span id="page-9-7"></span>**Table 4. Power input static electrical characteristics**

Characteristics noted under conditions of 6.0 V ≤ V<sub>PWR</sub> ≤ 18 V, -40 °C ≤ T<sub>CASE</sub> ≤ 125 °C and Calibrated Timers, unless otherwise noted. Where applicable, typical values reflect the parameter's approximate average value with V<sub>PWR</sub> = 14 V, T<sub>A</sub> = 25 °C.



<span id="page-9-5"></span><span id="page-9-4"></span>Notes

<span id="page-9-6"></span>5. This parameter is guaranteed by design but is not production tested.

<span id="page-9-1"></span>6. Overvoltage thresholds minimum and maximum include hysteresis.

<span id="page-9-2"></span>7. Undervoltage thresholds minimum and maximum include hysteresis

<span id="page-9-3"></span>8. Guaranteed at  $9.0 \text{ V} \leq V_{PWR} \leq 18 \text{ V}$ 

Characteristics noted under conditions of 6.0 V ≤ V<sub>PWR</sub> ≤ 18 V, -40 °C ≤ T<sub>CASE</sub> ≤ 125 °C and Calibrated Timers, unless otherwise noted. Where applicable, typical values reflect the parameter's approximate average value with V<sub>PWR</sub> = 14 V, T<sub>A</sub> = 25 °C.

<span id="page-10-2"></span><span id="page-10-1"></span>

<span id="page-10-0"></span>Notes

9. This parameter is guaranteed by design, however it is not production tested.

**33814**

Characteristics noted under conditions of 6.0 V ≤ V<sub>PWR</sub> ≤ 18 V, -40 °C ≤ T<sub>CASE</sub> ≤ 125 °C and Calibrated Timers, unless otherwise noted. Where applicable, typical values reflect the parameter's approximate average value with V<sub>PWR</sub> = 14 V, T<sub>A</sub> = 25 °C.



#### **ALL PRE-DRIVERS (IGNOUT1, IGNOUT2 AND O2HOUT)**



#### **ISO-9141 TRANSCEIVER PARAMETERS (8.0 V < V<sub>PWR</sub> < 18 V)**



Characteristics noted under conditions of 6.0 V ≤ V<sub>PWR</sub> ≤ 18 V, -40 °C ≤ T<sub>CASE</sub> ≤ 125 °C and Calibrated Timers, unless otherwise noted. Where applicable, typical values reflect the parameter's approximate average value with V<sub>PWR</sub> = 14 V, T<sub>A</sub> = 25 °C.

<span id="page-12-2"></span>

Notes

<span id="page-12-0"></span>10. 400 mV threshold is only valid when both IGNOUT are configured as IGBT gate drivers and both IGNOUT1 and IGNOUT2 are ON.

<span id="page-12-1"></span>11. This parameter is guaranteed by design, however it is not production tested.

Characteristics noted under conditions of 6.0 V ≤ V<sub>PWR</sub> ≤ 18 V, -40 °C ≤ T<sub>CASE</sub> ≤ 125 °C and Calibrated Timers, unless otherwise noted. Where applicable, typical values reflect the parameter's approximate average value with V<sub>PWR</sub> = 14 V, T<sub>A</sub> = 25 °C.





#### <span id="page-13-1"></span>**DIGITAL INTERFACE (MRX, MTX,CSB, SI, SCLK, SO, RINX,O2HIN, INJINX, IGNINX, BATSW, VRSOUT, RESETB)**



Notes

<span id="page-13-0"></span>12. This parameter is guaranteed by design, however it is not production tested.

Characteristics noted under conditions of 6.0 V ≤ V<sub>PWR</sub> ≤ 18 V, -40 °C ≤ T<sub>CASE</sub> ≤ 125 °C and Calibrated Timers, unless otherwise noted. Where applicable, typical values reflect the parameter's approximate average value with V<sub>PWR</sub> = 14 V, T<sub>A</sub> = 25 °C.



# <span id="page-15-0"></span>**4.3 Dynamic electrical characteristics**

#### **Table 5. Dynamic electrical characteristics [\(14\)](#page-15-1)**

Characteristics noted under conditions of 6.0 V ≤ V<sub>PWR</sub> ≤ 18 V, -40 °C ≤ T<sub>CASE</sub> ≤ 125 °C and Calibrated Timers, unless otherwise noted. Where applicable, typical values reflect the parameter's approximate average value with V<sub>PWR</sub> = 14 V, T<sub>A</sub> = 25 °C.



Notes

<span id="page-15-2"></span>13. Guaranteed by design

<span id="page-15-1"></span>14. internal oscillator of 4.0 MHz  $\pm$ 10 % typical for V<sub>PWR</sub> = 13 V, at room temp.

#### **Table 5. Dynamic electrical characteristics (14)**

Characteristics noted under conditions of 6.0 V ≤ V<sub>PWR</sub> ≤ 18 V, -40 °C ≤ T<sub>CASE</sub> ≤ 125 °C and Calibrated Timers, unless otherwise noted. Where applicable, typical values reflect the parameter's approximate average value with V<sub>PWR</sub> = 14 V, T<sub>A</sub> = 25 °C.



Notes

 $t_{\footnotesize\rm STR}$ 

<span id="page-16-0"></span>15. These parameters are guaranteed by design. Production test equipment uses 1.0 MHz, 5.0 V SPI interface (variable with magnitude input frequency).

equential Transfer Rate  $\sim$  1.0 ps =  $\$ 

 $t_{\text{VALID}}$  Time from Falling Edge of SCLK to SO Data Valid  $(18)$   $\qquad \qquad$   $\qquad$   $\qquad$   $\qquad$  25  $\qquad$  55 ns

<span id="page-16-1"></span>16. Rise and Fall time of incoming SI, CSB and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing.

<span id="page-16-2"></span>17. Time required for output states data to be terminated at SO pin.

Sequential Transfer Rate **[\(15\)](#page-16-0)**

<span id="page-16-3"></span>18. Time required to obtain valid data out from SO following the fall of SCLK with 200 pF load.

**33814**

# <span id="page-17-0"></span>**4.4 Timing diagrams**



**Figure 4. Timing diagram**

# <span id="page-18-0"></span>**4.5 Typical electrical characteristics**

# **4.5.1 Driver and gate driver characteristics**



**Figure 5. Typical electrical specifications**



**Figure 6. Typical electrical specifications (continued)**

# <span id="page-19-0"></span>**4.5.2** V<sub>CC</sub> and V<sub>PROT</sub> characteristics











Figure 9. V<sub>CC</sub> voltage vs. V<sub>PWR</sub> at -40 °C



Figure 10. V<sub>PROT</sub> voltage vs. V<sub>PWR</sub> at 125 °C



Figure 11. V<sub>PROT</sub> voltage vs. V<sub>PWR</sub> at 25 °C **Figure 12. V<sub>PROT</sub> voltage vs. V<sub>PWR</sub> at -40** °C



# <span id="page-21-0"></span>**5 General IC functional description and application information**

<span id="page-21-1"></span>**5.1 System controller**

# **5.1.1 System control signals**

### **5.1.1.1 KEYSW input pin**

KEYSW is the input from the vehicle ignition key switch. This signal is at  $V_{BAT}$  (12 V) when the key is inserted and turned to the ON position. When the key is in the OFF position and/or removed from the key switch, this input is pulled to ground by an internal pull-down resistor. This pin is internally protected against a reverse battery condition by an internal diode. The state of the KEYSW input is also available as a bit in the SPI Status Register.

### **5.1.1.2 BATSW output pin**

The BATSW output pin is a 5.0 V logic level output, which by default is an indication of the state of the KEYSW input.

## **5.1.1.3 PWREN SPI control register BIT**

The PWREN signal is a bit in the SPI Control Register #1 allowing "Prepare to shutdown" state transition.

# **5.1.2 Operating modes**

### **5.1.2.1 Power On Reset (POR)**

Applying V<sub>PWR</sub> and bringing KEYSW high (VBAT), longer than the KEYSW filter time, generates a Power On Reset (POR) and places the device in the Normal operating state. The Power On Reset circuit incorporates a timer to prevent high frequency transients from causing an erroneous POR. Upon enabling the device (KEYSW High), outputs are activated based on the initial state of the control register or parallel input. All three supplies,  $V_{PP}$ ,  $V_{CC}$  and  $V_{PROT}$ , are enabled when KEYSW is brought high.

| <b>KEYSW Input</b> | <b>PWREN SPI Bit</b><br>Input | <b>BATSWB Output</b> | <b>All Supplies</b> | <b>STATE</b>        |
|--------------------|-------------------------------|----------------------|---------------------|---------------------|
|                    |                               |                      | <b>OFF</b>          | Sleep               |
| н                  |                               | н                    | OΝ                  | <b>NORMAL</b>       |
| H                  | п                             | п                    | ΟN                  | <b>NORMAL</b>       |
|                    | п                             |                      | ΟN                  | Prepare to shutdown |

**Table 6. Operational states**



**Figure 13. 33814 functional state diagram**

### <span id="page-22-0"></span>**5.1.2.2 Normal state**

The default Normal state is entered when power is applied to the VPWR and KEYSW pins. Note that the device is designed to have VPWR present before KEYSW is brought high. It is acceptable to bring VPWR and KEYSW high simultaneously. However it is not recommended to bring KEYSW high while VPWR is low.

- SPI register settings from Power On Reset (POR) are as follows:
- All outputs turned off
- Off State open load detection enabled (LSD)
- Default values in the SPI Configuration, Control and Status registers

### **5.1.2.3 Sleep state**

When KEYSW signal is low and the PWREN SPI Control register bit is also low, the 33814 enters into Sleep mode. In the Sleep state, all outputs, current sources and sinks are off and the device consumes less than I<sub>VPWR(SS</sub>). When KEYSW signal goes high, it wakes up the IC, turns on the  $V_{\text{PP}}$  regulator and a Power On Reset signal is generated.

### <span id="page-23-0"></span>**5.1.2.4 Prepare to shutdown state**

The purpose of the PWREN signal is to allow the MCU to control the shutdown of power to itself when the user turns off the KEYSW. This may be necessary to allow the MCU the time required to perform its pre-shutdown routines. When the MCU wants to shutdown the power supplies in the 33814, it must write a logic zero (0) to the PWREN bit in the SPI Control register. Only the state of the PWREN bit in the SPI Control register controls the shutdown of the 33814 power supplies. In this state, only the outputs are turned off (except ROUT2 if the Shutdown Disable bit is set. See [5.5.3.3. Using ROUT2 as a power relay, page 37\)](#page-36-0).

Note: In case of KEYSW =1 condition, 33814 goes back in Normal mode, retrieving the last register configuration. This suggests that before entering in Prepare to Shutdown mode, user needs to configure registers as appropriate (switching off drivers and pre-drivers for example).

# **5.1.2.5 Power On Self-test (POST)**

When a power on occurs after a POR, it may be desired to go through an initial Power On Self-test routine to ensure the SPI is working correctly and the status registers in the 33814 are viable. After a POR, all the registers in the 33814 contain their 'default' values, as indicated in the SPI register tables later in this document. The watchdog is also set to its default timeout value of 10 seconds, so any POST routine must be accomplished within this time frame or a WD reset may occur.

To perform a POST routine, the MCU should first send a SPI message to set the POST enable bit in the SPI control register 1, bit 6. Once this bit is set, the status registers are disconnected from the analog and logic portions of the 33814 and are connected only to the SPI circuitry. The POST can then write various data patterns to the status registers and verify that none of the bits are 'stuck' and state of the bit is accurately reflected. Note that bits in the status register labeled 'x' are not implemented and testing these bits may result in erroneous data. After testing all the status registers and confirming they are viable, the status registers can be set back to their default values by clearing the POST Enable bit back to 0. The POST enable bit allows the MCU to write ones (1s) to the Status registers.

Normally, the status register can only be cleared to zeros by the MCU and ones can be written to the status register only by the 33814 internal logic. This is designed to prevent the MCU from missing any reported fault bits and, for the 33814, to prevent system status errors resulting from the MCU erroneously writing a one (1) to a fault bit.

Once the POST enable bit is set back to a zero (0) by the MCU, the status register returns to the condition where the 33814 can only write ones (1s) to it and the MCU can only write zeros (0s) to it. Again, it is important to note that any POST routine should be designed to take less than 10 seconds to avoid a watchdog reset from occurring and truncating the POST routine, because the WD reset clears the POST Enable bit as well.

# **5.1.3 BATSW output functionality**

The BATSW output pin has several functionalities:

- By default, the BATSW output pin is an indication of the state of the KEYSW input.
- The BATSW output can also be used to control an LS driver, such as the Relay ROUT2 driver by connecting the BATSW output to the RIN2 input.
- The BATSW output can also be configured as a low current LED high-side driver controlled through the SPI interface.

### **5.1.3.1 BATSW pin as a KEYSW input indication**

When KEYSW is at  $V_{BAT}$  (12 V) level, the BATSW output is a logic 1 (5.0 V) and when KEYSW is at ground (0 V) level, BATSW is at a logic 0. The BATSW output may be used to inform the MCU the user is trying to shutdown the vehicle.

## **5.1.3.2 BATSW pin as an LS driver control**

The BATSW output can also be used to control an LS driver, such as the Relay ROUT2 driver, by connecting the BATSW output to the RIN2 input. (see [5.5.3.3. Using ROUT2 as a power relay, page 37\)](#page-36-0)

### **5.1.3.3 BATSW pin as an LED driver**

If the BATSW signal is not needed by the MCU or to control the Relay 2 output, it can be configured as a low current LED high-side driver controlled through the SPI interface. As a high-side driver, BATSW can be PWM'd to allow an LED to be dimmed. A bit in the SPI Battery Switch Logic Output Configuration register called 'HSD', controls whether the BATSW output is a simple high-side driver, or controlled by KEYSW as indicated previously.



**Figure 14. Recommended circuit to use BATSW as an LED driver**

If the BATSW output is used to control an LED, the LED cathode should be tied to ground and the LED anode should be connected to the BATSW pin through an external resistor. The value of the external resistor should be 340  $\Omega$  or greater. Care must be taken if the BATSW output is sent off-board due to the chance of shorts to the battery or shorts to ground, for which the output is not protected. At a minimum, this output should be protected by a diode, a current limit resistor and an ESD capacitor (0.01 µF ceramic).

# **5.1.4 System SPI registers**

### **5.1.4.1 SPI configuration registers**









Notes

<span id="page-24-0"></span>19. See [5.5.2.2. Pulse Width Modulation mode, page 35](#page-34-0)

### **5.1.4.2 SPI control registers**

#### **Table 9. Other OFF/ON control register**



<span id="page-25-3"></span>



#### <span id="page-25-1"></span>**Table 11. BATSW control register field description**



# **5.1.4.3 SPI status registers**

<span id="page-25-2"></span>



#### **Table 13. Power supply and any system fault status register field description**



Notes

<span id="page-25-0"></span>20. The MCU must interrogate all the other status registers to determine the actual fault(s) present.

# <span id="page-26-0"></span>**5.2 Watchdog**

## **5.2.1 Watchdog Normal operation**

The watchdog is a programmable timer used to monitor the operation of the MCU. The timer programming is done by the Watchdog Parameters SPI Configuration Register by selection the Time Multiplier Value (bit 6-4) and the Time Value (bit 3-0).

Watchdog Timer = Time Multiplier Value (1.0 s,100 ms, or 10 ms) X Time Value (1 to 10)

Using this technique, time values from 1.0 ms. to 10 seconds can be programmed into the watchdog (default value is 10 s).

When the MCU is executing code properly, its program code should contain instructions to periodically send a SPI message to the watchdog SPI control register to refresh the watchdog. The watchdog timer, once refreshed, reloads the time interval value stored in the SPI watchdog configuration register and begins counting time again. Under normal operating conditions this sequence continues until the MCU shuts down, typically, when the KEYSW is turned off.

# **5.2.2 Watchdog Fault operation**

In the event that something goes wrong during the MCU program execution, such as an unexpected breakpoint or some other program hang-up such as the execution of a HALT instruction, the watchdog may not be refreshed. When the WD time interval value programmed in the SPI Configuration register elapses, the watchdog issues a RESETB pulse. This RESETB pulse causes the MCU to restart its program and correct operation should be restored. After any RESETB (power-on or other), the watchdog SPI configuration register contains the default value for the refresh time (10 seconds). The watchdog is also enabled by default. The MCU, in its initialization (startup) code, can choose to change this default value and/or disable the watchdog by sending a SPI command to write new information in the watchdog SPI configuration register.

# **5.2.3 Disabling the Watchdog timer**

A watchdog reset occurs, by default, 10 seconds after the POR. If the MCU needs to be programmed in-circuit, a means of disabling the watchdog must be provided to avoid interrupting the MCU programming procedure. This disable mechanism can be a jumper between the RESETB pin of the 33814 and the MCU's Reset input pin. Alternatively, an isolation resistor can be placed between the RESETB pin on the 33814 and the MCU's reset input pin, allowing the MCU's reset pin to be pulled high independently of the 33814 RESETB. The watchdog can also be disabled via a bit in the SPI WD configuration register.

# **5.2.4 Watchdog SPI register**

## **5.2.4.1 Watchdog SPI configuration register**









**33814**

#### **Table 15. Watchdog parameter - register field descriptions**



Notes

<span id="page-27-0"></span>21. There are three time multiplier values so only one bit, 6, 5, or 4 may be set at one time. Setting more than one bit results in the highest multiplier value getting precedence.

## **5.2.4.2 Watchdog SPI control register**





#### **Table 17. Watchdog control - register field descriptions**



Notes

<span id="page-27-1"></span>22. There are three time multiplier values so only one bit, 6, 5, or 4 may be set at one time. Setting more than one bit results in the highest multiplier value getting precedence.

Note: The watchdog SPI Control Register can also be loaded with a time value to temporarily set a different value in the watchdog timer for the next cycle. When Bits 6 through 0 in the watchdog SPI control register are zero, the value stored in the watchdog SPI configuration register loads into the watchdog timer. If there is a temporary time value written into the watchdog SPI control register, the value loads into the watchdog. The watchdog SPI control register is automatically cleared to zero when the watchdog timer is loaded. Unless a new temporary time value is again written to the watchdog SPI Control Register, the next watchdog timer load is from the value stored in the watchdog SPI configuration register.

# **5.2.4.3 Watchdog SPI status register**



#### **Table 18. Watchdog status register**

#### **Table 19. Watchdog status - register field descriptions**



Bits [6:0] represent the value stored in the watchdog timer. If the watchdog is enabled, this value read on the fly represents the time left before a watchdog reset.

<span id="page-28-0"></span>

|                     |               |               | <b>Status register</b> |                     |                      |               |                         |
|---------------------|---------------|---------------|------------------------|---------------------|----------------------|---------------|-------------------------|
| WD timer bit6       | WD timer bit5 | WD timer bit4 | <b>WD timer bit3</b>   | WD timer bit2       | <b>WD timer bit1</b> | WD timer bit0 | Value in ms             |
| $\pmb{0}$           | $\mathsf 0$   | $\pmb{0}$     | $\pmb{0}$              | $\mathsf{O}\xspace$ | $\mathsf 0$          | $\mathbf{1}$  | $\mathbf{1}$            |
| $\pmb{0}$           | $\pmb{0}$     | $\pmb{0}$     | $\pmb{0}$              | $\pmb{0}$           | $\mathbf{1}$         | $\mathsf 0$   | $\overline{2}$          |
| $\pmb{0}$           | $\pmb{0}$     | $\pmb{0}$     | $\pmb{0}$              | $\pmb{0}$           | $\mathbf{1}$         | $\mathbf{1}$  | $\mathbf{3}$            |
| $\mathsf 0$         | $\pmb{0}$     | $\mathbf 0$   | $\pmb{0}$              | $\mathbf{1}$        | 0                    | $\mathbf 0$   | $\overline{\mathbf{4}}$ |
| $\pmb{0}$           | $\pmb{0}$     | $\pmb{0}$     | $\pmb{0}$              | $\mathbf{1}$        | $\mathsf 0$          | $\mathbf{1}$  | $\sqrt{5}$              |
| $\pmb{0}$           | $\pmb{0}$     | $\pmb{0}$     | $\pmb{0}$              | $\mathbf{1}$        | $\mathbf{1}$         | $\pmb{0}$     | $\,6\,$                 |
| $\pmb{0}$           | $\pmb{0}$     | $\pmb{0}$     | $\pmb{0}$              | $\mathbf{1}$        | $\mathbf{1}$         | $\mathbf{1}$  | $\overline{7}$          |
| $\pmb{0}$           | $\pmb{0}$     | $\mathbf 0$   | $\mathbf{1}$           | $\pmb{0}$           | 0                    | $\pmb{0}$     | $\bf8$                  |
| $\pmb{0}$           | $\pmb{0}$     | $\mathbf 0$   | $\mathbf{1}$           | $\pmb{0}$           | $\mathsf 0$          | $\mathbf{1}$  | $\boldsymbol{9}$        |
| $\pmb{0}$           | $\pmb{0}$     | $\mathbf{1}$  | $\pmb{0}$              | $\pmb{0}$           | $\mathsf 0$          | $\mathbf{1}$  | 10                      |
| $\pmb{0}$           | $\mathbf 0$   | $\mathbf{1}$  | $\pmb{0}$              | $\pmb{0}$           | $\mathbf{1}$         | $\pmb{0}$     | 20                      |
| $\mathsf 0$         | $\pmb{0}$     | $\mathbf{1}$  | $\pmb{0}$              | $\pmb{0}$           | $\mathbf{1}$         | $\mathbf{1}$  | 30                      |
| $\mathsf{O}\xspace$ | $\pmb{0}$     | $\mathbf{1}$  | $\pmb{0}$              | $\mathbf{1}$        | 0                    | $\mathsf 0$   | 40                      |
| $\mathsf{O}\xspace$ | $\pmb{0}$     | $\mathbf{1}$  | $\pmb{0}$              | $\mathbf{1}$        | $\pmb{0}$            | $\mathbf{1}$  | 50                      |
| $\pmb{0}$           | $\mathsf 0$   | $\mathbf{1}$  | $\pmb{0}$              | $\mathbf{1}$        | $\mathbf{1}$         | $\pmb{0}$     | 60                      |
| $\pmb{0}$           | $\pmb{0}$     | $\mathbf{1}$  | $\pmb{0}$              | $\mathbf{1}$        | $\mathbf{1}$         | $\mathbf{1}$  | 70                      |
| $\pmb{0}$           | $\pmb{0}$     | $\mathbf{1}$  | $\mathbf{1}$           | $\pmb{0}$           | $\mathsf 0$          | $\pmb{0}$     | 80                      |
| $\mathsf{O}\xspace$ | $\mathsf 0$   | $\mathbf{1}$  | $\mathbf{1}$           | $\pmb{0}$           | 0                    | $\mathbf{1}$  | 90                      |
| $\pmb{0}$           | $\mathbf{1}$  | $\pmb{0}$     | $\pmb{0}$              | $\pmb{0}$           | $\mathsf 0$          | $\mathbf{1}$  | 100                     |
| $\mathsf{O}\xspace$ | $\mathbf{1}$  | $\pmb{0}$     | 0                      | $\pmb{0}$           | $\mathbf{1}$         | $\mathsf 0$   | 200                     |
| $\mathsf 0$         | $\mathbf{1}$  | $\pmb{0}$     | $\pmb{0}$              | $\pmb{0}$           | $\mathbf{1}$         | $\mathbf{1}$  | 300                     |
| $\mathsf{O}\xspace$ | $\mathbf{1}$  | $\mathbf 0$   | 0                      | $\mathbf{1}$        | 0                    | $\mathsf 0$   | 400                     |
| $\pmb{0}$           | $\mathbf{1}$  | $\pmb{0}$     | $\pmb{0}$              | $10$                | 0                    | $\mathbf{1}$  | 500                     |
| $\mathsf{O}\xspace$ | $\mathbf{1}$  | $\pmb{0}$     | 0                      | $\mathbf{1}$        | $\mathbf{1}$         | $\mathsf 0$   | 600                     |
| 0                   | $\mathbf{1}$  | $\pmb{0}$     | $\pmb{0}$              | $\mathbf{1}$        | $\mathbf{1}$         | $\mathbf{1}$  | 700                     |

**Table 20. Watchdog timer values** 

#### **Table 20. Watchdog timer values (continued)**



# <span id="page-29-0"></span>**5.3 System reset**

# **5.3.1 RESETB output pin**

The RESETB pin is a 5.0 volt logic, low level output used to reset the MCU.The RESETB pin is an open drain output. Without power on the 33814 circuit, the RESETB pin is held low by an internal pull-down resistor. In a typical application, the RESETB pin must be pulled up externally by a pull-up resistor to VCC.

### **5.3.2 Reset sources**

When power is applied to the circuit and the voltage on the VCC pin reaches the lower voltage threshold, the RESETB pin remains at a low level (open drain FET turned on) for a period of time equal to the time value WD<sub>RESET</sub>. After this time period, the RESETB pin goes high and stays high until a reset pulse is generated due to any of the following events:

- A watchdog timer timeout event occurs
- An undervoltage event on VCC occurs
- An overvoltage event on VPWR occurs

A Power On Reset (POR) is always provided upon power ON (anytime the IC goes from sleep state to active state).

# **5.3.3 Internal reset**

The SPI control register includes a bit labeled 'Reset'. When this bit is set to a one (1) by the MCU, it instructs the 33814 to perform an internal reset. This reset does NOT toggle the RESETB output pin. However, it causes all internal registers to be initialized back to their default values (including clearing the reset bit in the SPI control register).



#### **Table 21. Other OFF/ON control register**

#### **Table 22. Other OFF/ON register field descriptions**



## <span id="page-30-0"></span>**5.4 Power supplies**

### **5.4.1 Pin description**

### **5.4.1.1 PWR supply input**

The VPWR pin is the battery input to the 33814 IC. The VPWR pin requires an external reverse battery and adequate transient voltage protection. The VPWR pin should be bypassed to ground, as close to the IC as possible, with a 0.1 µF ceramic capacitor.

### **5.4.1.2 VPPREF output**

The VPPREF output pin is used to drive the base of an external regulator PNP pass transistor. It is not recommended that this voltage be brought off of the module PC board, because it may not have adequate protection to prevent damage to the PNP pass transistor under short-to-ground or short-to-battery conditions.

### **5.4.1.3 VPPSENS input**

The VPPSENS pin is used to monitor the V<sub>PP</sub> pre-regulator output voltage from the external pass transistor's collector and to supply the input voltage to the V<sub>CC</sub> and V<sub>PROT</sub> regulators. The VPPSENS pin should be bypassed to ground, as close to the IC as possible, with a 0.1 µF ceramic capacitor and a higher value electrolytic capacitor in parallel. The VPPSENS pin should not be used to supply other components. The external regulator PNPN pass transistor should be dedicated to the 33814.

## **5.4.1.4 VCC output (5.0 V supply)**

The VCC output supplies 5.0 V power to the system MCU and other on-board peripherals. An external capacitor  $V_{OCE}$  is recommended.

## **5.4.1.5 VPROT output (5.0 V protected supply)**

The VPROT output is a protected 5.0 Volt output that tracks the V<sub>CC</sub> voltage. The VPROT output should be protected against ESD by means of a 0.1 µF ceramic capacitor on the output and a higher value electrolytic capacitor in parallel. An external capacitor  $V_{OCE}$  is also recommended.

### **5.4.1.6 GND**

The GND pin provides the ground reference for the V<sub>PWR</sub>, V<sub>PP</sub>, V<sub>PROT</sub> and V<sub>CC</sub> supplies. The GND pin is used as a return for both the power supplies, as well as power a ground for some of the lower current output drivers. The higher current output drivers have their own ground pins. All ground pins (INJGND1, INJGND2, RGND1 and RGND2) and the exposed pad must be directly connected to this pin and to the negative battery terminal. There is no separate ground pin associated with the LAMPOUT driver. It shares a ground with ROUT2.

# **5.4.2 Power supplies functions**

### **5.4.2.1 Power supply**

The 33814 is designed to operate from VPWR<sub>MIN</sub> to VPWR<sub>MAX</sub> on the VPWR pin. The VPWR pin supplies power to all internal regulators and analog and logic circuit blocks. All IC analog current and internal logic current is provided from the VPWR pin. An overvoltage comparator monitors this pin. When an overvoltage condition is present, all outputs and voltage regulators are shut off for protection.

## 5.4.2.2 V<sub>PP</sub> pre-regulator

The V<sub>PP</sub> pre-regulator supplies the input voltage to the V<sub>CC</sub> and V<sub>PROT</sub> regulators. The V<sub>PP</sub> regulator is a low drop-out (LDO) regulator. It provides a regulated output voltage when the input is greater than its specified voltage level and it follows the input voltage when it is below its specified voltage level.

The  $V_{\text{PP}}$  regulator uses an external PNP transistor as a pass element. This allows the user to choose the PNP's size and package considerations to meet the system requirements. The amount of power the external PNP transistor has to dissipate depends on the maximum voltage the system can be expected to run at and the maximum expected current drawn from the  $V_{CC}$  and  $V_{PROT}$  regulators. The VPPSENS pin is used to feedback the value of the V<sub>PP</sub> voltage for regulation. Since the V<sub>PP</sub> regulator is not intended to supply offthe-board loads, there is no short-to-ground or short-to-battery protection on the output of the external PNP.

# 5.4.2.3 V<sub>CC</sub> regulator

The V<sub>CC</sub> regulator obtains its input voltage from the V<sub>PP</sub> pre-regulator. The V<sub>CC</sub> regulator output is used for supplying 5.0 V to the MCU and for setting communication threshold levels via the internal SPI SO driver. The  $V_{CC}$  regulator contains an internal pass transistor protecting against overcurrent.

A Power On Reset (POR) circuit monitors the VCC output voltage level. When the V<sub>CC</sub> voltage exceeds the V<sub>CC(POR)</sub> threshold, the RESETB line is held low for an additional delay time t<sub>(POR)</sub> before being brought to a logic one level. An undervoltage (UV) circuit monitors the output of the V<sub>CC</sub> regulator. When the voltage goes below the V<sub>CC(UV)</sub> threshold for more than the V<sub>CC</sub> filter time, t<sub>(VCC-UV)</sub>, the RESETB line is asserted to a logic zero state and remains there until the POR condition is met.

### 5.4.2.4 V<sub>PROT</sub> regulator

The protected output V<sub>PROT</sub> is a tracking regulator using the V<sub>CC</sub> output as a reference. Because the V<sub>PROT</sub> regulator is expected to supply 5.0 V to external sensors and other off-board peripherals in the vehicle, it is well protected against shorts-to battery, shorts-to-ground, overcurrent and overtemperature. The  $V_{PROT}$  supply is enabled at power-on, but can be disabled via the SPI Control Register.

### **5.4.2.5 Power up sequence**



#### **Table 23. Power up sequence**



**Figure 15. Power up sequence**

# **5.4.3 Power supply SPI register**

# **5.4.3.1 SPI control registers**

#### **Table 24. OFF/ON control register**



#### **Table 25. Other OFF/ON register field descriptions**



**33814**

## **5.4.3.2 SPI status registers**

**Table 26. Power supply and any system fault status register**

| $Reg#$ Hex |                                              |       |                         |       |                         |              |           |                                          |                         |                             |
|------------|----------------------------------------------|-------|-------------------------|-------|-------------------------|--------------|-----------|------------------------------------------|-------------------------|-----------------------------|
| 13         | Power Supply and Any<br><b>System Faults</b> |       | Any<br>System<br>Faults | Keysw | Pwren                   | <b>Batsw</b> | SPI Error | V <sub>PROT</sub><br>Short to<br>Battery | VPROT<br>Overtemp<br>ОT | VPROT<br>Short to<br>Ground |
|            |                                              | Reset | $\left( 0 \right)$      |       | $\overline{\mathbf{0}}$ |              |           |                                          |                         | $\left( 0\right)$           |

#### **Table 27. Power supply and any system fault status register field description**



# <span id="page-33-0"></span>**5.5 Drivers blocks**

# **5.5.1 Pin description**

### **5.5.1.1 INJIN1, INJIN2 inputs**

The INJIN1 and INJIN2 pins are the parallel inputs controlling the Injector outputs, INJOUT1 and INJOUT2 respectively. The INJIN1 and INJIN2 pins are 5.0 V logic level inputs with built-in pull-downs to ground that prevent accidental actuation of an injector if the connection to the pin is lost.

### **5.5.1.2 RIN1, RIN2 inputs**

The RIN1and RIN2 pins are the parallel inputs controlling the relay outputs ROUT1 and ROUT2 respectively. The RIN1 and RIN2 pins are 5.0 V logic level inputs with built-in pull-downs to ground to prevent accidental actuation of a relay if the connection to the pin is lost.

## **5.5.1.3 INJOUT1, INJOUT2 driver outputs**

These are outputs pins for INJOUT1 and INJOUT2 low-side drivers. Theses outputs can be used as injector driver outputs for the two Injectors the IC supports. If the two injectors are not needed, one INJOUT can be used as a general purpose low-side driver for relays, motors, lamps, gauges, etc. Injector outputs are forced off during all RESET events.

## **5.5.1.4 ROUT1, ROUT2 driver outputs**

These are output pins for ROUT1 and ROUT2 low-side drivers and have different current ratings and can be used to drive relays (like fuel pump, main power relay, …) or other inductive loads.

## **5.5.1.5 LAMPOUT driver output**

The Lamp driver output, LAMPOUT is a low-side driver capable of driving an incandescent lamp even under cold filament conditions and can also be used to drive a LED if the open load feature is disabled.

# **5.5.1.6 Tachometer (TACHOUT)**

The TACHOUT pin is a low-side driver which can used to drive a tachometer meter movement and can be programmed via the SPI to:

- Output the same signal as VRSOUT divided by a 1 to 32 programmable divider
- Output a PWM signal with a frequency and duty cycle programmable via the SPI
- Output one of eight fixed frequencies

# **5.5.2 Common functionality**

The six open drain low-side drivers (LSDs) are designed to control various automotive loads, such as injectors, fuel pumps, solenoids, lamps and relays, etc. Each driver includes off-state open load detection, on-state short-to-ground detection, short-circuit to battery protection, overcurrent protection, overtemperature protection and diagnostic fault reporting via the SPI. The LSD outputs can be Pulse Width Modulated (PWM'd) based on an internal and/or external frequency for use as variable speed motor drivers, LED/lamp dimming drivers, or as a fuel pump driver.

All outputs except ROUT2 are disabled when the KEYSW input pin is brought low regardless of the state of the input pins. All outputs, including ROUT2 are disabled when the RESETB pin is low.

# **5.5.2.1 LSD input logic control**

The four LSDs (INJOUT1, INJOUT2, ROUT1 and ROUT2) are controlled individually using a combination of the external pin input (respectively INJIN1, INJIN2, RIN1 and RIN2) and/or a SPI On/Off Control bit. The two LSDs (LAMPOUT and TACHOUT) are controlled individually using a SPI On/Off Control bit. The logic can be made to turn the outputs on or off by:

- a logical combination of the external pin **OR**ed with the SPI Control On/Off Bit (Default State)
- a logical combination of the external pin **AND**ed with the SPI Control On/Off Bit

A separate OR/AND select bit is found in the SPI configuration registers to accomplish this selection.

### <span id="page-34-0"></span>**5.5.2.2 Pulse Width Modulation mode**

Alongside just turning the outputs ON or OFF, the six LSD outputs can be Pulse Width Modulated (PWM'd) to control the outputs with a variable 0 to 100 % duty cycle at a selection of different frequencies. There are two built-in PWM frequencies (100 HZ and 1.0 kHz) and the external input pin can also be used as either an external PWM frequency input (divided by 100) or a total PWM (frequency and duty cycle) input.

Two bits (Bits 1, 0) in the SPI configuration register control which mode of input control is selected. The internal PWM duty cycles (D/C) are controlled by the lower seven bits in the corresponding SPI control register with a 1 % increment. The external PWM duty cycles (D/ C) are provided by the MCU on the input pin of the corresponding output driver.

# **5.5.2.3 Overcurrent (OC) protection**

Output protection uses two strategies—overcurrent (OC) protection and/or overtemperature (OT) protection—to detect a fault. When a fault occurs, the output protection feature automatically controls the output to prevent damage to the output device.

The overcurrent protection scheme senses an overcurrent condition by monitoring the voltage on the individual output device drain.

### **5.5.2.3.1 Inrush delay**

The Inrush Delay bit in the SPI Configuration Register for each output, when set to a one(1), prevents the overcurrent fault bit from being set and the overcurrent protection from shutting off the output for  $t_{\text{INRUSH}}$  time (Typ.10 ms) rather than  $t_{\text{SCA}}$ (Typ. 60 µs).

This means that during this fixed time period, the device enters into current limitation, and the output is switched off when the fixed period expires.

Note that for the Lampout Driver, the default state is Inrush Delay equal to 1 ( $t_{INRUSH}$ ).

### <span id="page-34-1"></span>**5.5.2.3.2 Retry feature**

When the Retry feature is enabled (Retry Bit for each output) during an overcurrent condition at the end of the Inrush period, the output device turns off and waits until a delay time  $(t<sub>Ref</sub>)$  has passed. After this off time, the output tries to turn on again. If the short is still present, the process starts again. This on/off cycling continues until the output is shut off by command or the overtemperature (OT) on the output device is reached. Note that the Inrush delay resets to its default state for this on/off cycling. See [Figure](#page-35-0) 16.

If the SPI configuration register retry enable bit is set to a zero (0), this on/off cycling does not occur and the output turns off if the overcurrent threshold is reached. The output does not turn on again until the output is shut off and then on again by command.



**Figure 16. Retry and Inrush feature**

### <span id="page-35-0"></span>**5.5.2.4 Temperature limit (OT) protection**

The second output protection scheme works by sensing the local temperature of the individual output device. During an overcurrent event, the device enters the current limit and remains there until the output driver maximum temperature limit is exceeded (OT). At this point, the device shuts down automatically regardless of the input state. The output tries to turn on again only when the junction temperature falls below the maximum temperature minus the  $T_{LM}$  hysteresis temperature value and the input state is commanding the output to be on. The  $T_{LIM}$  hysteresis value is specified in the static parameter table.

The temperature limit ( $T_{LIM}$ ) protection is independent of the overcurrent protection and is not controlled by the SPI. T<sub>LIM</sub> is always enabled and is always a retry operation. Outputs may be used in parallel to drive higher current loads as long as the turn-off energy of the load does not exceed the energy rating of a single output driver.

## **5.5.2.5 Open load (OL) and short-to-battery (OC) strategy**

The injectors, lamps, relays and tachometer low-side outputs are capable of detecting an open load in the off state and short-to-battery condition in the on state. All faults are reported through the SPI status register communication (OL bit for open load fault and OC bit for short-to-battery fault).

For open load detection, a current source is placed between the MOSFET drain pin and the ground of the IC. An open load fault is reported when the drain voltage is less than the listed threshold. A shorted load fault is reported if the drain pin voltage is greater than the programmed short threshold voltage when the device is in the on state. The open load and short-to-battery fault threshold voltage is fixed and cannot be modified via the SPI.

The open load feature could be disabled (to allow the outputs to be used as LED drivers) by clearing the appropriate bit in the in the LSD configuration register.

## **5.5.2.6 Short-to-ground (SG) strategy**

The injectors, lamps and relays (but not the Tachometer) low-side driver outputs are capable of detecting a short-to-ground by measuring the current flow in the output device and comparing it to a known current value. If a short-to-ground is detected, it is annunciated via a bit in the appropriate SPI status register.

#### **33814**

### **5.5.2.7 Output driver diagnostics**

Overcurrent (OC), temperature limit (OT) exceeded, short-to-ground (SG) and open load (OL) conditions are reported through the status register for each driver (no SG for the tachometer). A bit in the SPI status register indicates when any of the LSDs or pre-drivers are reporting a fault and when a particular output has any of the four possible fault conditions present. The MCU polls for fault conditions by looking for a single bit in one register to detect the presence of any fault in the circuit.

# **5.5.3 Special features**

### **5.5.3.1 LAMP OUT**

The Inrush delay bit is set to 1 by default to allow the driver to handle the inrush current of a cold lamp filament. It waits an additional time before annunciating an overcurrent condition. A pull-down current sink is provided to allow the IC to detect when the bulb is burned out (open filament). The LAMP is switched on and off via the SPI ON/OFF Control register word. It also has the ability to be PWM'd for advanced diagnostic (dimming) purposes via the SPI Lamp Control register. The output can also drive an LED if the open load detect current sink is commanded off via the SPI to prevent 'ghosting'.

### **5.5.3.2 TACHOUT**

The TACHOUT pin is a low-side driver used to drive a tachometer meter movement. TACHOUT can be programmed via the SPI to:

- Output the same signal as VRSOUT divided by a 1 to 32 programmable divider
- Output a PWM signal with a frequency and duty cycle programmable via the SPI
- Output one of eight fixed frequencies, as indicated in [Table](#page-37-0) 30

If a tachometer is not required, the TACHOUT output can also be used as a low current, SPI controlled, low-side driver to drive an LED or other low current load. The SPI Configuration register for the tachometer is used to determine for which mode this output is used. The TACHOUT output handles overcurrent (OC) differently than the other low-side drivers. When an overcurrent limit is reached, the TACHOUT output does not enter a current limiting state, but rather shuts the output off to protect the output device. The retry option works similarly to the other low-side drivers. In the LSD mode, bit 4 of the SPI Configuration register controls the turn on or turn off of the open load detect current sink.

### <span id="page-36-0"></span>**5.5.3.3 Using ROUT2 as a power relay**

The ROUT2 (Relay 2 Output) can be used to drive a power relay. The RIN2 input or the RIN2 bit in the SPI Control register can be used to turn the ROUT2 output on or off as desired. The BATSW output can be connected to the RIN2 input to control the power relay, or the MCU can chose to control the RIN2 bit in the SPI Control register to actuate the power relay. The ROUT2 output is unique in that it can be kept turned on even after KEYSW is turned off (as long as the PWREN bit is still set to a one), by setting the shutdown disable (SDD) bit in the ROUT2 Configuration register.

# **5.5.4 SPI drivers registers**

### **5.5.4.1 SPI configuration registers**

| $Reg#$ Hex |   |                   |       |                 | 6                  |                    | 4                                       |                  |               |                     | 0                     |
|------------|---|-------------------|-------|-----------------|--------------------|--------------------|-----------------------------------------|------------------|---------------|---------------------|-----------------------|
|            | 0 | Injector 1 Driver |       | Retry<br>Enable | х                  | х                  | <b>OL Current</b><br><b>Sink Enable</b> | In-Rush<br>Delay | <b>OR/AND</b> | <b>PWM</b><br>Freq. | <b>PWM</b><br>Freq. 0 |
|            |   |                   | Reset | (0)             | $\left( 0 \right)$ | $\left( 0 \right)$ |                                         | (0)              | (0)           | (0)                 | (0)                   |
|            |   | Injector 2 Driver |       | Retry<br>Enable | x                  | х                  | <b>OL Current</b><br><b>Sink Enable</b> | In-Rush<br>Delay | <b>OR/AND</b> | <b>PWM</b><br>Freq. | <b>PWM</b><br>Freq. 0 |
|            |   |                   | Reset | (0)             | $\left( 0 \right)$ | (0)                | 1)                                      | (0)              | (0)           | (0)                 | (0)                   |

**Table 28. Injector 1/2, Relay1/2,Lampout configuration registers**





**Table 29. Injector 1/2 and Relay 1/2 Lampout configuration. Field description**



Notes

<span id="page-37-1"></span>23. Valid only for Relay 2 Driver.

<span id="page-37-2"></span>24. Default For Lampout Driver

<span id="page-37-3"></span>25. NA for Lampout Driver

<span id="page-37-4"></span>26. No ext Pin for Lampout Driver

#### <span id="page-37-0"></span>**Table 30. Tachometer driver configuration registers**



| Field                                                    | <b>Description</b>                                                                                                                                                                                              |
|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-Retry Enable                                           | <b>Retry Enable</b><br>0-Disable<br>1-Enable                                                                                                                                                                    |
| $6-V_{RSOIIT}/LSD$<br>5-V <sub>RSOUT</sub><br>Osc mode   | VRSOUT/LSD/OSC Mode selection<br>00 (Default) - VRSOUT Output divided by N<br>01- Oscillator Output<br>10- Low-side Driver mode<br>11- Same as 10 (LSD)                                                         |
| 4-N16/ OL<br><b>Current Sink</b><br>Enable               | N <sub>16</sub> or Open Load Current Sink Enable<br>-When used as VRSOUT, see Table 32<br>-When used as I SD:<br>0- Disable (Open Load Flag in status register will be forced<br>to $0)$<br>1- Enable (Default) |
| 3-N8/In-Rush<br>Delay                                    | N8 / In-Rush Delay Time disabling overcurrent protection<br>-When used as VRSOUT, see Table 32.<br>-When used as I SD:<br>$0-tSC1$<br>1- t <sub>INRUSH</sub>                                                    |
| $2-1-0:N(4,2,1),$<br>Osc (2,1,0) PWM<br>freq $(x, 1, 0)$ | $N(4,2,1)$ or Output Frequency or PWM Output<br>-When used as VRSOUT, see Table 32.<br>-When used as Oscillator Output, see Table 33<br>-When used as PWM output, see Table 34                                  |

**Table 31. Tachometer driver configuration registers. Field description**

#### **Table 32. Tachout mode configuration when used as VSROUT**

<span id="page-38-0"></span>

<span id="page-38-1"></span>



<span id="page-39-0"></span>



# **5.5.4.2 SPI control registers**

#### **Table 35. Main OFF/ON control register**



#### **Table 36. Main OFF/ON control register field description**



#### **Table 37. Other OFF/ON control register**



#### **Table 38. Other OFF/ON control register field description**



#### **Table 39. PWM duty cycle setting control register**



#### **Table 40. PWM duty cycle setting control register field description**



# **5.5.4.3 SPI status registers**

## s **Table 41. LS driver status register**



**33814**



#### **Table 42. LS driver status register description field**

Notes

<span id="page-41-1"></span>27. Not present on Tachometer Driver

**Table 43. System On/Off indicators status register**

| $Reg #$ Hex |  |                             |       |                        |                            |                            |                            |                      |                            |                            |               |
|-------------|--|-----------------------------|-------|------------------------|----------------------------|----------------------------|----------------------------|----------------------|----------------------------|----------------------------|---------------|
| 14          |  | System On/Off<br>Indicators |       | INJ1<br><b>Off/</b> On | INJ <sub>2</sub><br>Off/On | REL <sub>1</sub><br>Off/On | REL <sub>2</sub><br>Off/On | <b>AMP</b><br>Off/On | IGN <sub>1</sub><br>Off/On | IGN <sub>2</sub><br>Off/On | O2H<br>Off/On |
|             |  |                             | Reset | (0)                    | $\overline{0}$             | $\overline{0}$             |                            |                      |                            | (0                         |               |

#### **Table 44. System On/Off indicators status register field description**



## <span id="page-41-0"></span>**5.6 Pre-driver**

### **5.6.1 Pin description**

### **5.6.1.1 IGNIN1 and IGNIN2 inputs**

The IGNIN1 and IGNIN2 pins are the parallel inputs controlling the IGNOUT1 and IGNOUT2 pre-driver outputs respectively. The IGNIN1 and IGNIN2 pins are 5.0 V logic level inputs with built-in pull-downs to ground that prevents accidental actuation of a pre-driver output if the connection to the pin is lost.

### **5.6.1.2 O2HIN input**

The O2HIN pin is the parallel input controlling the O2HOUT pre-driver output. The O2HIN pin is a 5.0 V logic level input with a built-in pulldown to ground that prevents accidental actuation of the pre-driver output if the connection to the pin is lost.

### **5.6.1.3 IGNOUT1 and IGNOUT2 Pre-driver outputs, with feedback IGNFB1 and IGNFB2 and current sense inputs IGNSENSP and IGNSENSN**

The IGNOUT1 and IGNOUT2 outputs are pre-driver outputs driving either an ignition (IGBT) pre-driver or a general purpose gate driver (GPGD). INGOUT1 and IGNOUT2 are configured by default as an IGBT driver to control the ignition coil current to produce a spark.

The IGNOUTx outputs and their associated feedback pins IGNFBx provide short-to-battery and one shared current sense resistor provides overcurrent protection for the external driver transistors. When used as an IGBT driver, a 10:1 voltage divider (9R:1R) must be used on the feedback pins to prevent the 400 V flyback from damaging the IC. More accurate current control can be provided by placing a current sense resistor between the IGNSENSP and IGNSENSN pins.

### **5.6.1.4 O2HOUT Pre-driver output with drain feedback input O2HFB and current sense inputs O2HSENSP and O2HSENSN**

The O2HOUT output is a pre-driver output driving either an ignition (IGBT) pre-driver or a general purpose gate driver (GPGD). O2HOUT is configured by default as GPDC to control the gate of a MOSFET to drive a heater on an O2 (Lamda) sensor. The pre-driver is capable of driving most power MOSFETs. The O2HOUT output and associated drain feedback pin O2HFB provide short-to-battery, overcurrent protection for the external driver MOSFET. When used as an IGBT driver, a 10:1 voltage divider (9R:1R) must be used on the feedback pins to prevent the 400 V flyback from damaging the IC. More accurate current control can be provided by placing a current sense resistor between the O2HSENSP and O2HSENSN pins.

# **5.6.2 Functions description**

There are three identical pre-drivers in the 33814. Each pre-driver can be configured as either an ignition (IGBT) pre-driver or a general purpose gate driver (GPGD). By default, one pre-driver is configured as a GPGD (O2HOUT) and two pre-drivers are configured as ignition (IGNOUT1, IGNOUT2) pre-drivers. A bit in each pre-driver's SPI Configuration register defines whether the pre-driver behaves as an ignition or a GPGD pre-driver.

It should be noted that there are only two current measurement circuits: ISGNSENSP/N and O2HSENSP/N. Each pre-driver includes offstate open load detection and can be Pulse Width Modulated (PWM'd) based on an internal and/or external frequency for use as variable speed motor drivers, LED/lamp dimming drivers, or as a fuel pump driver.

# **5.6.2.1 Pre-driver input logic control**

The three Pre-drivers (IGNOUT1, IGNOUT2 and O2HOUT) are controlled individually using a combination of the external pin input (respectively IGNIN1, IGNIN2 and O2HIN) and/or a SPI On/Off Control bit.

The logic can be made to turn the outputs on or off by:

- a logical combination of the external pin **OR**ed with the SPI Control On/Off Bit (Default State)
- a logical combination of the external pin **AND**ed with the SPI Control On/Off Bit

A separate OR/AND select bit is found in the SPI configuration registers to accomplish this selection.

## **5.6.2.2 Pulse Width Modulation mode**

See [5.5.2.2. Pulse Width Modulation mode, page 35.](#page-34-0)

## **5.6.2.3 Open load (OL) and short-to-battery (OC) strategy**

The Pre-drivers are capable of detecting an open load in the off state and short-to-battery condition in the on state. All faults are reported through the SPI status register communication (OL bit for open load fault and OC bit for short-to-battery fault).

For open load detection, a current source is placed between the MOSFET drain pin and ground of the IC. An open load fault is reported when the drain voltage is less than the specified threshold. A shorted load fault is reported when the drain pin voltage is greater than the programmed short threshold voltage when the device is in the on state. The open load and short-to-battery fault threshold voltage is fixed and cannot be modified via the SPI.

The Open Load feature could be disabled (current source disable) by clearing the appropriate bit in the in the pre-driver configuration register.

# **5.6.2.4 Current sense protection (OC) strategy**

Two current measurement circuits, ISGNSENSP/N and O2HSENSP/N, are available for more accurate current control and better protection of pre-driver. A current sense resistor should be place between the IGNSENSP and IGNSENSN pins for IGNOUT1 and IGNOUT2 and between O2HSENSEP and O2HSENSEN for O2HOUT.

When both IGNOUT1 and IGNOUT2 pre-drivers are used as ignition (IGBT) pre-drivers, both pre-drivers can share one current sense resistor. The pre-driver configuration determines the value of the current sense threshold voltage across the current sense resistor. The voltage threshold is V<sub>sense-th</sub> typically 200 mV. It is changed to typically 400 mV when both IGNOUT1 and IGNOUT2 are configured as IGBT gate drivers and both IGNOUT1 and IGNOUT2 are ON. The IGNOUT2 pre-driver does not have an associated current sense circuit and relies on short-to-battery (drain voltage sense) protection only.

When one pre-driver is used as an ignition pre-driver and the other pre-driver is used as a GPGD, the current sense circuit is connected only to the ignition driver channel.

When both pre-drivers are designated as GPGD pre-drivers, only pre-driver #1 has use of the current sense circuit, the other pre-driver, #2, only has short-to-battery protection via the drain sense voltage comparator. The O2HOUT has its own current sense circuit, O2HSENSP/N.

| Output mode configuration |                | Current sense measurement       | <b>Protection available</b> |                         |  |  |  |
|---------------------------|----------------|---------------------------------|-----------------------------|-------------------------|--|--|--|
| <b>IGN1OUT</b>            | <b>IGN2OUT</b> | circuit available on            | for IGNOUT1                 | for IGNOUT2             |  |  |  |
| <b>IGBT</b>               | <b>IGBT</b>    | IGNOUT1 and IGNOUT2<br>(shared) | SVBAT and current sense     | SVBAT and current sense |  |  |  |
| <b>IGBT</b>               | <b>GPGD</b>    | IGNOUT1                         | SVBAT and current sense     | <b>SVBAT</b>            |  |  |  |
| GPGD                      | <b>IGBT</b>    | IGNOUT2                         | <b>SVBAT</b>                | SVBAT and current sense |  |  |  |
| GPGD                      | <b>GPGD</b>    | IGNOUT1                         | SVBAT and current sense     | <b>SVBAT</b>            |  |  |  |

**Table 45. Current sense protection strategy overview**

### **5.6.2.5 Retry feature**

See [5.5.2.3.2. Retry feature, page 35](#page-34-1)

## **5.6.2.6 Output pre-driver diagnostics**

Overcurrent (OC) and open load (OL) conditions are reported through the status register for each pre-driver. There is also a bit in the SPI status register to indicate when any of the pre-drivers report a fault and when a particular output has any of the four possible fault conditions present. The MCU polls for fault conditions by looking for a single bit in one register to detect the presence of any fault in the circuit.

# **5.6.3 SPI drivers registers**

## **5.6.3.1 SPI configuration registers**

#### **Table 46. Pre-driver configuration registers**







# **5.6.3.2 SPI control registers**

### **Table 48. Main OFF/ON control register**



### **Table 49. Main OFF/ON control register field description**



### **Table 50. PWM D/C configuration register**



### **Table 51. PWM D/C configuration register field description**



# **5.6.3.3 SPI status registers**

#### **Table 52. Pre-driver status registers**





#### **Table 53. Pre-driver status registers field description**

#### **Table 54. System On/Off indicators status register**



#### **Table 55. System On/Off indicators status register field description**



# <span id="page-46-0"></span>**5.7 VRS circuitry**

## **5.7.1 Pin description**

### **5.7.1.1 VRSP and VRSN inputs**

The VRSP and VRSN form a differential input for the Variable Reluctance Sensor attached to the crankshaft toothed wheel. It is important to provide an external 15 kΩ current limiting resistors to prevent damage to the VRSP and VRSN inputs (See **[Figure](#page-47-0) 17**).The VRS can be connected to the 33814 in either a differential or single-ended fashion.The use of a differential filtering capacitor and grounded capacitors of at least 100 nF are also advisable. In some applications, placing a damping resistor of approximately 5.0 kΩ directly across the pickup coil is also useful to minimize high frequency ringing.

### **5.7.1.2 VRSOUT output**

The VRSOUT Pin is the output of the VRS circuit, which is a 5.0 Volt logic level signal provided to the MCU.

# **5.7.2 Functions description**

The 33814 contains a VRS input conditioning circuit employing a differential input. VRSP and VRSN are the positive and negative inputs from the VRS (See [Figure](#page-47-0) 17). An internal zener diode clamps to ground and  $V_{CC}$  limits the input voltage to within the safe operating range of the circuit.

The VRS circuit conditions and digitizes the input from the crankshaft mounted toothed wheel to provide an angle clock and RPM data to the MCU. This circuit provides a comparator with multiple thresholds programmed via the SPI. This allows the VRS circuit to handle different sensors and a dynamic range of VRS output at engine speeds ranging from cranking to running. The output of this circuit is provided on the VRSOUT pin to the MCU. The comparator threshold values can also be controlled automatically based on the input signal amplitude.

The output of the comparator contains a programmable one shot, noise blanking circuit. The time value of this blanking pulse can be selected via the SPI as a percentage of the last input high (or low) pulse.The VRSOUT output can also be divided and sent to the TACHOUT pin to drive a tachometer.

Two different SPI registers are provided to control the VRS circuit values in the manual mode. The SPI VRS configuration register is used to set the 'engine running' values for the threshold and blanking filter, and the SPI VRS control register is used to provide the 'engine cranking' threshold and blanking filter values. Once the engine is running, the MCU clears the SPI VRS control register (engine cranking) and the 33814 uses the values found in the SPI VRS configuration register (engine running).



**Figure 17. VRS schematic**

### <span id="page-47-0"></span>**5.7.2.1 'Engine Running' and 'Engine Cranking' parameters**

Two different SPI registers are provided to define two different sets of parameters (Input Threshold and Blanking Time) for 'engine running' and 'engine cranking' conditions, in the manual mode. The SPI VRS Engine Running Parameters register is used to set the 'engine running' values for the threshold and blanking filter. The SPI VRS Engine Cranking Parameters register is used to set the 'engine cranking' values for the threshold and blanking filter.

When the contents of the SPI VRS Engine Cranking Parameters register contains all zeros, the value for parameters is taken from the value in the SPI VRS Engine Running Parameters register.

When the contents of the SPI VRS Engine Cranking Parameters register is non-zero, the value for parameters is taken from this register. So from system point of view, once the engine is running, the MCU should clear the SPI VRS Engine Cranking Parameters register and the 33814 uses the values found in the SPI VRS Engine Running Parameters.

### **5.7.2.1.1 Input comparator threshold values**

The threshold voltage for the input comparator is produced by a 4-bit D/A converter. The SPI VRS Engine Cranking Parameters register or SPI VRS Engine Running Parameters register controls the output value of the D/A.The values output by this D/A, using one or the other register, are listed in the below threshold values table.



#### <span id="page-48-1"></span>**Table 56. Input comparator threshold value table**

### **5.7.2.1.2 Blanking time definitions**

The values for the one shot blanking as a percentage of the last high output pulse period is shown in [Table](#page-48-0) 57.



#### <span id="page-48-0"></span>**Table 57. SPI VRS manual configuration register**

### **5.7.2.2 Manual and Automatic modes**

The SPI VRS miscellaneous configuration register has a bit to enable the automatic selection of the comparator threshold (bit 7). At this time, the operation of automatic mode remains.

Under cranking conditions in Manual mode, the selected threshold value is fixed (VT Selected) by the SPI VRS Engine Cranking Parameters register. To avoid invalid detection due to noise close to the selected threshold, Automatic mode allows the VRS system to be less sensitive to noise in the cranking mode.

As soon as the VRS Input signal crosses zero, the VRS system selects the highest Input Comparator Threshold (VT Max 1.715 V Typ.). A decay circuitry ensures the VRS system decays from VT Max to VT Selected with the correct timing. The setting of the decay timing is done through the SPI VRS Automatic Parameters Configuration Register.



**Figure 18. Automatic mode illustration (VT signal in pink is internal IC signal not observable in application)**

Mantissa and Exponent parameters defined in the VRS Automatic mode parameters register set the decay time of the system. The mathematical formula is:

 $E = log_2[(V_{peak} \times Tau)/18.1] - 4$  truncated

 $M = \{[(V_{peak} \times Tau)/18.1]/2^E\} - 16$  rounded to nearest integer

So Tau (timing between zero crossing and V<sub>PEAK</sub>) and the V<sub>PEAK</sub> value are required to determine M and E parameters. Tau and V<sub>PEAK</sub> could be calculated, based on system specification (number of teeth, minimum RPM,…). However, NXP recommends measuring physical parameters on the real application to define the best setting. A dedicated application note is available to explain the mathematical principle and measurement instructions.

### **5.7.2.3 Disable VRS bit**

The disable VRS bit in the SPI VRS miscellaneous configuration register is used to disable the VRS input circuitry when there is no need for a VRS input conditioning circuit. This would be the case, for example, if the crankshaft wheel sensor was a hall effect device whose output could be directly input to the MCU. The default for this bit is zero (0) indicating the VRS input conditioning circuitry is active.

#### **33814**

### **5.7.2.4 High/Low reference bit**

The High/Low reference bit in the SPI VRS miscellaneous configuration register is used to change the use of the input high pulse timing to input low pulse timing, in cases where an elongated tooth wheel is being used rather than the missing tooth wheel. The default for this bit is zero (0), indicating the use of a crankshaft wheel with a missing tooth (or teeth).

### **5.7.2.5 VRS deglitching filters**

The VRS input circuit has additional filters on the rising and falling edges of the input waveforms to reduce the effect of short transitions occurring during noise sensitive times. The deglitching filters are approximately 1 % of the last positive pulse period. The deglitch filters are enabled by setting the deglitch bit (bit 3) in the SPI VRS miscellaneous parameters configuration register. This bit is, by default, zero (0), meaning the deglitch filters are disabled.

### <span id="page-50-1"></span>**5.7.2.6 GND VRSN bit**

To use the VRS inputs in a single-ended configuration, the "GND VRSN" bit in the SPI Configuration register must be set to indicate to the 33814 that this mode is being used. The VRS is then connected between the VRSP input and ground. The default for this bit is zero (0), indicating the differential mode is selected. Note that in the single ended configuration, the 2.5 Volt reference should be disconnected (Disable 2.5V CM bit should be set to 1) when using a Variable Reluctance Sensor.

Note that a hall effect sensor can be used instead of a VRS. To do so, the bits GND VRSN and disable 2.5 V ref must be 0 and the VRSN pin must not be connected. In this case, the voltage on VRSN is 2.5 V and the 0 crossing can be done even if low state output of the hall effect is 0 V or little higher.

## **5.7.2.7 Inverting inputs**

The Inv. Inputs Bit in the SPI VRS Miscellaneous Parameter Register is used to make a logical inversion of all functions. This is swapping the VRSP and VRSN signals.

### **5.7.2.8 2.5 Volt reference disconnect bit**

The disconnect 2.5 V reference bit in the SPI VRS configuration register is used to disconnect the internal 2.5 V reference signal from the VRSN and VRSP inputs so an external reference voltage can be employed. The default state of this bit is zero (0), indicating the internal 2.5 Volt reference voltage is connected to the VRSN and VRSP inputs.

### **5.7.2.9 VRS peak detector**

The VRS peak detector determines the magnitude of the positive peak of the VRS input signal and digitizes it. The value of the VRS peak voltage is reported in the VRS SPI status register bits 7, 6, 5 and 4. The MCU reads the input pulse peak voltage value after the zero crossing time and uses this information to set the threshold and blanking parameters for subsequent input pulses. Status bits reflect the last detected peak and only read 0000 after a POR or SPI reset command.



<span id="page-50-0"></span>



#### **Table 58. Peak detector output in SPI VRS status register (continued)**

### **5.7.2.10 Clamp active status bits**

There are two clamp active status bits in the SPI VRS status register. One is for the low pulse clamp and the other is for the high pulse clamp. When either of these bits are a one (1), it indicates the peak voltage for the part of the input waveform which has exceeded the clamp voltage and is clamped to the high or low voltage limit. These status bits can be used to indicate the engine has attained the speed necessary to switch from 'cranking' values for the threshold and blanking (in the SPI VRS control register) to the 'running' values (in the SPI VRS configuration register).

# **5.7.3 SPI drivers registers**

### **5.7.3.1 SPI configuration registers**

#### **Table 59. VRS configuration registers**



#### **Table 60. VRS engine running parameters register field description**



#### **Table 61. VRS automatic parameters register field**





#### **Table 62. VRS miscellaneous parameters register field**

# **5.7.3.2 SPI control registers**





#### **Table 64. VRS engine cranking parameters register field description**



# **5.7.3.3 SPI status registers**

#### **Table 65. VRS status register**



**33814**

| Field                         | <b>Description</b>                                                                   |
|-------------------------------|--------------------------------------------------------------------------------------|
| 7-4 Peak x                    | Reflect the magnitude of the positive peak of the VRS input<br>according to Table 58 |
| 2-Clamp Active<br><b>VRSP</b> | Positive Clamp Active status<br>0-Clamp Value not reached<br>1-Clamp Value reached   |
| 1-Clamp Active<br><b>VRSN</b> | Negative Clamp Active status<br>0-Clamp Value not reached<br>1-Clamp Value reached   |

**Table 66. VRS status register description field**

# <span id="page-53-0"></span>**5.8 ISO9141 bus**

Three pins are used to provide an ISO9141 K-line communication link for the MCU to support system diagnostics.

# **5.8.1 MTX output pin**

MTX is the 5.0 V logic level serial input to the IC from the MCU.

# **5.8.2 MRX input pin**

MRX is the 5.0 V logic level serial output line to the MCU.

# **5.8.3 ISO9141 pin**

The ISO9141 pin is a bi-directional line with an internal 32k pull-up to  $V_{PWR}$ . This allows to customer to save an external pull-up resistor.

# **5.8.4 Functions description**

Three pins are used to provide an ISO9141 K-line communication link for the MCU to support system diagnostics. This system is consistent with the ISO9141 specification for signaling to and from the MCU.

K-Line has its own overtemperature protection and fault bit reporting.

# **5.8.5 SPI drivers registers**

There is only one bit in the SPI Status register to indicate an overtemperature fault from the ISO9141 functional block. There are no Configuration or Control registers associated with this functional block.

#### **Table 67. ISO status register**



#### **Table 68. ISO status register description field**



# <span id="page-54-0"></span>**5.9 Mode code and revision number**

One status register is reserved for reporting the model code and revision of the C circuits. The model code for the 33814 is 001. The revision code is the current version number for the circuit. This register is read-only.

**Table 69. Model code/revision number register**

| Reg # Hex |                                      |       |                    |                            |                        |      |      |      |      |      |
|-----------|--------------------------------------|-------|--------------------|----------------------------|------------------------|------|------|------|------|------|
| 15        | Model Code/ Revision<br>Number*      |       | Model<br>Code 2    | Model<br>Code <sup>.</sup> | <b>Model</b><br>Code 0 | Rev# | Rev# | Rev# | Rev# | Rev# |
|           | *Read Only except for POST<br>Enable | Reset | $\left( 0 \right)$ | (0                         |                        |      |      |      | (x)  | (x   |

#### **Table 70. Model code/revision number register field description**



### <span id="page-54-1"></span>**5.10 SPI**

## **5.10.1 Pin description**

### **5.10.1.1 SCLK input**

The serial clock (SCLK) pin clocks the internal SPI shift register of the 33814. The SI data is latched into the input shift register on the rising edge of SCLK signal. The SO pin shifts status bits out on the falling edge of SCLK. The SO data is available for the MCU to read on the rising edge of SCLK. With CSB in a logic high state, signals on the SCLK and SI pins are ignored and the SO pin is in a highimpedance state. The SCLK signal consists of a 50 % duty cycle with CMOS logic levels referenced to  $V_{CC}$ . All SPI transfers consist of exactly 16 SCLK pulses. If any more or less than 16 clock pulses are received within one frame of CSB going low and then high, a SPI error is reported in the SPI Status Register. The SPI error bit also sets whenever an invalid SPI message is received, even though it may contain 16 bits.

### **5.10.1.2 CSB input**

The system MCU selects which slave is to receive SPI communication using separate chip select (CSB) pins. With the CSB in a logic low state, SPI words may be sent to the 33814 via the serial input (SI) pin and status information is received by the MCU via the serial output (SO) pin. The falling edge of CSB enables the SO output and transfers status information into the SO buffer.

The rising edge of the CSB initiates the following operation:

- Disables the SO driver (high-impedance)
- Activates the received command word, allowing the 33814 to activate/deactivate output drivers

To avoid spurious data, the high-to-low and low-to-high transitions of the CSB signal must occur only when SCLK is in a logic low state. Internal to the 33814 device is an active pull-up to V<sub>CC</sub> on CSB. In cases where voltage exists on CSB without the application of V<sub>CC</sub>, no current flows from CSB to the VCC pin. This input requires CMOS logic levels referenced to  $V_{CC}$  and has an internal active pull-up current source.

### **5.10.1.3 SI input**

The SI pin is used for serial instruction data input. SI information is latched into the input register on the rising edge of SCLK and the input data transitions on the falling edge of SCLK. A logic high state present on SI programs a one in the command word on the rising edge of the CSB signal. To program a complete word, 16 bits of information must be entered into the device.This input requires CMOS logic levels referenced to  $V_{CC}$ .

### **5.10.1.4 SO output**

The SO pin is the output from the SPI shift register. The SO pin remains high-impedance until the CSB pin transitions to a logic low state. All normal operating drivers are reported as zero, all faulted drivers are reported as one. The negative transition of CSB enables the SO driver. The SI/SO shifting of the data follows a first-in-first-out protocol with both input and output words transferring the most significant bit (MSB) first. The serial output data is available to be latched by the MCU on the rising edge of SCLK. The SO data transitions on the falling edge of the SCLK. This output provides CMOS logic levels referenced to  $V_{CC}$ 

# **5.10.2 MCU SPI interface description**

The 33814 device directly interfaces to a 5.0 V microcontroller unit (MCU) using a16-bit serial peripheral interface (SPI) protocol. SPI serial clock frequencies up to 8.0 MHz can be used when programming and reading output status information (production tested at 1.0 MHz). [Figure](#page-55-0) 19 illustrates the SPI configuration between an MCU and one 33814.

Data is sent to the 33814 device through the SI input pin. As data is being clocked into the SI pin, other data is being clocked out of the device by the SO output pin. The response data received by the MCU during SPI communication depends on the previous SPI message sent to the device. The SPI can be used to read or write data to the configuration and control registers and to read or write the data contained in the status registers.

The MCU is only allowed to read or clear bits (write zeros) in the status register unless the Power ON Self-test (POST) enable bit in the control register is set. When the POST enable bit is set, the MCU can read and write zeros or ones to the status register. Note that the MCU must clear the POST enable bit before operation is resumed or the status register does not update with fault indications.

### **5.10.2.1 SPI integrity check**

One SPI word is reserved as a SPI check message. When bits 12 through15 are all zero, the SPI echoes the remaining 12-bit SPI word sent and flips bits 12 through14, bit 15 remains a 0. This allows the MCU to poll the SPI and compare the received message to confirm the integrity of the SPI communication channel to the 33814. There is a SPI error bit in the SPI status register indicating if an incorrect SPI message has been received. The SPI error bit in the SPI status register is set whenever any SPI message error is detected.

**Important** A SCLK pulse count strategy has been implemented to ensure integrity of SPI communications. Only SPI messages consisting of 16 SCLK pulses are acknowledged. SPI messages consisting of other than 16 SCLK pulses are ignored by the device and reported as a SPI error. Invalid SPI messages, containing invalid commands or addresses are also flagged as a SPI error.



**Figure 19. SPI interface with microprocessor** 

<span id="page-55-0"></span>Two or more 33814 devices can be used in a module system. Multiple ICs can be SPI configured in parallel only**.** [Figure](#page-55-0) 19 demonstrates the configuration.



**Figure 20. SPI parallel interface (only) with microprocessor**

### **5.10.2.2 SPI register definitions**

There are three basic SPI register types:

**Configuration registers** - used to set the operating modes and parameters for the 33814 functional blocks. Each output can be configured by setting the individual bits in the configuration register for output according to the descriptions in the previous functional descriptions for each particular output.

**Control registers** - used to turn outputs on and off and set the PWM duty cycle for outputs used as PWM outputs. Setting the temporary operating parameters for the watchdog timer and the VRS circuit is also used.

**Status registers** - used to annunciate faults and other values the MCU may need to act upon. Each output and functional block has a status register associated with it and the individual fault bits for each of the faults monitored are contained in these registers.

Non-fault bits in the status register can be set and cleared by the 33814 circuit. All status register bits not marked as 'x' can be cleared by the MCU only when the POST bit is zero (0). When the POST bit is one (1), the MCU can read or write any existing bit in the status register. Non-existing bits (marked with an 'x' in the table) cannot be changed from the default zero (0) value.

Entries in the following SPI Registers marked with an 'x' are non-existent bits. They are set to zero (0) by default and cannot be changed by reading or writing to them. They should be ignored when testing registers during POST.

## **5.10.2.3 SPI command summary**

The SPI commands are defined as 16 bits with 4 address control bits and 12 command data bits. There are 7 separate commands used to set the operational parameters of device. The operational parameters are stored internally in 8-bit registers. Write commands write the data contained in the present SPI word whereas read commands must wait until the next SPI command is sent to read the data requested. [Table](#page-25-1) 11 defines the commands and default state of the internal registers at POR. SPI commands may be sent to the device at any time while the device is in the Normal state. Messages sent are acted upon on the rising edge of the CSB input. The bit value returned equals bit value sent for this command.



#### **Table 71. SPI command messages**

#### **Table 71. SPI command messages (continued)**



There are seven SPI commands issued by the MCU to:

- Do a SPI Check verification
- Read the contents of the SPI configuration registers
- Write the contents of the SPI configuration registers
- Read the contents of the SPI status registers
- Write the contents of the SPI status registers
- Read the contents of the SPI control registers
- Write the contents of the SPI control registers

# **5.10.3 SPI drivers register**

#### **Table 72. Power supply and any system fault status register**



#### **Table 73. Power supply and any system fault status register description field**



# <span id="page-57-0"></span>**5.11 SPI registers mapping**

The SPI interface consists of three blocks of four, 8-bit read/write registers. There are three types of SPI registers:

- **Configuration registers** These registers allow the MCU to configure the various parameters and options for the various functional blocks.
- **Control registers**  These registers are used to command the outputs on and off and set the PWM duty cycle values.
- **Status registers** These registers report back faults and other conditions of the various functional blocks.

The following conventions are used in the SPI register tables:

- All default selections are in **BOLD** fonts.
- Non-default selections are in normal font.
- The first selection listed is the default selection.
- The binary values shown, (0 or 1) are the default values after a reset has occurred.

### <span id="page-58-0"></span>**Table 74. SPI configuration registers**



**33814**

### **Table 75. SPI control registers**



### **Table 76. SPI status registers**



#### **Table 76. SPI status registers (continued)**



### <span id="page-61-1"></span>**Table 77. SPI configuration bits R/W access**

<span id="page-61-0"></span>

#### <span id="page-62-2"></span>**Table 78. SPI control bits R/W access**

<span id="page-62-1"></span><span id="page-62-0"></span>

#### <span id="page-63-3"></span>**Table 79. SPI status bits R/W access**



<span id="page-63-0"></span>31. Can only be written to 0 when faults have disappeared

<span id="page-63-1"></span>32. Only read as 0

<span id="page-63-2"></span>33. Can only be written to 0 when the fault has disappeared

# <span id="page-64-0"></span>**6 Typical applications**

# <span id="page-64-1"></span>**6.1 Output OFF open load fault**

An Output OFF Open Load Fault is the detection and reporting of an open load when the corresponding output is disabled (input bit programmed to a logic low state). The Output OFF Open Load Fault is detected by comparing the drain-to-source voltage of the specific MOSFET output to an internally generated reference. Each output has one dedicated comparator for this purpose.

Each output has an internal pull-down current source or resistor. The pull-down current sources are enabled on power-up and must be enabled for Open Load Detect to function. In cases were the Open Load Detect current is disabled, the status bit always responds with logic 0. The device only shuts down the pull-down current in Sleep mode or when disabled via the SPI.

During output switching, especially with capacitive loads, a false Output OFF Open Load Fault may be triggered. To prevent this false fault from being reported, an internal fault filter of 100 to 450 µs is incorporated. The duration for which a false fault may be reported is a function of the load impedance R<sub>DS(ON)</sub>, C<sub>OUT</sub> of the MOSFET as well as the supply voltage V<sub>PWR</sub>. The rising edge of CSB triggers the built-in fault delay timer. The timer must time out before the fault comparator is enabled to detect a faulted threshold. Once the condition causing the Open Load Fault is removed, the device resumes normal operation. The Open Load Fault, however, is latched in the output SO Response register for the MCU to read.

# <span id="page-64-2"></span>**6.2 Low voltage operation**

Low voltage condition (6.5 V< V<sub>PWR</sub> <9.0 V) operates per the command word, however parameter tables may be out of specification and status reported on SO pin is not guaranteed.

# <span id="page-64-3"></span>**6.3 Low-side injector driver voltage clamp**

Each Injector output of the 33814 incorporates an internal voltage clamp to provide fast turn-OFF and transient protection. Each clamp independently limits the drain-to-source voltage to  $V_{CL}$ . The total energy clamped  $(E<sub>J</sub>)$  can be calculated by multiplying the current area under the current curve ( $I_A$ ) times the clamp voltage ( $V_{Cl}$ ) (see [Figure](#page-64-5) 21). Characterization of the output clamps indicates the maximum energy to be 100 mJ at 125 °C junction temperature per output.



**Figure 21. Output voltage clamping**

# <span id="page-64-5"></span><span id="page-64-4"></span>**6.4 Reverse battery protection**

The 33814 device requires external reverse battery protection on the VPWR pin. All outputs consist of a power MOSFET with an integral substrate diode. During a reverse battery condition, current flows through the load via the substrate diode. Under this condition load, devices turn on. If load reverse battery protection is desired, a diode must be placed in series with the load.

# <span id="page-65-0"></span>**7 Packaging**

# <span id="page-65-1"></span>**7.1 Package mechanical dimensions**

Package dimensions are provided in package drawings. To find the most current package outline drawing, go to [www.nxp.com](http://www.freescale.com) and perform a keyword search for the drawing's document number.

#### **Table 80. 98A reference documents**











NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.
- $\sqrt{4}$  dimension to be determined at seating plane c.
- $\sqrt{\underline{\mathbb{S}}_3}$  This dimension does not include dambar protrusion. Allowable dambar protrusion shall not cause the LEAD width to exceed the upper limit by more than 0.08mm at maximum material condition. Dambar cannot be l
- $\frac{\sqrt{6}}{10}$  This dimension does not include mold protrusion. Allowable protrusion is 0.25 mM per side. This dimension is maximum plastic body size dimension including mold mismatch.
- $\sqrt{2}$  EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- $\frac{\sqrt{8}}{8}$  THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1MM AND 0.25MM FROM THE LEAD TIP.
- $\sqrt{9}$  HATCHED AREA TO BE KEEP OUT ZONE FOR PCB ROUTING.



# <span id="page-68-0"></span>**8 Revision history**



**33814**



*How to Reach Us:*

**Home Page:**  [NXP.com](http://www.nxp.com/)

**Web Support:**  <http://www.nxp.com/support>

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to anyproducts herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation, consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by the customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address:

[http://www.nxp.com/terms-of-use.html.](http://www.nxp.com/terms-of-use.html)

NXP, the NXP logo, Freescale, the Freescale logo and SMARTMOS are trademarks of NXP Semiconductors B.V. All other product or service names are the property of their respective owners. All rights reserved. © NXP B.V. 2019.



