## LTC3810-5



### **FEATURES**

- High Voltage Operation: Up to 60V
- <sup>n</sup> **Large 1**Ω **Gate Drivers**
- No Current Sense Resistor Required
- <sup>n</sup> **Dual N-Channel MOSFET Synchronous Drive**
- Extremely Fast Transient Response
- $\blacksquare$   $\pm$ 0.5% 0.8V Voltage Reference
- Programmable Output Voltage Tracking/Soft-Start
- Generates 5.5V Driver Supply from Input Supply
- Synchronizable to External Clock
- Selectable Pulse Skip Mode Operation
- Power Good Output Voltage Monitor
- Adjustable On-Time/Frequency:  $t_{OM(MIN)} < 100$ ns
- Adjustable Cycle-by-Cycle Current Limit
- **Programmable Undervoltage Lockout**
- Output Overvoltage Protection
- Thermally Enhanced 32-Pin QFN Package

### **APPLICATIONS**

- 48V Telecom and Base Station Power Supplies
- Networking Equipment, Servers
- Automotive and Industrial Control Systems

 $\mathcal{L}$ , LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 5481178, 5847554, 6304066, 6476589, 6580258, 6677210, 6774611.

### 60V Current Mode Synchronous Switching Regulator Controller **DESCRIPTION**

The LTC®3810-5 is a synchronous step-down switching regulator controller that can directly step-down voltages from up to 60V, making it ideal for telecom and automotive applications. The LTC3810-5 uses a constant on-time valley current control architecture to deliver very low duty cycles with accurate cycle-by-cycle current limit, without requiring a sense resistor.

A precise internal reference provides 0.5% DC accuracy. A high bandwidth (25MHz) error amplifier provides very fast line and load transient response. Large  $1\Omega$  gate drivers allow the LTC3810-5 to drive multiple MOSFETs for higher current applications. The operating frequency is selected by an external resistor and is compensated for variations in  $V_{IN}$  and can also be synchronized to an external clock for switching-noise sensitive applications. A shutdown pin allows the LTC3810-5 to be turned off, reducing the supply current to 240μA.

Integrated bias control generates gate drive power from the input supply during start-up or when an output shortcircuit occurs, with the addition of a small external SOT23 MOSFET. When in regulation, power is derived from the output for higher efficiency.

## **TYPICAL APPLICATION**



#### **High Efficiency High Voltage Step-Down Converter <b>Efficiency vs Load Current**



1



## **ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION**

#### **(Note 1)**





## **ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

For more information on lead free part marking, go to:<http://www.linear.com/leadfree/> For more information on tape and reel specifications, go to:<http://www.linear.com/tapeandreel/>



#### **The** l **denotes specifi cations which apply over the full operating ELECTRICAL CHARACTERISTICS**

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, INTV<sub>CC</sub> = DRV<sub>CC</sub> = V<sub>BOOST</sub> = V<sub>ON</sub> = V<sub>RNG</sub> = SHDN = UV<sub>IN</sub> = V<sub>EXTVCC</sub> = V<sub>NDRV</sub> = 5V, V<sub>MODE/SYNC</sub> = V<sub>SENSE</sub>+ = V<sub>SENSE</sub>- = V<sub>BGRTN</sub> = V<sub>SW</sub> = 0V, unless otherwise specified.





### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, INTV<sub>CC</sub> = DRV<sub>CC</sub> = V<sub>BOOST</sub> = V<sub>ON</sub> = V<sub>RNG</sub> = SHDN = UV<sub>IN</sub> = V<sub>EXTVCC</sub> = V<sub>NDRV</sub> = 5V, V<sub>MODE/SYNC</sub> = V<sub>SENSE</sub>+ = V<sub>SENSE</sub>- = V<sub>BGRTN</sub> = V<sub>SW</sub> = 0V, unless otherwise specified.



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: The LTC3810E-5 is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the -40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3810I-5 is guaranteed to meet performance specifications over the full -40°C to 125°C operating temperature range.

**Note 3:**  $T_J$  is calculated from the ambient temperature  $T_A$  and power dissipation  $P_D$  according to the following formula:

LTC3810-5:  $T_J = T_A + (P_D \cdot 34^{\circ}C/W)$ 

**Note 4:** The LTC3810-5 is tested in a feedback loop that servos V<sub>FB</sub> to the reference voltage with the  $I_{TH}$  pin forced to a voltage between 1V and 2V. **Note 5:** The dynamic input supply current is higher due to the power MOSFET gate charging being delivered at the switching frequency  $(Q_G \cdot f_{OSC})$ .

**Note 6:** Guaranteed by design. Not subject to test.

**Note 7:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 8:** I<sub>CC</sub> is the sum of current into NDRV and INTV<sub>CC</sub>.















7



LOAD CURRENT (A)

3 5

1 2 3 4 5 6 7

V<sub>RNG</sub> = 1V<br>FRONT PAGE CIRCUIT

38105 G29

0

1.0

0.5

 $\boldsymbol{0}$ 



TEMPERATURE (°C)

38105 G30

75 100 125

25

 $-25$  0 25 50

 $-50$ 

1.4

1.2

1.6

1.0

0.8 0.6





## **PIN FUNCTIONS**

**V<sub>ON</sub>** (Pin 2): On-Time Voltage Input. Voltage trip point for the on-time comparator. Tying this pin to the output voltage or to an external resistive divider from the output makes the on-time proportional to  $V_{OIII}$ . The comparator defaults to 0.7V when the pin is grounded and defaults to 2.4V when the pin is connected to  $INTV_{CC}$ . Tie this pin to  $INTV_{CC}$  in high  $V_{OUT}$  applications to use a lower  $R_{ON}$  value.

**VRNG (Pin 3):** Sense Voltage Limit Set. The voltage at this pin sets the nominal sense voltage at maximum output current and can be set from 0.5V to 2V by a resistive divider from  $INTV_{CC}$ . The nominal sense voltage defaults to 95mV when this pin is tied to ground, and 215mV when tied to  $INTV_{CC}$ .

**PGOOD (Pin 4):** Power Good Output. Open-drain logic output that is pulled to ground when the output voltage is not between  $\pm 10\%$  of the regulation point. The output voltage must be out of regulation for at least 120μs before the power good output is pulled to ground.

**MODE/SYNC (Pin 5):** Pulse Skip Mode Enable/Sync Pin. This multifunction pin provides pulse skip mode enable/ disable control and an external clock input to the phase detector. Pulling this pin below 0.8V or to an external logic-level synchronization signal disables pulse skip mode operation and forces continuous operation. Pulling this pin above 0.8V enables pulse skip mode operation. For a clock input, the phase-locked loop will force the rising top gate signal to be synchronized with the rising edge of the clock signal.This pin can also be connected to a feedback resistor divider from a secondary winding on the inductor to regulate a second output voltage.

**I<sub>TH</sub>** (Pin 6): Error Amplifier Compensation Point and Current Control Threshold. The current comparator threshold increases with this control voltage. The voltage ranges from 0V to 2.6V with 1.2V corresponding to zero sense voltage (zero current).

**V<sub>FB</sub>** (Pin 7): Feedback Input. Connect V<sub>FB</sub> through a resistor divider network to  $V_{\text{OUT}}$  to set the output voltage.

**PLL/LPF (Pin 8):** The phase-locked loop's lowpass filter is tied to this pin. The voltage at this pin defaults to 1.2V when the IC is not synchronized with an external clock at the MODE/SYNC pin.

**SS/TRACK (Pin 9):** Soft-Start/Tracking Input. For soft-start, a capacitor to ground at this pin sets the ramp rate of the output voltage (approximately 0.6s/μF). For coincident or ratiometric tracking, connect this pin to a resistive divider between the voltage to be tracked and ground.

**SHDN (Pin 12):** Shutdown Pin. Pulling this pin below 1.5V will shut down the LTC3810-5, turn off both of the external MOSFET switches and reduce the quiescent supply current to 240μA.

**UVIN (Pin 13):** UVLO Input. This pin is input to the internal UVLO and is compared to an internal 0.8V reference. An external resistor divider is connected to this pin and the input supply to program the undervoltage lockout voltage. When UVIN is less than 0.8V, the LTC3810-5 is shut down.

**NDRV (Pin 14):** Drive Output for External Pass Device of the Linear Regulator for  $INTV_{CC}$ . Connect to the gate of an external NMOS pass device and a pull-up resistor to the input voltage  $V_{IN}$ .

**EXTV<sub>CC</sub>** (Pin 15): External Driver Supply Voltage. When this voltage exceeds 4.7V, an internal switch connects this pin to INTV $_{\text{CC}}$  through an LDO and turns off the exter nal MOSFET connected to NDRV, so that controller and gate drive are drawn from  $EXTV_{CC}$ .

**INTV<sub>CC</sub>** (Pin 16): Main Supply Pin. All internal circuits except the output drivers are powered from this pin. INTV $_{\text{CC}}$ should be bypassed to ground (Pin 10) with at least a 0.1µF capacitor in close proximity to the LTC3810-5.

**DRV<sub>CC</sub> (Pin 17):** Driver Supply Pin. DRV<sub>CC</sub> supplies power to the BG output driver. This pin is normally connected to  $INTV_{CC}$ . DRV $_{CC}$  should be bypassed to BGRTN (Pin 20) with a low ESR (X5R or better) 1μF-10μF capacitor in close proximity to the LTC3810-5.



## **PIN FUNCTIONS**

**BG (Pin 18):** Bottom Gate Drive. The BG pin drives the gate of the bottom N-channel synchronous switch MOSFET. This pin swings from BGRTN to DRV $_{\text{CC}}$ .

**BGRTN (Pin 19):** Bottom Gate Return. This pin connects to the source of the pulldown MOSFET in the BG driver and is normally connected to ground. Connecting a negative supply to this pin allows the synchronous MOSFET 's gate to be pulled below ground to help prevent false turn-on during high dV/dt transitions on the SW node. See the Applications Information section for more details.

**SENSE+, SENSE– (Pin 24, Pin 20):** Current Sense Comparator Input. The (+) input to the current comparator is normally connected to SW unless using a sense resistor. The (–) input is used to accurately kelvin sense the bottom side of the sense resistor or MOSFET.

**SW (Pin 25):** Switch Node Connection to Inductor and Bootstrap Capacitor. The voltage swing at this pin is –0.7V (a Schottky diode (external) voltage drop) to  $V_{IN}$ .

**TG (Pin 26):** Top Gate Drive. The TG pin drives the gate of the top N-channel synchronous switch MOSFET. The TG driver draws power from the BOOST pin and returns to the SW pin, providing true floating drive to the top MOSFET.

**BOOST (Pin 27):** Top Gate Driver Supply. The BOOST pin supplies power to the floating TG driver. BOOST should be bypassed to SW with a low ESR (X5R or better) 0.1μF capacitor. An additional fast recovery Schottky diode from  $DRV_{CC}$  to the BOOST pin will create a complete floating charge-pumped supply at BOOST.

**I<sub>ON</sub>** (Pin 31): On-Time Current Input. Tie a resistor from V<sub>IN</sub> to this pin to set the one-shot timer current and thereby set the switching frequency.

**SGND (Pin 33):** Signal Ground. All small-signal components should connect to this ground and eventually connect to PGND at one point.



### **FUNCTIONAL DIAGRAM**





## **OPERATION**

### **Main Control Loop**

The LTC3810-5 is a current mode controller for DC/DC step-down converters. In normal operation, the top MOSFET is turned on for a fixed interval determined by a one-shot timer (OST). When the top MOSFET is turned off, the bottom MOSFET is turned on until the current comparator  $I_{\text{CMP}}$  trips, restarting the one-shot timer and initiating the next cycle. Inductor current is determined by sensing the voltage between the SENSE– and SENSE+ pins using a sense resistor or the bottom MOSFET onresistance. The voltage on the  $I<sub>TH</sub>$  pin sets the comparator threshold corresponding to the inductor valley current. The fast 25MHz error amplifier EA adjusts this voltage by comparing the feedback signal  $V_{FB}$  to the internal 0.8V reference voltage. If the load current increases, it causes a drop in the feedback voltage relative to the reference. The  $I<sub>TH</sub>$  voltage then rises until the average inductor current again matches the load current.

The operating frequency is determined implicitly by the top MOSFET on-time and the duty cycle required to maintain regulation. The one-shot timer generates an on time that is proportional to the ideal duty cycle, thus holding frequency approximately constant with changes in  $V_{\text{IN}}$ . The nominal frequency can be adjusted with an external resistor  $R_{ON}$ .

For applications with stringent constant frequency requirements, the LTC3810-5 can be synchronized with an external clock. By programming the nominal frequency the same as the external clock frequency, the LTC3810-5

**and Forced Continuous Operation**

behaves as a constant frequency part against the load and supply variations.

Pulling the  $\overline{\text{SHDN}}$  pin low forces the controller into its shutdown state, turning off both M1 and M2. Forcing a voltage above 1.5V will turn on the device.

### **Pulse Skip Mode**

The LTC3810-5 can operate in one of two modes selectable with the MODE/SYNC pin—pulse skip mode or forced continuous mode (see Figure 1). Pulse skip mode is selected when increased efficiency at light loads is desired (see Figure 2). In this mode, the bottom MOSFET is turned off when inductor current reverses to minimize efficiency loss due to reverse current flow and gate charge switching. At low load currents,  $I_{TH}$  will drop below the zero current level (1.2V) shutting off both switches. Both switches will remain off with the output capacitor supplying the load current until the  $I<sub>TH</sub>$  voltage rises above the zero current level to initiate another cycle. In this mode, frequency is proportional to load current at light loads.

Pulse skip mode operation is disabled by comparator F when the MODE/SYNC pin is brought below 0.8V, forcing continuous synchronous operation. Forced continuous mode is less efficient due to resistive losses, but has the advantage of better transient response at low currents, approximately constant frequency operation, and the ability to maintain regulation when sinking current.



100 PULSE 90 **SKIP** 80 70 EFFICIENCY (%) EFFICIENCY (%) FORCED 60 **CONTINUOUS** 50 40 30 20 . . . . . . 10 VIN = 12V  $V_{\text{IN}} = 42V$  $\theta$ 0.01 0.1 1 10 LOAD (A) 38105 F02

**Figure 2. Efficiency in Pulse Skip/ Forced Continuous Modes**





## **OPERATION**

### **Fault Monitoring/Protection**

Constant on-time current mode architecture provides accurate cycle-by-cycle current limit protection—a feature that is very important for protecting the high voltage power supply from output short circuits. The cycle-by-cycle current monitor guarantees that the inductor current will never exceed the value programmed on the  $V_{RNG}$  pin.

Foldback current limiting provides further protection if the output is shorted to ground. As  $V_{FB}$  drops, the buffered current threshold voltage  $I<sub>THB</sub>$  is pulled down and clamped to 1V. This reduces the inductor valley current level to one-sixth of its maximum value as  $V_{FB}$  approaches 0V. Foldback current limiting is disabled at start-up.

Overvoltage and undervoltage comparators OV and UV pull the PGOOD output low if the output feedback voltage exits a  $\pm$ 10% window around the regulation point after the internal 120μs power bad mask timer expires. Furthermore, in an overvoltage condition, M1 is turned off and M2 is turned on immediately and held on until the overvoltage condition clears.

The LTC3810-5 provides two undervoltage lockout comparators—one for the  $INTV_{CC}/DRV_{CC}$  supply and one for the input supply  $V_{IN}$ . The INTV<sub>CC</sub> UV threshold is 4.2V to guarantee that the MOSFETs have sufficient gate drive voltage before turning on. The  $V_{IN}$  UV threshold (UVIN pin) is 0.8V with 10% hysteresis which allows programming the  $V_{IN}$  threshold with the appropriate resistor divider connected to  $V_{\text{IN}}$ . If either comparator inputs are under the UV threshold, the LTC3810-5 is shut down and the drivers are turned off.

### **Strong Gate Drivers**

The LTC3810-5 contains very low impedance drivers capable of supplying amps of current to slew large MOSFET gates quickly. This minimizes transition losses and allows paralleling MOSFETs for higher current applications. A 60V floating high side driver drives the top side MOSFET and a low side driver drives the bottom side MOSFET (see Figure 3). The bottom side driver is supplied directly from the DRV $_{\text{CC}}$  pin. The top MOSFET drivers are biased from floating bootstrap capacitor,  $C_B$ , which normally is recharged during each off cycle through an external diode from  $DRV_{CC}$  when the top MOSFET turns off. In pulse



skip mode operation, where it is possible that the bottom MOSFET will be off for an extended period of time, an internal timeout guarantees that the bottom MOSFET is turned on at least once every 25μs for one on-time period to refresh the bootstrap capacitor.

The bottom driver has an additional feature that helps minimize the possibility of external MOSFET shoot-through. When the top MOSFET turns on, the switch node dV/dt pulls up the bottom MOSFET's internal gate through the Miller capacitance, even when the bottom driver is holding the gate terminal at ground. If the gate is pulled up high enough, shoot-through between the top side and bottom side MOSFETs can occur. To prevent this from occurring, the bottom driver return is brought out as a separate pin (BGRTN) so that a negative supply can be used to reduce the effect of the Miller pull-up. For example, if a –2V supply is used on BGRTN, the switch node dV/dt could pull the gate up 2V before the  $V_{GS}$  of the bottom MOSFET has more than 0V across it.





### **IC/Driver Supply Power**

38105fc The LTC3810-5's internal control circuitry and top and bottom MOSFET drivers operate from a supply voltage (INTV<sub>CC</sub>, DRV<sub>CC</sub> pins) in the range of 4.5V to 14V. The LTC3810-5 has two integrated linear regulator controllers to easily generate this IC/driver supply from either the high voltage input or from the output voltage. For best efficiency the supply is derived from the input voltage during start-up and then derived from the lower voltage output as soon as the output is higher than 4.7V. Alternatively, the supply can be derived from the input continuously if the output is

# **OPERATION**

<4.7V or an external supply in the appropriate range can be used. The LTC3810-5 will automatically detect which mode is being used and operate properly.

The four possible operating modes for generating this supply are summarized as follows (see Figure 4):

- 1. LTC3810-5 generates a 5.5V start-up supply from a small external SOT23 N-channel MOSFET acting as linear regulator with drain connected to  $V_{IN}$  and gate controlled by the LTC3810-5's internal linear regulator controller through the NDRV pin. As soon as the output voltage reaches 4.7V, the 5.5V IC/driver supply is derived from the output through an internal low-dropout regulator to optimize efficiency. If the output is lost due to a short, the LTC3810-5 goes through repeated low duty cycle soft-start cycles (with the drivers shut off in between) to attempt to bring up the output without burning up the SOT23 MOSFET. This scheme eliminates the long start-up times associated with a conventional trickle charger by using an external MOSFET to quickly charge the IC/driver supply capacitors  $(C_{\text{INTVCC}}, C_{\text{DRVCC}})$ .
- 2. Similar to (1) except that the external MOSFET is used for continuous IC/driver power instead of just for

start-up. The MOSFET is sized for proper dissipation and the driver shutdown/restart for  $V_{OUT}$  < 4.7V is disabled. This scheme is less efficient but may be necessary if  $V_{\text{OUT}}$  < 4.7V and a boost network is not desired.

- 3. Trickle charge mode provides an even simpler approach by eliminating the external MOSFET. The IC/driver supply capacitors are charged through a single high-valued resistor connected to the input supply. When the INTV $_{\text{CC}}$ voltage reaches the turn-on threshold of 9V (automatically raised from 4.7V to provide extra headroom for start-up), the drivers turn on and begin charging up the output capacitor. When the output reaches 4.7V, IC/driver power is derived from the output. In trickle-charge mode, the supply capacitors must have sufficient capacitance such that they are not discharged below the 4V INTV $_{\text{CC}}$ UV threshold before the output is high enough to take over or else the power supply will not start.
- 4. Low voltage supply available. The simplest approach is if a low voltage supply (between 4.5V and 14V) is available and connected directly to the IC/driver supply pins.







The basic LTC3810-5 application circuit is shown on the first page of this data sheet. External component selection is primarily determined by the maximum input voltage and load current and begins with the selection of the sense resistance and power MOSFET switches. The LTC3810-5 uses either a sense resistor or the on-resistance of the synchronous power MOSFET for determining the inductor current. The desired amount of ripple current and operating frequency largely determines the inductor value. Next,  $C_{IN}$ is selected for its ability to handle the large RMS current into the converter and  $C<sub>OUT</sub>$  is chosen with low enough ESR to meet the output voltage ripple and transient specification. Finally, loop compensation components are selected to meet the required transient/phase margin specifications.

### **Maximum Sense Voltage and V<sub>RNG</sub> Pin**

Inductor current is determined by measuring the voltage across a sense resistance that appears between the SENSE– and SENSE+ pins. The maximum sense voltage is set by the voltage applied to the  $V_{RNG}$  pin and is equal to approximately:

 $V_{SENSE(MAX)} = 0.173V_{RNG} - 0.026$ 

The current mode control loop will not allow the inductor current valleys to exceed VSENSE(MAX)/RSENSE. In practice, one should allow some margin for variations in the LTC3810-5 and external component values and a good guide for selecting the sense resistance is:

$$
R_{\text{SENSE}} = \frac{V_{\text{SENSE}(\text{MAX})}}{1.3 \cdot I_{\text{OUT}(\text{MAX})}}
$$

An external resistive divider from  $INTV_{CC}$  can be used to set the voltage of the  $V_{RNG}$  pin between 0.5V and 2V resulting in nominal sense voltages of 60mV to 320mV. Additionally, the  $V_{RNG}$  pin can be tied to SGND or INTV<sub>CC</sub> in which case the nominal sense voltage defaults to 95mV or 215mV, respectively.

### **Connecting the SENSE+ and SENSE– Pins**

The LTC3810-5 can be used with or without a sense resistor. When using a sense resistor, place it between the source of the bottom MOSFET, M2 and PGND. Connect the SENSE<sup>+</sup> and SENSE<sup>-</sup> pins to the top and bottom of



the sense resistor. Using a sense resistor provides a well defined current limit, but adds cost and reduces efficiency. Alternatively, one can eliminate the sense resistor and use the bottom MOSFET as the current sense element by simply connecting the SENSE+ pin to the lower MOSFET drain and SENSE– pin to the MOSFET source. This improves efficiency, but one must carefully choose the MOSFET on-resistance, as discussed below.

### **Power MOSFET Selection**

The LTC3810-5 requires two external N-channel power MOSFETs, one for the top (main) switch and one for the bottom (synchronous) switch. Important parameters for the power MOSFETs are the breakdown voltage  $BV<sub>DSS</sub>$ , threshold voltage  $V_{(GS)TH}$ , on-resistance R<sub>DS(ON)</sub>, input capacitance and maximum current  $I_{DS(MAX)}$ .

When the bottom MOSFET is used as the current sense element, particular attention must be paid to its on-resistance. MOSFET on-resistance is typically specified with a maximum value  $R_{DS(ON)(MAX)}$  at 25°C. In this case, additional margin is required to accommodate the rise in MOSFET on-resistance with temperature:

$$
R_{DS(ON)(MAX)} = \frac{R_{SENSE}}{\rho_T}
$$

The  $\rho_T$  term is a normalization factor (unity at 25 $\degree$ C) accounting for the significant variation in on-resistance with temperature (see Figure 5) and typically varies from 0.4%/°C to 1.0%/°C depending on the particular MOSFET used.



**Figure 5. RDS(ON) vs Temperature** 

The most important parameter in high voltage applications is breakdown voltage  $BV<sub>DSS</sub>$ . Both the top and bottom MOSFETs will see full input voltage plus any additional ringing on the switch node across its drain-to-source during its off-time and must be chosen with the appropriate breakdown specification. The LTC3810-5 is designed to be used with a 4.5V to 14V gate drive supply (DRV $_{\text{CC}}$  pin) for driving logic-level MOSFETs (V<sub>GS(MIN)</sub>  $\geq$  4.5V).

For maximum efficiency, on-resistance  $R_{DS(ON)}$  and input capacitance should be minimized. Low  $R_{DS(ON)}$  minimizes conduction losses and low input capacitance minimizes transition losses. MOSFET input capacitance is a combination of several components but can be taken from the typical "gate charge" curve included on most data sheets (Figure 6).



**Figure 6. Gate Charge Characteristic**

The curve is generated by forcing a constant input current into the gate of a common source, current source loaded stage and then plotting the gate voltage versus time. The initial slope is the effect of the gate-to-source and the gate-to-drain capacitance. The flat portion of the curve is the result of the Miller multiplication effect of the drain-to-gate capacitance as the drain drops the voltage across the current source load. The upper sloping line is due to the drain-to-gate accumulation capacitance and the gate-to-source capacitance. The Miller charge (the increase in coulombs on the horizontal axis from a to b while the curve is flat) is specified for a given  $V_{DS}$  drain voltage, but can be adjusted for different  $V_{DS}$  voltages by multiplying by the ratio of the application  $V_{DS}$  to the curve specified  $V_{DS}$  values. A way to estimate the  $C_{MILLER}$  term is to take the change in gate charge from points a and b on a manufacturers data sheet and divide by the stated  $V_{DS}$  voltage specified.  $C_{MII|F}$  is the most important selection criteria for determining the transition loss term in the top MOSFET but is not directly specified on MOSFET data sheets.  $C_{RSS}$  and  $C_{OS}$  are specified sometimes but definitions of these parameters are not included.

When the controller is operating in continuous mode the duty cycles for the top and bottom MOSFETs are given by:

Main Switch Duty Cycle = 
$$
\frac{V_{OUT}}{V_{IN}}
$$
  
Synchronous Switch Duty Cycle =  $\frac{V_{IN} - V_{OUT}}{V_{IN}}$ 

The power dissipation for the main and synchronous MOSFETs at maximum output current are given by:

$$
P_{TOP} = \frac{V_{OUT}}{V_{IN}} (I_{MAX})^{2} (p_{T}) R_{DS(ON)} + V_{IN}^{2} \frac{I_{MAX}}{2} (R_{DR}) (C_{MILLER}) \bullet
$$

$$
\left[ \frac{1}{V_{CC} - V_{TH(IL)}} + \frac{1}{V_{TH(IL)}} \right] (f)
$$

$$
P_{BOT} = \frac{V_{IN} - V_{OUT}}{V_{IN}} (I_{MAX})^{2} (p_{T}) R_{DS(ON)}
$$

where  $\rho_T$  is the temperature dependency of  $R_{DS(ON)}$ ,  $R_{DR}$ is the effective top driver resistance (approximately  $2\Omega$  at  $V_{GS}$  =  $V_{MILLER}$ ,  $V_{IN}$  is the drain potential and the change in drain potential in the particular application.  $V_{TH(II)}$  is the data sheet specified typical gate threshold voltage specified in the power MOSFET data sheet at the specified drain current.  $C_{\text{MII|IFR}}$  is the calculated capacitance using the gate charge curve from the MOSFET data sheet and the technique described above.

38105fc Both MOSFETs have I<sup>2</sup>R losses while the topside N-channel equation incudes an additional term for transition losses, which peak at the highest input voltage. For high input voltage low duty cycle applications that are typical for the LTC3810-5, transition losses are the dominate loss term and therefore using higher  $R_{DS(ON)}$  device with lower  $C_{\text{MILLER}}$  usually provides the highest efficiency. The synchronous MOSFET losses are greatest at high input voltage when the top switch duty factor is low or during a short-circuit when the synchronous switch is on close to 100% of the period. Since there is no transition loss



term in the synchronous MOSFET, optimal efficiency is obtained by minimizing  $R_{DS(ON)}$ —by using larger MOSFETs or paralleling multiple MOSFETs.

Multiple MOSFETs can be used in parallel to lower  $R_{DS(ON)}$  and meet the current and thermal requirements if desired. The LTC3810-5 contains large low impedance drivers capable of driving large gate capacitances without significantly slowing transition times. In fact, when driving MOSFETs with very low gate charge, it is sometimes helpful to slow down the drivers by adding small gate resistors (10 $\Omega$  or less) to reduce noise and EMI caused by the fast transitions.

### **Operating Frequency**

The choice of operating frequency is a tradeoff between efficiency and component size. Low frequency operation improves efficiency by reducing MOSFET switching losses but requires larger inductance and/or capacitance in order to maintain low output ripple voltage.

The operating frequency of LTC3810-5 applications is determined implicitly by the one-shot timer that controls the on-time,  $t_{ON}$ , of the top MOSFET switch. The on-time is set by the current out of the  $I_{ON}$  pin and the voltage at the  $V_{ON}$  pin according to:

$$
t_{ON} = \frac{V_{VON}}{I_{ION}} (76pF)
$$



Tying a resistor  $R_{ON}$  from  $V_{IN}$  to the  $I_{ON}$  pin yields an on-time inversely proportional to  $V_{IN}$ . For a step-down converter, this results in approximately constant frequency operation as the input supply varies:

$$
f = \frac{V_{OUT}}{V_{VON} \cdot R_{ON}(76pF)} [H_Z]
$$

To hold frequency constant during output voltage changes, tie the V<sub>ON</sub> pin to V<sub>OUT</sub> or to a resistive divider from V<sub>OUT</sub> when  $V_{\text{OUT}} > 2.4V$ . The  $V_{\text{ON}}$  pin has internal clamps that limit its input to the one-shot timer. If the pin is tied below 0.7V, the input to the one-shot is clamped at 0.7V. Similarly, if the pin is tied above 2.4V, the input is clamped at 2.4V. In high  $V_{\text{OUT}}$  applications, tie  $V_{\text{ON}}$  to INTV<sub>CC</sub>. Figures 7a and 7b show how  $R_{ON}$  relates to switching frequency for several common output voltages.

Changes in the load current magnitude will cause frequency shift. Parasitic resistance in the MOSFET switches and inductor reduce the effective voltage across the inductance, resulting in increased duty cycle as the load current increases. By lengthening the on-time slightly as current increases, constant frequency operation can be maintained. This is accomplished with a resistive divider from the  $I_{TH}$  pin to the V<sub>ON</sub> pin and V<sub>OUT</sub>. The values required will depend on the parasitic resistances in the specific application. A good starting point is to feed about 25% of the voltage change at the  $I<sub>TH</sub>$  pin to the  $V<sub>ON</sub>$  pin as shown in Figure 8. Place capacitance on the  $V_{ON}$  pin to filter out the  $I<sub>TH</sub>$  variations at the switching frequency.



Figure 7a. Switching Frequency vs R<sub>ON</sub> (V<sub>ON</sub> = OV) Figure 7b. Switching Frequency vs R<sub>ON</sub> (V<sub>ON</sub> = INTV<sub>CC</sub>)





**Figure 8. Correcting Frequency Shift with Load Current Changes**

### **Minimum Off-Time and Dropout Operation**

The minimum off-time  $t_{OFF(MIN)}$  is the smallest amount of time that the LTC3810-5 is capable of turning on the bottom MOSFET, tripping the current comparator and turning the MOSFET back off. This time is generally about 250ns. The minimum off-time limit imposes a maximum duty cycle of  $t_{ON}/(t_{ON} + t_{OFF(MIN)})$ . If the maximum duty cycle is reached, due to a dropping input voltage for example, then the output will drop out of regulation. The minimum input voltage to avoid dropout is:

$$
V_{IN(MIN)} = V_{OUT} \frac{t_{ON} + t_{OFF(MIN)}}{t_{ON}}
$$

A plot of maximum duty cycle vs frequency is shown in Figure 9.



**Figure 9. Maximum Switching Frequency vs Duty Cycle**

### **Inductor Selection**

Given the desired input and output voltages, the inductor value and operating frequency determine the ripple current:

$$
\Delta I_L = \left(\frac{V_{OUT}}{f L}\right) \left(1 - \frac{V_{OUT}}{V_{IN}}\right)
$$

Lower ripple current reduces core losses in the inductor, ESR losses in the output capacitors and output voltage ripple. Highest efficiency operation is obtained at low frequency with small ripple current. However, achieving this requires a large inductor. There is a tradeoff between component size, efficiency and operating frequency.

A reasonable starting point is to choose a ripple current that is about 40% of  $I_{\text{OUT} (MAX)}$ . The largest ripple current occurs at the highest  $V_{IN}$ . To guarantee that ripple current does not exceed a specified maximum, the inductance should be chosen according to:

$$
L = \left(\frac{V_{OUT}}{f \Delta I_{L(MAX)}}\right) \left(1 - \frac{V_{OUT}}{V_{IN(MAX)}}\right)
$$

Once the value for L is known, the type of inductor must be selected. High efficiency converters generally cannot afford the core loss found in low cost powdered iron cores, forcing the use of more expensive ferrite, molypermalloy or Kool Mμ® cores. A variety of inductors designed for high current, low voltage applications are available from manufacturers such as Sumida, Panasonic, Coiltronics, Coilcraft and Toko.

### **Schottky Diode D1 Selection**

The Schottky diode D1 shown in the front page schematic conducts during the dead time between the conduction of the power MOSFET switches. It is intended to prevent the body diode of the bottom MOSFET from turning on and storing charge during the dead time, which can cause a modest (about 1%) efficiency loss. The diode can be rated for about one-half to one-fifth of the full load current since it is on for only a fraction of the duty cycle. In order for the diode to be effective, the inductance between it and the





bottom MOSFET must be as small as possible, mandating that these components be placed adjacently. The diode can be omitted if the efficiency loss is tolerable.

### **Input Capacitor Selection**

In continuous mode, the drain current of the top MOSFET is approximately a square wave of duty cycle  $V_{\text{OUT}}/V_{\text{IN}}$ which must be supplied by the input capacitor. To prevent large input transients, a low ESR input capacitor sized for the maximum RMS current is given by:

$$
I_{\text{CIN(RMS)}} \cong I_{\text{O(MAX)}} \frac{V_{\text{OUT}}}{V_{\text{IN}}} \left(\frac{V_{\text{IN}}}{V_{\text{OUT}}} - 1\right)^{1/2}
$$

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS} =$  $I_{\Omega(MAX)}$ /2. This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that the ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor or to choose a capacitor rated at a higher temperature than required. Several capacitors may also be placed in parallel to meet size or height requirements in the design.

Because tantalum and OS-CON capacitors are not available in voltages above 30V, ceramics or aluminum electrolytics must be used for regulators with input supplies above 30V. Ceramic capacitors have the advantage of very low ESR and can handle high RMS current, but ceramics with high voltage ratings (> 50V) are not available with more than a few microfarads of capacitance. Furthermore, ceramics have high voltage coefficients which means that the capacitance values decrease even more when used at the rated voltage. X5R and X7R type ceramics are recommended for their lower voltage and temperature coefficients. Another consideration when using ceramics is their high Q which, if not properly damped, may result in excessive voltage stress on the power MOSFETs. Aluminum electrolytics have much higher bulk capacitance, but they have higher ESR and lower RMS current ratings.

A good approach is to use a combination of aluminum electrolytics for bulk capacitance and ceramics for low ESR and RMS current. If the RMS current cannot be handled

by the aluminum capacitors alone, when used together, the percentage of RMS current that will be supplied by the aluminum capacitor is reduced to approximately:

% I<sub>RMS,ALUM</sub> 
$$
\approx \frac{1}{\sqrt{1 + (8fCR_{ESR})^2}}
$$
 **•** 100%

where  $R_{ESR}$  is the ESR of the aluminum capacitor and C is the overall capacitance of the ceramic capacitors. Using an aluminum electrolytic with a ceramic also helps damp the high Q of the ceramic, minimizing ringing**.**

### **Output Capacitor Selection**

The selection of  $C_{\text{OUT}}$  is primarily determined by the ESR required to minimize voltage ripple. The output ripple  $(\Delta V_{\text{OUT}})$  is approximately equal to:

$$
\Delta V_{OUT} \leq \Delta I_L \left( ESR + \frac{1}{8fC_{OUT}} \right)
$$

Since  $\Delta I_1$  increases with input voltage, the output ripple is highest at maximum input voltage. ESR also has a significant effect on the load transient response. Fast load transitions at the output will appear as voltage across the ESR of  $C<sub>OUT</sub>$  until the feedback loop in the LTC3810-5 can change the inductor current to match the new load current value. Typically, once the ESR requirement is satisfied the capacitance is adequate for filtering and has the required RMS current rating.

Manufacturers such as Nichicon, Nippon Chemi-Con and Sanyo should be considered for high performance throughhole capacitors. The OS-CON (organic semiconductor dielectric) capacitor available from Sanyo has the lowest product of ESR and size of any aluminum electrolytic at a somewhat higher price. An additional ceramic capacitor in parallel with OS-CON capacitors is recommended to reduce the effect of their lead inductance.

In surface mount applications, multiple capacitors placed in parallel may be required to meet the ESR, RMS current handling and load step requirements. Dry tantalum, special polymer and aluminum electrolytic capacitors are available in surface mount packages. Special polymer capacitors offer very low ESR but have lower capacitance density

than other types. Tantalum capacitors have the highest capacitance density but it is important to only use types that have been surge tested for use in switching power supplies. Several excellent surge-tested choices are the AVX, TPS and TPSV or the KEMET T510 series. Aluminum electrolytic capacitors have significantly higher ESR, but can be used in cost-driven applications providing that consideration is given to ripple current ratings and long term reliability. Other capacitor types include Panasonic SP and Sanyo POSCAPs.

### **Output Voltage**

The LTC3810-5 output voltage is set by a resistor divider according to the following formula:

$$
V_{OUT} = 0.8V \left(1 + \frac{R_{FB1}}{R_{FB2}}\right)
$$

The external resistor divider is connected to the output as shown in the Functional Diagram, allowing remote voltage sensing. The resultant feedback signal is compared with the internal precision 800mV voltage reference by the error amplifier. The internal reference has a guaranteed tolerance of less than  $\pm 1\%$ . Tolerance of the feedback resistors will add additional error to the output voltage. 0.1% to 1% resistors are recommended.

### **Input Voltage Undervoltage Lockout**

A resistor divider connected from the input supply to the UVIN pin (see Functional Diagram) is used to program the input supply undervoltage lockout thresholds. When the rising voltage at UVIN reaches 0.88V the LTC3810 turns on, and when the falling voltage at UVIN drops below 0.8V, the LTC3810 is shut down—providing 10% hysterisis. The input voltage UVLO thresholds are set by the resistor divider according to the following formulas:

 $V_{IN.FALLING} = 0.8V (1 + R_{UV1}/R_{UV2})$ 

and

 $V_{IN \; RISING} = 0.88V (1 + R_{UV1}/R_{UV2})$ 

If input supply undervoltage lockout is not needed, it can be disabled by connecting UVIN to  $INTV_{CC}$ .

### Top MOSFET Driver Supply (C<sub>B</sub>, D<sub>B</sub>)

An external bootstrap capacitor,  $C_B$ , connected to the BOOST pin supplies the gate drive voltage for the topside MOSFET. This capacitor is charged through diode  $D_B$  from  $DRV_{CC}$  when the switch node is low. When the top MOSFET turns on, the switch node rises to  $V_{IN}$  and the BOOST pin rises to approximately  $V_{IN}$  + INTV<sub>CC</sub>. The boost capacitor needs to store about 100 times the gate charge required by the top MOSFET. In most applications 0.1μF to 0.47μF , X5R or X7R dielectric capacitor is adequate.

The reverse breakdown of the external diode,  $D_B$ , must be greater than V<sub>IN(MAX)</sub>. Another important consideration for the external diode is the reverse recovery and reverse leakage, either of which may cause excessive reverse current to flow at full reverse voltage. If the reverse current times reverse voltage exceeds the maximum allowable power dissipation, the diode may be damaged. For best results, use an ultrafast recovery diode such as the MMDL770T1.

### **Bottom MOSFET Driver Return Supply (BGRTN)**

The bottom gate driver, BG, switches from  $DRV_{CC}$  to BGRTN where BGRTN can be a voltage between ground and –5V. Why not just keep it simple and always connect BGRTN to ground? In high voltage switching converters, the switch node dV/dt can be many volts/ns, which will pull up on the gate of the bottom MOSFET through its Miller capacitance. If this Miller current, times the internal gate resistance of the MOSFET plus the driver resistance, exceeds the threshold of the FET, shoot-through will occur. By using a negative supply on BGRTN, the BG can be pulled below ground when turning the bottom MOSFET off. This provides a few extra volts of margin before the gate reaches the turn-on threshold of the MOSFET. Be aware that the maximum voltage difference between  $DRV_{CC}$  and BGRTN is 14V. If, for example,  $V_{BGRTN} = -2V$ , the maximum voltage on DRV $_{\text{CC}}$  pin is now 12V instead of 14V.

### **IC/MOSFET Driver Supplies (INTV<sub>CC</sub> and DRV<sub>CC</sub>)**

The LTC3810-5 drivers are supplied from the DRV $_{\text{CC}}$ and BOOST pins (see Figure 2), which have an absolute maximum voltage of 14V. Since the main supply voltage,



 $V_{IN}$  is typically much higher than 14V a separate supply for the IC power (INTV<sub>CC</sub>) and driver power (DRV<sub>CC</sub>) must be used. The LTC3810-5 has integrated bias supply control circuitry that allows the IC/driver supply to be easily generated from  $V_{IN}$  and/or  $V_{OUT}$  with minimal external components. There are four ways to do this as shown in the simplified schematics of Figure 3 and explained in the following sections.

#### **Using the Linear Regulator for INTV<sub>CC</sub>/DRV<sub>CC</sub> Supply**

In Mode 1, a small external SOT23 MOSFET, controlled by the NDRV pin, is used to generate a 5.5V start-up supply from  $V_{\text{IN}}$ . The small SOT23 package can be used because the NMOS is on continuously only during the brief start-up period. As soon as the output voltage reaches 4.7V, the LTC3810-5 turns off the external NMOS and the LTC3810-5 regulates the 5.5V supply from the  $EXTV_{CC}$ pin (connected to  $V_{\text{OUT}}$  or a  $V_{\text{OUT}}$  derived boost network) through an internal low dropout regulator. For this mode to work properly,  $\text{EXTV}_{\text{CC}}$  must be in the range 4.7V <  $\text{EXTV}_{\text{CC}}$  $<$  15V. If V<sub>OUT</sub>  $<$  4.7V, a charge pump or extra winding can be used to raise  $EXTV_{CC}$  to the proper voltage, or alternatively, Mode 2 should be used as explained later in this section. If  $V_{\text{OUT}}$  is shorted or otherwise goes below the minimum 4.5V threshold, the MOSFET connected to  $V_{\text{IN}}$ is turned back on to maintain the 5.5V supply. However if the output cannot be brought up within a timeout period, the drivers are turned off to prevent the SOT23 MOSFET from overheating. Soft-start cycles are then attempted at low duty cycle intervals to try to bring the output back up (see Figure 10). This fault timeout operation is enabled by choosing the choosing  $R_{NDRV}$  such that the resistor current  $I_{NDRV}$  is greater than 270 $\mu$ A by using the following formulas:

$$
R_{NDRV} \leq \frac{P_{MOSFET(MAX)} / I_{CC} - V_{TH}}{270 \mu A}
$$

where

$$
I_{CC} = (f) \Big( Q_{G(TOP)} + Q_{G(BOTTOM)} \Big) + 3mA
$$

and  $V<sub>TH</sub>$  is the threshold voltage of the MOSFET.

The value of  $R_{NDRV}$  also affects the  $V_{IN(MIN)}$  as follows:

$$
V_{IN(MIN)} = V_{INTVCC(MIN)} + (40 \mu A) R_{NDRV} + V_{T}
$$
 (1)

where V<sub>INTVCC(MIN)</sub> is normally 4.5V for driving logic-level MOSFETs. If minimum  $V_{IN}$  is not low enough, consider reducing  $R_{MDRV}$  and/or using a Darlington NPN instead of an NMOS to reduce  $V_T$  to ~1.4V.

When using  $R_{NDRV}$  equal to the computed value, the LTC3810-5 will enable the low duty cycle soft-start retries only when the desired maximum power dissipation, P<sub>MOSFET(MAX)</sub>, in the MOSFET is exceeded and leave the drivers on continuously otherwise. The shutoff/restart times are a function of the TRACK/SS capacitor value.

The external NMOS for the linear regulator should be a standard 3V threshold type (i.e., not a logic-level threshold). The rate of charge of  $INTV_{CC}$  from 0V to 5.5V is controlled by the LTC3810-5 to be approximately 75μs regardless of the size of the capacitor connected to the  $INTV_{CC}$  pin. The charging current for this capacitor is approximately:



 $I_C = \left(\frac{3.6 \text{ V}}{75 \mu \text{s}}\right)$ 

 $\left(\frac{5.5{\rm V}}{75{\rm \mu s}}\right)$ C<sub>INTVCC</sub>

ſ



The safe operating area (SOA) for the external NMOS should be chosen so that capacitor charging does not damage the NMOS. Excessive values of capacitor are unnecessary and should be avoided. Typically values in the 1μF to 10μF work well.

One more design requirement for this mode is the minimum soft-start capacitor value. The fault timeout is enabled when SS/TRACK voltage is greater than 4V. This gives the power supply time to bring the output up before it starts the timeout sequence. To prevent timeout sequence from starting prematurely during start-up, a minimum  $C_{SS}$  value is necessary to ensure that  $V_{SS/TRACK}$  < 4V until  $V_{EXTVCC}$ > 4.7V. To ensure this, choose:

 $C_{SS} > C_{OUT}$  • (2.3 • 10<sup>-6</sup>)/ $I_{OUT(MAX)}$ 

Mode 2 should be used if  $V_{\text{OUT}}$  is outside of the 4.7V <  $EXTV_{CC}$  < 15V operating range and the extra complexity of a charge pump or extra inductor winding is not wanted to boost this voltage above 4.7V. In this mode,  $\text{EXTV}_{\text{CC}}$  is grounded and the NMOS is chosen to handle the worstcase power dissipation:

$$
P_{MOSFET} = \left(V_{IN(MAX)}\right) \left[\left(f\right) \left(Q_{G(TOP)} + Q_{G(BOTTOM)}\right) + 3mA\right]
$$

To operate properly, the fault timeout operation must be disabled by choosing

 $R_{NDRV}$  > (V<sub>IN(MAX)</sub> – 5.5V – V<sub>TH</sub>)/270µA

If the required  $R_{NDRV}$  value results in an unacceptable value for  $V_{IN(MIN)}$  (see Equation 1), fault timeout operation can also be disabled by connecting a 500k to 1Meg resistor from SS/TRACK pin to  $INTV_{CC}$ .

### **Using Trickle Charge Mode**

Trickle charge mode is selected by shorting NDRV and  $INTV_{CC}$  and connecting EXTV<sub>CC</sub> to V<sub>OUT</sub>. Trickle charge mode has the advantage of not requiring an external MOSFET but takes longer to start up due to slow charge up of  $C_{\text{INTVCC}}$  and  $C_{\text{DRVCC}}$  through  $R_{\text{PIH HIP}}$  (t<sub>DFLAY</sub> = 0.77 •  $R_{\text{PIH HIP}}$  •  $C_{\text{DRVCC}}$ ) and usually requires larger INTV<sub>CC</sub>/  $DRV_{CC}$  capacitor values to hold up the supply voltage during start-up. Once the  $INTV_{CC}/DRV_{CC}$  voltage reaches the trickle charge UV threshold of 9V, the drivers will turn on and start discharging  $C_{\text{INTVCC}}/C_{\text{DRVCC}}$  at a rate determined

by the driver current  $I_G$ . In order to ensure proper startup, C<sub>INTVCC</sub>/C<sub>DRVCC</sub> must be chosen large enough so that the  $EXTV_{CC}$  voltage reaches the switchover threshold of 4.7V before C<sub>INTVCC</sub>/C<sub>DRVCC</sub> discharges below the falling UV threshold of 4V. This is ensured if:

$$
C_{INTVCC} + C_{DRVCC} >
$$
  

$$
I_G \bullet \left( \text{larger of } \frac{C_{OUT}}{I_{MAX}} \text{ or } \frac{5.5 \bullet 10^5 \bullet C_{SS}}{V_{OUT(REG)}} \right)
$$

Where  $I_G$  is the gate drive current =  $(f)(Q_{G(TOP)} +$  $Q_{G(BOTTOM)}$ ) and  $I_{MAX}$  is the maximum inductor current selected by V<sub>RNG</sub>.

For  $R_{\text{PULLUP}}$  the value should fall in the following range to ensure proper start-up:

Min  $R_{PULLUP}$  > ( $V_{IN(MAX)}$  – 14V)/I<sub>CCSR</sub>

Max RPULLUP < (VIN(MIN) – 9V)/IQ,SHUTDOWN

### Using an External Supply Connected to the INTV<sub>CC</sub>/ **DRV<sub>CC</sub>** Pins

If an external supply is available between 4.5V and 14V, the supply can be connected directly to the  $INTV_{CC}/DRV_{CC}$ pins. In this mode,  $INTV_{CC}$ ,  $EXTV_{CC}$  and NDRV must be shorted together.

### **INTV<sub>CC</sub>/DRV<sub>CC</sub> Supply and the EXTV<sub>CC</sub> Connection**

The LTC3810-5 contains an internal low dropout regulator to produce the 5.5V INTV $_{\rm CC}$ /DRV $_{\rm CC}$  supply from the EXTV $_{\rm CC}$ pin voltage. This regulator turns on when the  $EXTV_{CC}$  pin is above 4.7V and remains on until  $EXTV_{CC}$  drops below 4.45V. This allows the IC/MOSFET power to be derived from the output or an output derived boost network during normal operation and from the external NMOS from  $V_{\text{IN}}$ during start-up or short-circuit. Using the  $EXTV_{CC}$  pin in this way results in significant efficiency gains compared to what would be possible when deriving this power continuously from the typically much higher  $V_{IN}$  voltage. The  $EXTV_{CC}$  connection also allows the power supply to be configured in trickle charge mode in which it starts up with a high valued "bleed" resistor connected from  $V_{IN}$ to  $INTV_{CC}$  to charge up the  $INTV_{CC}$  capacitor. As soon as the output rises above 4.7V the internal  $EXTV_{CC}$  regulator



takes over before the  $INTV_{CC}$  capacitor discharges below the UV threshold. When the  $EXTV_{CC}$  regulator is active, the EXTV<sub>CC</sub> pin can supply up to 50mA RMS. Do not apply more than 15V to the  $EXTV_{CC}$  pin. The following list summarizes the possible connections for  $EXTV_{CC}$ :

- 1. EXTV $_{\text{CC}}$  grounded. This connection will require INTV $_{\text{CC}}$ to be powered continuously from an external NMOS from  $V_{\text{IN}}$  resulting in an efficiency penalty as high as 10% at high input voltages.
- 2. EXTV<sub>CC</sub> connected directly to V<sub>OUT</sub>. This is the normal connection for  $4.7V < V_{OIII} < 15V$  and provides the highest efficiency. The power supply will start up using an external NMOS or a bleed resistor until the output supply is available.
- 3. EXTV $_{\rm CC}$  connected to an output-derived boost network. If  $V_{\text{OUT}}$  < 4.7V. The low voltage output can be boosted using a charge pump or flyback winding to greater than 4.7V.
- 4. EXTV $_{\text{CC}}$  connected to INTV $_{\text{CC}}$ . This is the required connection for  $EXTV_{CC}$  if  $INTV_{CC}$  is connected to an external supply where the external supply is 4.5V <  $V_{\text{EXT}} < 15$ V.

Applications using large MOSFETs with a high input voltage and high frequency of operation may result in a large  $EXTV_{CC}$  pin current. Due to the LTC3810-5 thermally enhanced package, maximum junction temperature will rarely be exceeded, however, it is good design practice to verify that the maximum junction temperature rating and RMS current rating are within the maximum limits. Typically, most of the  $EXTV_{CC}$  current consists of the MOSFET gates current. In continuous mode operation, this  $EXTV_{CC}$  current is:

$$
I_{\text{EXTVCC}} = f\Big(Q_{G(TOP)} + Q_{G(BOTTOM)}\Big) + 3mA < 50mA
$$

The junction temperature can be estimated from the equations given in Note 2 of the Electrical Characteristics as follows:

$$
T_J = T_A + I_{EXTVCC} \bullet (V_{EXTVCC} - V_{INTVCC})(34^{\circ}C/W) < 125^{\circ}C
$$

If absolute maximum ratings are exceeded, consider using an external supply connected directly to the  $INTV_{CC}$  pin.



### **FEEDBACK LOOP/COMPENSATION**

### **Feedback Loop Types**

In a typical LTC3810-5 circuit, the feedback loop consists of the modulator, the output filter and load, and the feedback amplifier with its compensation network. All of these components affect loop behavior and must be accounted for in the loop compensation. The modulator and output filter consists of the internal current comparator, the output MOSFET drivers and the external MOSFETs, inductor and output capacitor. Current mode control eliminates the effect of the inductor by moving it to the inner loop, reducing it to a first order system. From a feedback loop point of view, it looks like a linear voltage controlled current source from  $I_{TH}$  to  $V_{OII}$  and has a gain equal to  $(I_{MAX}R_{OUT})/1.2V$ . It has fairly benign AC behavior at typical loop compensation frequencies with significant phase shift appearing at half the switching frequency. The external output capacitor and load cause a first order roll off at the output at the  $R_{OUT}C_{OUT}$  pole frequency, with the attendant  $90^\circ$  phase shift. This roll off is what filters the PWM waveform, resulting in the desired DC output voltage. The output capacitor also contributes a zero at the  $C_{\text{OUT}}R_{\text{ESR}}$  frequency which adds back the 90 $^{\circ}$  phase and cancels the first order roll off.

38105fc So far, the AC response of the loop is pretty well out of the user's control. The modulator is a fundamental piece of the LTC3810-5 design and the external output capacitor is usually chosen based on the regulation and load current requirements without considering the AC loop response. The feedback amplifier, on the other hand, gives us a handle with which to adjust the AC response. The goal is to have 180° phase shift at DC (so the loop regulates), and something less than 360° phase shift (preferably about 300°) at the point that the loop gain falls to 0dB, i.e., the crossover frequency, with as much gain as possible at frequencies below the crossover frequency. Since the modulator/output filter is a first order system with maximum of 90 $^{\circ}$  phase shift (at frequencies below f<sub>SW</sub>/4) and the feedback amplifier adds another  $90^{\circ}$  of phase shift, some phase boost is required at the crossover frequency to achieve good phase margin. If the ESR zero is below the crossover frequency, this zero may provide enough phase boost to achieve the desired phase margin and the only

requirement of the compensation will be to guarantee that the gain is below zero at frequencies above  $f_{SW}/4$ . If the ESR zero is above the crossover frequency, the feedback amplifier will probably be required to provide phase boost. For most LTC3810-5 applications, Type 2 compensation will provide enough phase boost; however some applications where high bandwidth is required with low ESR ceramics and lots of bulk capacitance, Type 3 compensation may be necessary to provide additional phase boost.

The two types of compensation networks, "Type 2" and "Type 3" are shown in Figures 11 and 12. When component values are chosen properly, these networks provide a "phase bump" at the crossover frequency. Type 2 uses a single pole-zero pair to provide up to about 60° of phase boost while Type 3 uses two poles and two zeros to provide up to 150° of phase boost.



**Figure 11. Type 2 Schematic and Transfer Function**



**Figure 12. Type 3 Schematic and Transfer Function**

### **Feedback Component Selection**

Selecting the R and C values for a typical Type 2 or Type 3 loop is a nontrivial task. The applications shown in this data sheet show typical values, optimized for the power components shown. They should give acceptable performance with similar power components, but can be way off if even one major power component is changed significantly. Applications that require optimized transient response will require recalculation of the compensation values specifically for the circuit in question. The underlying mathematics are complex, but the component values can be calculated in a straightforward manner if we know the gain and phase of the modulator at the crossover frequency.

Modulator gain and phase can be obtained in one of three ways: measured directly from a breadboard, or if the appropriate parasitic values are known, simulated or generated from the modulator transfer function. Measurement will give more accurate results, but simulation or transfer function can often get close enough to give a working system. To measure the modulator gain and phase directly, wire up a breadboard with an LTC3810-5 and the actual MOSFETs, inductor and input and output capacitors that the final design will use. This breadboard should use appropriate construction techniques for high speed analog circuitry: bypass capacitors located close to the LTC3810-5, no long wires connecting components, appropriately sized ground returns, etc. Wire the feedback amplifier with a 0.1µF feedback capacitor from  $I<sub>TH</sub>$  to FB and a 10k to 100k resistor from  $V_{\text{OUT}}$  to FB. Choose the bias resistor ( $R_{FB2}$ ) as required to set the desired output voltage. Disconnect  $R_{FB2}$  from ground and connect it to a signal generator or to the source output of a network analyzer to inject a test signal into the loop. Measure the gain and phase from the  $I<sub>TH</sub>$  pin to the output node at the positive terminal of the output capacitor. Make sure the analyzer's input is AC coupled so that the DC voltages present at both the  $I_{TH}$  and  $V_{OUT}$  nodes don't corrupt the measurements or damage the analyzer.

If breadboard measurement is not practical, a SPICE simulation can be used to generate approximate gain/phase curves. Plug the expected capacitor, inductor and MOSFET values into the following SPICE deck and generate an AC plot of  $V_{\text{OUT}}/V_{\text{ITH}}$  with gain in dB and phase in degrees.



Refer to your SPICE manual for details of how to generate this plot.

```
*3810-5 modulator gain/phase
*2006 Linear Technology
*this file simulates a simplified model of 
*the LTC3810-5 for generating a v(out)/
v(ith)
*bode plot
.param rdson=.0135 ;MOSFET rdson
.param Vrng=2 ;use 1.4 for INTVCC and
                     0.7 for ground
.param vsnsmax={0.173*Vrng-0.026}
.param Imax={vsnsmax/rdson}
.param DL=4 ;inductor ripple current
*inductor current
ql out 0 value=\{ (v(ith)-1.2)*Imax/1.2+DL/2 \}
```

```
*output cap
cout out out2 270u ;capacitor value
resr out2 0 0.018 ;capacitor ESR
```

```
*load
```

```
Rout out 0 2 ; load resistor
```

```
vstim ith 0 0 ac 1 ;ac stimulus
.ac dec 100 100 10meg
.probe
.end
```
Mathematical software such as MATHCAD or MATLAB can also be used to generate plots using the following transfer function of the modulator:

$$
H(s) = \left(\frac{V_{SENSE(MAX)}}{1.2 \cdot R_{DS(ON)}}\right) \cdot \left(\frac{1 + s \cdot R_{ESR} \cdot C_{OUT}}{1 + s \cdot R_{L} \cdot C_{OUT}}\right) \cdot R_{L}
$$
 (2)  
s = j2 $\pi$ f

With the gain/phase plot in hand, a loop crossover frequency can be chosen. Usually the curves look something like Figure 13. Choose the crossover frequency about 25% of the switching frequency for maximum bandwidth. Although it may be tempting to go beyond  $f_{SW}/4$ , remember that significant phase shift occurs at half the switching frequency that isn't modeled in the above H(s) equation and PSPICE code. Note the gain (GAIN, in dB) and phase





**Figure 13. Transfer Function of Buck Modulator**

(PHASE, in degrees) at this point. The desired feedback amplifier gain will be -GAIN to make the loop gain at 0dB at this frequency. Now calculate the needed phase boost, assuming 60° as a target phase margin:

 $BOOST = - (PHASE + 30^{\circ})$ 

If the required BOOST is less than 60°, a Type 2 loop can be used successfully, saving two external components. BOOST values greater than 60° usually require Type 3 loops for satisfactory performance.

Finally, choose a convenient resistor value for  $R_{FA1}$  (10k is usually a good value). Now calculate the remaining values:

(K is a constant used in the calculations)

f = chosen crossover frequency

 $G = 10^{(GAIN/20)}$  (this converts GAIN in dB to G in absolute gain)

TYPE 2 Loop:

$$
K = \tan\left(\frac{BOOST}{2} + 45^{\circ}\right)
$$
  
\n
$$
C2 = \frac{1}{2\pi \cdot f \cdot G \cdot K \cdot R_{FB1}}
$$
  
\n
$$
C1 = C2(K^{2} - 1)
$$
  
\n
$$
R2 = \frac{K}{2\pi \cdot f \cdot C1}
$$
  
\n
$$
R_{FB2} = \frac{V_{REF}(R_{FB1})}{V_{OUT} - V_{REF}}
$$

 $\overline{\phantom{a}}$  $\overline{a}$ 

TYPE 3 Loop:

$$
K = \tan^2\left(\frac{BOOST}{4} + 45^\circ\right)
$$
  
\n
$$
C2 = \frac{1}{2\pi \cdot 6 \cdot 6 \cdot R_{FB1}}
$$
  
\n
$$
C1 = C2(K - 1)
$$
  
\n
$$
R2 = \frac{\sqrt{K}}{2\pi \cdot 6 \cdot C1}
$$
  
\n
$$
R3 = \frac{R_{FB1}}{K - 1}
$$
  
\n
$$
C3 = \frac{1}{2\pi f \sqrt{K \cdot R3}}
$$
  
\n
$$
R_B = \frac{V_{REF}(R_{FB1})}{V_{OUT} - V_{REF}}
$$

SPICE or mathematical software can be used to generate the gain/phase plots for the compensated power supply to do a sanity check on the component values before trying them out on the actual hardware. For software, use the following transfer function:

 $T(s) = A(s)H(s)$ 

where H(s) was given in Equation 2 and A(s) depends on compensation circuit used:

Type 2:

A (s)=
$$
\frac{1+s \cdot R3 \cdot C2}{s \cdot R_{FB1} \cdot (C2 + C3) \cdot \left(1+s \cdot R3 \cdot \frac{C2 \cdot C3}{C2 + C3}\right)}
$$

Type 3:

A (s) = 
$$
\frac{1}{s \cdot R_{FB1} \cdot (C2 + C3)} \cdot
$$

$$
\frac{(1 + s \cdot (R_{FB1} + R3) \cdot C3) \cdot (1 + s \cdot R2 \cdot C1)}{(1 + s \cdot R3 \cdot C3) \cdot (1 + s \cdot R2 \cdot \frac{C1 \cdot C2}{C1 + C2})}
$$

For SPICE, replace VSTIM line in the previous PSPICE code with following code and generate a gain/phase plot of V(out)/V(outin):

```
rfb1 outin vfb 52.5k
rfb2 vfb 0 10k
eithx ithx 0 laplace {0.8-v(vfb)} ={1/(1+s/1000)}eith ith 0 value={limit(1e6*v(ithx), 0, 2.4)}
cc1 ith vfb 4p
cc2 ith x1 8p
rc x1 vfb 210k
rf outin x2 11k ;delete this line for Type 2
cf x2 vfb 120p ;delete this line for Type 2
vstim out outin dc=0 ac=1m
```
### **Pulse Skip Mode Operation and MODE/SYNC Pin**

The MODE/SYNC pin determines whether the bottom MOSFET remains on when current reverses in the inductor. Tying this pin above its 0.8V threshold enables pulse skip mode operation where the bottom MOSFET turns off when inductor current reverses. The load current at which current reverses and discontinuous operation begins depends on the amplitude of the inductor ripple current and will vary with changes in  $V_{IN}$ . Tying the MODE/SYNC pin below the 0.8V threshold forces continuous synchronous operation, allowing current to reverse at light loads and maintaining high frequency operation. To prevent forcing current back into the main power supply, potentially boosting the input supply to a dangerous voltage level, forced continuous mode of operation is disabled when the TRACK/SS voltage is below the reference voltage during soft-start or tracking. During these two periods, the PGOOD signal is forced low.









**Figure 14. Secondary Output Loop**

In addition to providing a logic input to force continuous operation, the MODE/SYNC pin provides a mean to maintain a flyback winding output when the primary is operating in pulse skip mode. The secondary output  $V_{OUT2}$ is normally set as shown in Figure 14 by the turns ratio N of the transformer. However, if the controller goes into pulse skip mode and halts switching due to a light primary load current, then  $V_{OIII2}$  will droop. An external resistor divider from  $V_{\text{OUT2}}$  to the MODE/SYNC pin sets a minimum voltage  $V_{\text{OUT2(MIN)}}$  below which continuous operation is forced until  $V_{OIII2}$  has risen above its minimum.

$$
V_{\text{OUT2(MIN)}} = 0.8 \text{V} \left( 1 + \frac{\text{R4}}{\text{R3}} \right)
$$

### **Fault Conditions: Current Limit and Foldback**

The maximum inductor current is inherently limited in a current mode controller by the maximum sense voltage. In the LTC3810-5, the maximum sense voltage is controlled by the voltage on the  $V_{RNG}$  pin. With valley current control, the maximum sense voltage and the sense resistance determine the maximum allowed inductor valley current. The corresponding output current limit is:

$$
I_{LIMIT} = \frac{V_{SNS(MAX)}}{R_{DS(ON)}} \frac{1}{\rho_T} + \frac{1}{2} \Delta I_L
$$

The current limit value should be checked to ensure that  $I_{LIMIT(MIN)} > I_{OUT(MAX)}$ . The minimum value of current limit generally occurs with the largest  $V_{IN}$  at the highest ambient temperature, conditions that cause the largest power loss in the converter. Note that it is important to check for self-consistency between the assumed MOSFET junction temperature and the resulting value of  $I_{LIMIT}$  which heats the MOSFET switches.

Caution should be used when setting the current limit based upon the  $R_{DS(ON)}$  of the MOSFETs. The maximum current limit is determined by the minimum MOSFET on-resistance. Data sheets typically specify nominal and maximum values for  $R_{DS(ON)}$ , but not a minimum. A reasonable assumption is that the minimum  $R_{DS(ON)}$ lies the same percentage below the typical value as the maximum lies above it. Consult the MOSFET manufacturer for further guidelines.

To further limit current in the event of a short-circuit to ground, the LTC3810-5 includes foldback current limiting. If the output falls by more than 50%, then the maximum sense voltage is progressively lowered to about one-tenth of its full value.

Be aware also that when the fault timeout is enabled for the external NMOS regulator, an over current limit may cause the output to fall below the minimum 4.5V UV threshold. This condition will cause a linear regulator timeout/restart sequence as described in the Linear Regulator Timeout section if this condition persists.

### **Soft-Start and Tracking**

38105fc The LTC3810-5 has the ability to either soft-start by itself with a capacitor or track the output of another supply. When the device is configured to soft-start by itself, a capacitor should be connected to the TRACK/SS pin. The LTC3810-5 is put in a low quiescent current shutdown state ( $I<sub>0</sub>$  ~240μA) if the  $\overline{\text{SHDN}}$  pin voltage is below 1.5V. The TRACK/SS pin is actively pulled to ground in this shutdown state. Once the  $\overline{\text{SHDN}}$  pin voltage is above 1.5V, the LTC3810-5 is powered up. A soft-start current of 1.4 $\mu$ A then starts to charge the soft-start capacitor  $C_{SS}$ . Note that soft-start is achieved not by limiting the maximum output current of the controller but by controlling the ramp rate of the output voltage. Current foldback is disabled during this soft-start phase. During the soft-start phase, the LTC3810-5 is ramping the reference voltage until it reaches 0.8V. The force continuous mode is also



disabled and PGOOD signal is forced low during this phase. The total soft-start time can be calculated as:

 $t_{SOFFSTART} = 0.8 \cdot C_{SS}/1.4 \mu A$ 

When the device is configured to track another supply, the feedback voltage of the other supply is duplicated by a resistor divider and applied to the TRACK/SS pin. Therefore, the voltage ramp rate on this pin is determined by the ramp rate of the other supply output voltage.

### **Output Voltage Tracking**

The LTC3810-5 allows the user to program how its output ramps up by means of the TRACK/SS pin. Through this pin, the output can be set up to either coincidentally or ratiometrically track with another supply's output, as shown in Figure 15. In the following discussions,  $V_{\text{OUT1}}$ refers to the master LTC3810-5's output and  $V_{\text{OUT2}}$  refers to the slave LTC3810-5's output.

To implement the coincident tracking in Figure 15a, connect an additional resistive divider to  $V_{\text{OUT1}}$  and connect its midpoint to the TRACK/SS pin of the slave IC. The ratio of this divider should be selected the same as that of the slave IC's feedback divider shown in Figure 16. In this tracking mode,  $V_{\text{OUT1}}$  must be set higher than  $V_{\text{OUT2}}$ . To implement the ratiometric tracking, the ratio of the divider should be exactly the same as the master IC's feedback divider. Note that the internal soft-start current will introduce a small error on the tracking voltage depending on the absolute values of the tracking resistive divider.

By selecting different resistors, the LTC3810-5 can achieve different modes of tracking including the two in Figure 15. So which mode should be programmed? While either mode in Figure 15 satisfies most practical applications, there do exist some tradeoffs. The ratiometric mode saves a pair of resistors, but the coincident mode offers better output regulation. This can be better understood with the



**Figure 15. Two Different Modes of Output Voltage Tracking**



**Figure 16. Setup for Coincident and Ratiometric Tracking**





**Figure 17. Equivalent Input Circuit of Error Amplifier** 

help of Figure 17. At the input stage of the slave IC's error amplifier, two common anode diodes are used to clamp the equivalent reference voltage and an additional diode is used to match the shifted common mode voltage. The top two current sources are of the same amplitude. In the coincident mode, the TRACK/SS voltage is substantially higher than 0.8V at steady state and effectively turns off D1. D2 and D3 will therefore conduct the same current and offer tight matching between  $V_{FB2}$  and the internal precision 0.8V reference. In the ratiometric mode, however, TRACK/SS equals 0.8V at steady state. D1 will divert part of the bias current to make  $V_{FB2}$  slightly lower than 0.8V. Although this error is minimized by the exponential I-V characteristic of the diode, it does impose a finite amount of output voltage deviation. Furthermore, when the master IC's output experiences dynamic excursion (under load transient, for example), the slave IC output will be affected as well. For better output regulation, use the coincident tracking mode instead of ratiometric.

### **Phase-Locked Loop and Frequency Synchronization**

The LTC3810-5 has a phase-locked loop comprised of an internal voltage controlled oscillator and phase detector. This allows the top MOSFET turn-on to be locked to the rising edge of an external source. The frequency range of the voltage controlled oscillator is  $\pm 30\%$  around the center frequency  $f_0$ . The center frequency is the operating frequency discussed in the Operating Frequency section. The LTC3810-5 incorporates a pulse detection circuit that will detect a clock on the MODE/SYNC pin. In turn, it will turn on the phase-locked loop function. The pulse width of the clock has to be greater than 400ns and the amplitude of the clock should be greater than 2V.

The internal oscillator locks to the external clock after the second clock transition is received. When external synchronization is detected, LTC3810-5 will operate in forced continuous mode. If an external clock transition is not detected for three successive periods, the internal oscillator will revert to the frequency programmed by the R<sub>ON</sub> resistor.

During the start-up phase, phase-locked loop function is disabled. When LTC3810-5 is not in synchronization mode, PLL/LPF pin voltage is set to around 1.215V. Frequency synchronization is accomplished by changing the internal on-time current according to the voltage on the PLL/LPF pin.

The phase detector used is an edge sensitive digital type which provides zero degrees phase shift between the external and internal pulses. This type of phase detector will not lock up on input frequencies close to the harmonics of the V<sub>CO</sub> center frequency. The PLL hold-in range,  $\Delta f_H$ , is equal to the capture range,  $\Delta f_C$ :

$$
\Delta f_{H} = \Delta f_{C} = \pm 0.3 f_{0}
$$

The output of the phase detector is a complementary pair of current sources charging or discharging the external filter network on the PLL/LPF pin. A simplified block diagram is shown in Figure 18.



**Figure 18. Phase-Locked Loop Block Diagram**

If the external frequency ( $f_{\text{MODE}}$ ) is greater than the oscillator frequency  $f_0$ , current is sourced continuously, pulling up the PLL/LPF pin. When the external frequency is less than  $f_0$ , current is sunk continuously, pulling down the PLL/LPF pin. If the external and internal frequencies are the same but exhibit a phase difference, the current sources turn on for an amount of time corresponding to the phase difference. Thus the voltage on the PLL/LPF pin is adjusted until the phase and frequency of the external and internal oscillators are identical. At this stable operating point the phase comparator output is open and the filter capacitor  $C_{1,P}$  holds the voltage. The LTC3810-5 MODE/SYNC pin must be driven from a low impedance source such as a logic gate located close to the pin.

The loop filter components  $(C_{LP}, R_{LP})$  smooth out the current pulses from the phase detector and provide a stable input to the voltage controlled oscillator. The filter components  $C_{\text{LP}}$  and  $R_{\text{LP}}$  determine how fast the loop acquires lock. Typically  $R_{LP} = 10k\Omega$  and  $C_{LP}$  is 0.01µF to 0.1μF.

### **Efficiency Considerations**

The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Although all dissipative elements in the circuit produce losses, four main sources account for most of the losses in LTC3810-5 circuits:

1. DC I2R losses. These arise from the resistances of the MOSFETs, inductor and PC board traces and cause the efficiency to drop at high output currents. In continuous mode the average output current flows through L, but is chopped between the top and bottom MOSFETs. If the two MOSFETs have approximately the same  $R_{DS(ON)}$ , then the resistance of one MOSFET can simply be summed with the resistances of L and the board traces to obtain the DC I<sup>2</sup>R loss. For example, if R<sub>DS(ON)</sub> = 0.01 $\Omega$  and  $R_1 = 0.005\Omega$ , the loss will range from 15mW to 1.5W as the output current varies from 1A to 10A.

- 2. Transition loss. This loss arises from the brief amount of time the top MOSFET spends in the saturated region during switch node transitions. It depends upon the input voltage, load current, driver strength and MOSFET capacitance, among other factors. The loss is significant at input voltages above 20V and can be estimated from the second term of the  $P_{MAIN}$  equation found in the Power MOSFET Selection section. When transition losses are significant, efficiency can be improved by lowering the frequency and/or using a top MOSFET(s) with lower  $C<sub>RSS</sub>$  at the expense of higher  $R<sub>DS(ON)</sub>$ .
- 3. INTV $_{\rm CC}$ /DRV $_{\rm CC}$  current. This is the sum of the MOSFET driver and control currents. Control current is typically about 3mA and driver current can be calculated by:  $I_{\text{GATE}}$  $= f(Q_{G(TOP)} + Q_{G(BOT)})$ , where  $Q_{G(TOP)}$  and  $Q_{G(BOT)}$  are the gate charges of the top and bottom MOSFETs. This loss is proportional to the supply voltage that  $INTV_{CC}$ DRV<sub>CC</sub> is derived from, i.e.,  $V_{IN}$  for the external NMOS linear regulator,  $V_{OUT}$  for the internal EXTV<sub>CC</sub> regulator, or  $V_{EXT}$  when an external supply is connected to  $INTV<sub>CC</sub>/DRV<sub>CC</sub>$ .
- 4.  $C_{IN}$  loss. The input capacitor has the difficult job of filtering the large RMS input current to the regulator. It must have a very low ESR to minimize the AC  $1<sup>2</sup>R$  loss and sufficient capacitance to prevent the RMS current from causing additional upstream losses in fuses or batteries.

Other losses, including  $C_{\text{OUT}}$  ESR loss, Schottky diode D1 conduction loss during dead time and inductor core loss generally account for less than 2% additional loss. When making adjustments to improve efficiency, the input current is the best indicator of changes in efficiency. If you make a change and the input current decreases, then the efficiency has increased. If there is no change in input current, then there is no change in efficiency.

### **Checking Transient Response**

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current.





When load step occurs,  $V_{\text{OUT}}$  immediately shifts by an amount equal to  $\Delta I_{LOAD}$  (ESR), where ESR is the effective series resistance of  $C_{OUT}$ .  $\Delta I_{1OAD}$  also begins to charge or discharge  $C_{\text{OUT}}$  generating a feedback error signal used by the regulator to return  $V_{\text{OUT}}$  to its steady-state value. During this recovery time,  $V_{\text{OUT}}$  can be monitored for overshoot or ringing that would indicate a stability problem.

### **Design Example**

As a design example, take a supply with the following specifications:  $V_{IN}$  = 12V to 60V,  $V_{OUT}$  = 5V ±5%,  $I_{OUT(MAX)}$  $= 6A$ , f = 250kHz. First, calculate the timing resistor:

$$
R_{ON} = \frac{5V}{2.4V \cdot 250kHz \cdot 76pF} = 110k
$$

and choose the inductor for about 40% ripple current at the maximum  $V_{IN}$ :

$$
L = \frac{5V}{250kHz \cdot 0.4 \cdot 6A} \left(1 - \frac{5V}{60V}\right) = 7.6\mu H
$$

With a 7.7μH inductor, ripple current will vary from 1.5A to 2.4A (25% to 40%) over the input supply range.

Next, choose the bottom MOSFET switch. Since the drain of the MOSFET will see the full supply voltage 60V (max) plus any ringing, choose an 60V MOSFET. The Si7850DP has:

 $BV<sub>DSS</sub> = 60V$  $R_{DS(ON)} = 31 \text{m}\Omega$  (max)/25m $\Omega$  (nom),  $\delta = 0.007/$ °C,  $C_{\text{MII} \perp \text{FR}} = (8.3 \text{nC} - 2.8 \text{nC})/30 \text{V} = 183 \text{pF}$  $V_{GS(MILLER)} = 3.8V,$  $\theta$ JA= 22°C/W.

This yields a nominal sense voltage of:

 $V_{SNS(NOM)} = 6A \cdot 1.3 \cdot 0.025\Omega = 195mV$ 

To guarantee proper current limit at worst-case conditions, increase nominal  $V_{SNS}$  by at least 50% to 320mV (by tying  $V_{RNG}$  to 2V). To check if the current limit is acceptable at  $V_{SNS}$  = 320mV, assume a junction temperature of about 55°C above a 70°C ambient ( $\rho_{125}$ °C = 1.7):

$$
I_{LIMIT} \ge \frac{320 \text{mV}}{1.7 \cdot 0.031 \Omega} + \frac{1}{2} \cdot 2.4 \text{A} = 7.3 \text{A}
$$

and double-check the assumed  $T_J$  in the MOSFET:

$$
P_{\text{BOT}} = \frac{60V - 5V}{60V} \cdot 7.3A^2 \cdot 1.7 \cdot 0.031\Omega = 2.6W
$$
  
T<sub>J</sub> = 70°C + 2.6W • 22°C/W = 127°C

Verify that the Si7850DP is also a good choice for the top MOSFET by checking its power dissipation at current limit and maximum input voltage, assuming a junction temperature of 30°C above a 70°C ambient ( $\rho_{100}$ °C = 1.5):

$$
P_{\text{MAIN}} = \frac{5V}{60V} \cdot 7.3A^{2} (1.5 \cdot 0.031\Omega)
$$
  
+60V<sup>2</sup>  $\cdot \frac{7.3A}{2} \cdot 2\Omega \cdot 183pF \cdot \left(\frac{1}{5V - 3.8V} + \frac{1}{3.8V}\right) \cdot 250kHz$   
= 0.206W + 1.32W = 1.53W  
T<sub>1</sub> = 70°C + 1.53W  $\cdot 22^{\circ}$ C/W = 104°C

The junction temperature will be significantly less at nominal current, but this analysis shows that careful attention to heat sinking on the board will be necessary in this circuit.

Since  $V_{\text{OUT}} > 4.7V$ , the INTV<sub>CC</sub> voltage can be generated from  $V_{\text{OUT}}$  with the internal LDO by connecting  $V_{\text{OUT}}$  to the EXTV $_{CC}$  pin. A small SOT23 MOSFET such as the ZXMN10A07F can be used for the pass device if fault timeout is enabled. Choose  $R_{NDRV}$  to guarantee that fault timeout is enabled when power dissipation of M3 exceeds 0.4W (max for 70°C ambient):

$$
I_{CC} = 250 \text{kHz} \cdot 2 \cdot 18 \text{nC} + 3 \text{mA} = 12 \text{mA}
$$

$$
R_{NDRV} \le \frac{0.4 \text{W}/0.012 \text{A} - 3 \text{V}}{270 \text{µA}} = 112 \text{k}
$$

So, choose  $R_{NDRV}$  = 100k.



 $C_{IN}$  is chosen for an RMS current rating of about 3A at 85°C. The output capacitors are chosen for a low ESR of 0.018 $\Omega$  to minimize output voltage changes due to inductor ripple current and load steps. The ripple voltage will be only:

 $\Delta V_{\text{OUT(RIPPLE)}} = \Delta I_{\text{L(MAX)}} \cdot \text{ESR} = 2.4A \cdot 0.018 \Omega$  $= 43$ m $V$ 

However, a 0A to 6A load step will cause an output change of up to:

 $\Delta V_{\text{OUT(STEP)}} = \Delta I_{\text{LOAD}} \cdot \text{ESR} = 6A \cdot 0.018 \Omega$  $= 108$ mV

An optional 10μF ceramic output capacitor is included to minimize the effect of ESL in the output ripple. The complete circuit is shown in Figure 19.

### **PC Board Layout Checklist**

When laying out a PC board follow one of two suggested approaches. The simple PC board layout requires a dedicated ground plane layer. Also, for higher currents, it is recommended to use a multilayer board to help with heat sinking power components.

- The ground plane layer should not have any traces and it should be as close as possible to the layer with power MOSFETs.
- Place  $C_{IN}$ ,  $C_{OUI}$ , MOSFETs, D1 and inductor all in one compact area. It may help to have some components on the bottom side of the board.
- Use an immediate via to connect the components to ground plane including SGND and PGND of LTC3810-5. Use several bigger vias for power components.



**Figure 19. 12V to 60V Input Voltage to 5V/6A Synchronized at 250kHz**

- Use compact plane for switch node (SW) to improve cooling of the MOSFETs and to keep EMI down.
- Use planes for  $V_{IN}$  and  $V_{OUIT}$  to maintain good voltage filtering and to keep power losses low.
- Flood all unused areas on all layers with copper. Flooding with copper will reduce the temperature rise of power component. You can connect the copper areas to any DC net ( $V_{IN}$ ,  $V_{OIII}$ , GND or to any other DC rail in your system).

When laying out a printed circuit board, without a ground plane, use the following checklist to ensure proper operation of the controller.

• Segregate the signal and power grounds. All small signal components should return to the SGND pin at one point which is then tied to the PGND pin close to the source of M2.

- Place M2 as close to the controller as possible, keeping the PGND, BG and SW traces short.
- Connect the input capacitor(s)  $C_{IN}$  close to the power MOSFETs. This capacitor carries the MOSFET AC current.
- Keep the high dV/dt SW, BOOST and TG nodes away from sensitive small-signal nodes.
- Connect the INTV<sub>CC</sub> decoupling capacitor  $C_{VCC}$  closely to the  $INTV_{CC}$  and SGND pins.
- Connect the top driver boost capacitor  $C_B$  closely to the BOOST and SW pins.
- Connect the bottom driver decoupling capacitor  $C_{DRVCC}$ closely to the DRV $_{\text{CC}}$  and BGRTN pins.

## **TYPICAL APPLICATIONS**

**LINEAR** 



**7V to 60V Input Voltage to 5V/5A with IC Power from 12V Supply**

## **TYPICAL APPLICATIONS**



**15V to 60V Input Voltage to 3.3V/5A with Fault Timeout, Pulse Skip and V<sub>IN</sub> UV Disabled** 



### **PACKAGE DESCRIPTION**



**UH Package 32-Lead Plastic QFN (5mm** × **5mm)**

3. ALL DIMENSIONS ARE IN MILLIMETERS<br>4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE<br>- MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE

5. EXPOSED PAD SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



## **TYPICAL APPLICATION**



**13V to 60V Input Voltage to 12V/10A with Trickle Charger Start-Up**

## **RELATED PARTS**



No R<sub>SENSE</sub> is a registered trademark of Linear Technology Corporation.

