











LMZM23600

SNVSB53-FEBRUARY 2018

## LMZM23600 36-V, 0.5-A Step-Down DC-DC Power Module in 3.8-mm × 3-mm Package

#### 1 Features

- 4-V to 36-V Wide Operating Input Voltage
- Adjustable, 3.3-V, or 5-V Output Voltage Options
- 0.5-A Output Current
- Only Input and Output Capacitors Needed for 5-V and 3.3-V Output Designs
- 27-mm<sup>2</sup> Solution Size With Single Sided Layout
- 30-μA Supply Current at No Load
- 2-µA Shutdown Current
- Power-Good Flag
- External Frequency Synchronization
- MODE Selection Pin
  - Forced PWM Mode for Constant Frequency Operation
  - Auto PFM Mode for High Efficiency at Light Load
- Built-in Control Loop Compensation, Soft Start, Current Limit, and UVLO
- Miniature 3.8-mm × 3-mm × 1.6-mm Package

## 2 Applications

- Factory Automation, Test and Measurement
- Space Constrained Applications
- LDO Replacement

## 3 Description

LMZM23600 integrated-inductor module is specifically designed for space-constrained industrial applications and is available in fixed output voltage options of 5-V and 3.3-V and an adjustable (ADJ) output voltage option with 2.5-V to 15-V range. The LMZM23600 supports an input voltage range of 4-V to 36-V and can deliver up to 500-mA of output current. This power module is extremely easy to use, requiring only 2 external components for a 5-V or 3.3-V output design. All aspects of the LMZM23600 are optimized for performance driven and low EMI industrial applications with space-constrained needs. An open-drain, Power-Good output provides a true indication of the system status and negates the requirement for an additional supervisory component, saving cost and board space. Seamless transition between PWM and PFM modes along with a no-load supply current of only 30 µA ensures high efficiency and superior transient response for the entire loadcurrent range.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE        | BODY SIZE (NOM)   |
|-------------|----------------|-------------------|
| LMZM23600   | MicroSiP™ (10) | 3.80 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Schematic for Fixed Output Option 24-V to 5-V, 0.5-A DC-DC Converter



Copyright © 2017, Texas Instruments Incorporated

# Single-Sided Layout Solution Size 24-V to 5-V, 0.5-A DC-DC Converter

3.8 mm x 3.0 mm package





## **Table of Contents**

| 1 | Features 1                           |    | 9.1 Application Information                         | 10   |
|---|--------------------------------------|----|-----------------------------------------------------|------|
| 2 | Applications 1                       |    | 9.2 Typical Applications                            | 16   |
| 3 | Description 1                        |    | 9.3 Do's and Don't's                                | 2    |
| 4 | Revision History2                    | 10 | Power Supply Recommendations                        | 20   |
| 5 | Device Comparison                    |    | 10.1 Supply Voltage Range                           | 2    |
| 6 | Pin Configuration and Functions 4    |    | 10.2 Supply Current Capability                      | 20   |
| 7 |                                      |    | 10.3 Supply Input Connections                       | 20   |
| ′ | Specifications                       | 11 | Layout                                              | 2    |
|   | Ğ                                    |    | 11.1 Layout Guidelines                              | 2    |
|   | 7.2 ESD Ratings                      |    | 11.2 Layout Examples                                | 2    |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support                    | 29   |
|   | 7.5 Electrical Characteristics       |    | 12.1 Device Support                                 | 29   |
|   | 7.6 System Characteristics 9         |    | 12.2 Documentation Support                          | 2    |
| 8 | Detailed Description                 |    | 12.3 Receiving Notification of Documentation Update | es 2 |
| 0 | 8.1 Overview                         |    | 12.4 Community Resources                            | 2    |
|   |                                      |    | 12.5 Trademarks                                     | 2    |
|   | 8.2 Functional Block Diagram         |    | 12.6 Electrostatic Discharge Caution                | 2    |
|   | 8.3 Feature Description              |    | 12.7 Glossary                                       | 30   |
|   | 8.4 Device Functional Modes          | 13 | Mechanical, Packaging, and Orderable                |      |
| 9 | Applications and Implementation 16   |    | Information                                         | 30   |

## 4 Revision History

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| February 2018 | *        | Initial release |

Submit Documentation Feedback

Copyright © 2018, Texas Instruments Incorporated



## 5 Device Comparison

Table 1. LMZM23600 Device Options

| PART NUMBER     | OUTPUT VOLTAGE | PACKAGE QTY |
|-----------------|----------------|-------------|
| LMZM23600SILR   | Adjustable     | 3000        |
| LMZM23600V3SILR | 3.3 V          | 3000        |
| LMZM23600V5SILR | 5 V            | 3000        |
| LMZM23600SILT   | Adjustable     | 250         |
| LMZM23600V3SILT | 3.3 V          | 250         |
| LMZM23600V5SILT | 5 V            | 250         |

Copyright © 2018, Texas Instruments Incorporated



## 6 Pin Configuration and Functions

#### SIL Package 10-Pin MicroSiP Top View



## **Pin Functions**

|           | PIN       | TYPE(1) | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|-----------|-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NO.       | NAME      | IYPE    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 1         | GND       | G       | Ground for all circuitry. Reference point for all voltages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 2         | MODE/SYNC | I       | This is a multifunction mode control input which is tolerant of voltages up to the input voltage. With this input tied LOW, the device is in Auto PFM mode with automatic transition between PFM and PWM with diode emulation at light load. This mode is recommended when the application requires high efficiency at light load.  With this input tied HIGH, the device is in forced PWM mode. The device switches at the internal clock frequency. This mode is recommended when the application requires constant switching frequency across the entire load current.  With a valid synchronization signal at this pin, the device switches in forced PWM mode at the external clock frequency and synchronized with it at the rising edge of the clock.  Do not float this pin. |  |  |  |
| 3         | VIN       | Р       | GND pin (pin 1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 4         | EN        | I       | Enable input to the regulator. HIGH = ON, LOW = OFF. This pin can be connected to VIN. Do not float.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 5         | PGOOD     | 0       | Open-drain, power-good output. Connect to a suitable voltage supply through a current limiting resistor. HIGH = power is good, LOW = fault. This output terminal is LOW when EN is LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 6         | VOUT      | 0       | Output voltage terminal. It is internally connected to one terminal of the integrated inductor. Connect an output filter capacitor from VOUT to GND and place the capacitor as close as possible to the VOUT pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 7         | FB        | I       | Feedback input to the regulator. If using the fixed 3.3-V or 5-V options of the device, connect this pin to the positive end of the output filter capacitor (the VOUT node). If using the adjustable output option of the device connect this to the feedback voltage divider and keep this node as small as possible on the board layout.                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 8         | DNC       | 0       | Do not connect. Leave floating. This pin provides access to the internal VCC voltage of the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 9         | DNC       | 0       | Do not connect. Leave floating. This pin provides access to the internal BOOT voltage for the high side MOSFET driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 10        | DNC       | 0       | Do not connect. Leave floating. This pin provides access to the internal SW voltage of the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| Thermal I | Pad       | G       | This terminal is internally connected to GND and provides a wide thermal connection from the IC to the PCB. Connect to electrical ground plane for adequate heat sinking.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |

(1) G = Ground, I = Input, O = Output, P = Power



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                                | MIN  | MAX            | UNIT |
|------------------------------------------------|------|----------------|------|
| VIN to GND                                     | -0.3 | 42             | V    |
| SW to GND                                      | -0.3 | $V_{IN} + 0.3$ | V    |
| BOOT to SW                                     | -0.3 | 3.6            | V    |
| EN to GND                                      | -0.3 | 42             | V    |
| FB to GND (3.3-V and 5-V options)              | -0.3 | 16             | V    |
| FB to GND (ADJ option)                         | -0.3 | 5.5            | V    |
| PGOOD to GND                                   | -0.3 | 16             | V    |
| PGOOD sink current                             |      | 8              | mA   |
| MODE/SYNC to GND                               | -0.3 | 42             | V    |
| VCC to GND                                     | -0.3 | 3.6            | V    |
| Operating junction temperature, T <sub>J</sub> | -40  | 125            | °C   |
| Storage temperature, T <sub>stg</sub>          | -65  | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                 |                        |                                                                                | VALUE | UNIT |
|-----------------|------------------------|--------------------------------------------------------------------------------|-------|------|
| .,              | Electrostat's Pechanic | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 |      |
| V <sub>(E</sub> | - /                    | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2)  | ±250  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                | MIN | NOM MAX | UNIT |
|------------------|--------------------------------|-----|---------|------|
| $V_{IN}$         | Input voltage                  | 4   | 36      | V    |
|                  | Output voltage (5 V)           | 0   | 5       | V    |
| $V_{OUT}$        | Output voltage (3.3 V)         | 0   | 3.3     | V    |
|                  | Output voltage (ADJ)           | 2.5 | 15      | V    |
| I <sub>OUT</sub> | Output current (0.5 A)         | 0   | 0.5     | Α    |
| TJ               | Operating junction temperature | -40 | 125     | °C   |

#### 7.4 Thermal Information

|                 |                                              | LMZM23601  |      |
|-----------------|----------------------------------------------|------------|------|
|                 | THERMAL METRIC <sup>(1)</sup>                | SIL (USIP) | UNIT |
|                 |                                              | 10 PINS    |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance       | 45         | °C/W |
| $\Psi_{JT}$     | Junction-to-top characterization parameter   | 3          | °C/W |
| $\Psi_{JB}$     | Junction-to-board characterization parameter | 20         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 7.5 Electrical Characteristics

Limits apply over the recommended operating junction temperature range of -40°C to +125°C, unless otherwise stated. Minimum and maximum limits are ensured through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25$ °C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN} = 24$  V.

|                           | PARAMETER                                                    | TEST CONDITIONS                                                                                | MIN   | TYP  | MAX   | UNIT |
|---------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------|------|-------|------|
| FEEDBACK                  |                                                              |                                                                                                |       |      | •     |      |
| V <sub>FB</sub>           | Initial output voltage accuracy (3.3-V and 5-V fixed output) | V <sub>IN</sub> = 4 V to 36 V, open loop                                                       | -1.5% |      | 1.5%  |      |
| V <sub>FB</sub>           | Reference voltage (ADJ option)                               | V <sub>IN</sub> = 4 V to 36 V, open loop                                                       | 0.985 | 1    | 1.015 | V    |
| I <sub>FB</sub>           | Input current from FB to GND (ADJ option)                    | FB = 1 V                                                                                       |       | 20   |       | nA   |
| CURRENT                   |                                                              |                                                                                                |       |      | '     |      |
|                           |                                                              | V <sub>IN</sub> = 12 V, V <sub>FB</sub> = +10%, V <sub>OUT</sub> = 5 V                         |       | 7    |       | μΑ   |
|                           | Operating quiescent current;<br>measured at VIN pin          | $V_{IN} = 12 \text{ V}, V_{FB} = +10\%, V_{OUT} = 5 \text{ V}, T_{J} = 85^{\circ}\text{C}$     |       |      | 16    |      |
|                           |                                                              | V <sub>IN</sub> = 12 V, V <sub>FB</sub> = +10%, V <sub>OUT</sub> = 5 V, T <sub>J</sub> = 125°C |       |      | 18    | μΑ   |
| lQ                        |                                                              | V <sub>IN</sub> = 24 V, V <sub>FB</sub> = +10%, V <sub>OUT</sub> = 5 V                         |       | 12   |       |      |
|                           |                                                              | V <sub>IN</sub> = 24 V, V <sub>FB</sub> = +10%, V <sub>OUT</sub> = 5 V, T <sub>J</sub> = 85°C  |       |      | 24    |      |
|                           |                                                              | V <sub>IN</sub> = 24 V, V <sub>FB</sub> = +10%, V <sub>OUT</sub> = 5 V, T <sub>J</sub> = 125°C |       |      | 26    |      |
| I <sub>B</sub>            | Bias current into the VOUT pin                               | $V_{IN} = 24 \text{ V}, V_{FB} = +10\%, V_{OUT} = 5 \text{ V},$<br>Mode = 0 V                  |       | 48   | 80    | μΑ   |
|                           |                                                              | EN = 0 V, V <sub>IN</sub> = 12 V, T <sub>J</sub> = 25°C                                        |       | 1.8  |       |      |
|                           | Shutdown quiescent current;                                  | EN = 0 V, V <sub>IN</sub> = 12 V, T <sub>J</sub> = 85°C                                        |       |      | 3     |      |
| I <sub>SD</sub>           | measured at VIN pin                                          | EN = 0 V, V <sub>IN</sub> = 24 V, T <sub>J</sub> = 25°C                                        |       | 5    |       | μA   |
|                           |                                                              | EN = 0 V, V <sub>IN</sub> = 24 V, T <sub>J</sub> = 85°C                                        |       |      | 10    |      |
| UNDERVOLTA                | GE LOCKOUT (UVLO)                                            | -                                                                                              |       |      |       |      |
| $V_{IN\_UVLO}$            | Minimum input voltage to operate                             | Rising                                                                                         | 3.1   | 3.5  | 3.85  | V    |
| V <sub>IN_UVLO_HYST</sub> | UVLO hysteresis                                              |                                                                                                | 0.2   | 0.25 | 0.3   | V    |

Submit Documentation Feedback

Copyright © 2018, Texas Instruments Incorporated



## **Electrical Characteristics (continued)**

Limits apply over the recommended operating junction temperature range of -40°C to +125°C, unless otherwise stated. Minimum and maximum limits are ensured through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25$ °C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN} = 24$  V.

|                           | PARAMETER                                                                       | TEST CONDITIONS                                                                                     | MIN  | TYP    | MAX  | UNIT |
|---------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|--------|------|------|
| POWER GOOD                | FLAG (PGOOD)                                                                    |                                                                                                     |      |        | 01   |      |
| V <sub>PGOOD_OV</sub>     | PGOOD upper threshold voltage                                                   | Rising, % of Vout                                                                                   | 104% | 106.7% | 109% |      |
| V <sub>PGOOD_UV</sub>     | PGOOD lower threshold voltage                                                   | Falling, % of Vout                                                                                  | 92%  | 94.7%  | 97%  |      |
| V <sub>PGOOD_GUARD</sub>  | Magnitude of PGOOD lower threshold difference from steady state output voltage. | Steady state output voltage PGOOD threshold read at the same T <sub>J</sub> and V <sub>IN</sub>     | 4.5% |        |      |      |
| V <sub>PGOOD_HYST</sub>   | PGOOD hysteresis as a percent of output voltage set point                       |                                                                                                     |      | 1.4%   |      |      |
| V <sub>PGOOD_VALID</sub>  | Minimum input voltage for proper PGOOD function                                 | 50-μA pullup to PGOOD pin, EN = 0 V, T <sub>J</sub> = 25°C                                          |      | 1.0    | 1.5  | V    |
| t <sub>RESET_FILTER</sub> | Glitch filter time constant for PGOOD function                                  |                                                                                                     |      | 190    |      | μs   |
|                           |                                                                                 | 50- $\mu$ A pullup to PGOOD pin, $V_{IN}$ = 1.5 V, EN = 0 V                                         |      |        | 0.4  |      |
| $V_{OL}$                  | Low-level PGOOD function output voltage                                         | 0.5-mA pullup to PGOOD pin, $V_{IN}$ = 12 V, EN = 0 V                                               |      |        | 0.4  | V    |
|                           |                                                                                 | 1-mA pullup to PGOOD pin, $V_{IN}$ = 12 V, EN = 3.3 V                                               |      |        | 0.4  |      |
| R <sub>PGOOD_RDSON</sub>  | RDSON of the PGOOD output pull down                                             |                                                                                                     |      | 50     | 110  | Ω    |
| SWITCHING FR              | EQUENCY                                                                         |                                                                                                     |      |        |      |      |
|                           |                                                                                 | V <sub>IN</sub> = 24 V, 5-V and 3.3-V fixed output options                                          | 675  | 750    | 825  | kHz  |
| 4                         | Switching from London                                                           | V <sub>IN</sub> = 24 V, ADJ output options                                                          | 890  | 1000   | 1090 |      |
| f <sub>SW</sub>           | Switching frequency                                                             | V <sub>IN</sub> = 36 V, 5-V and 3.3-V fixed output options                                          |      | 750    |      |      |
|                           |                                                                                 | V <sub>IN</sub> = 36 V, ADJ output options                                                          |      | 800    |      |      |
| FREQUENCY S               | YNCHRONIZATION AND MODE                                                         |                                                                                                     |      |        |      |      |
| 4                         | Syna fraguency range                                                            | 5-V and 3.3-V fixed output options V <sub>OUT</sub> + V <sub>DROPOUT</sub> < V <sub>IN</sub> < 36 V | 500  |        | 825  | kHz  |
| f <sub>SYNC</sub>         | Sync frequency range                                                            | ADJ output options V <sub>OUT</sub> + V <sub>DROPOUT</sub> <<br>V <sub>IN</sub> < 28 V              | 700  |        | 1100 | KΠZ  |
| D <sub>SYNC</sub>         | Sync input duty cycle range                                                     | 2.3 V < HIGH state input < 5.5 V                                                                    | 25%  |        | 75%  |      |
| V <sub>MODE_HIGH</sub>    | MODE/SYNC input logic HIGH voltage to enter FPWM mode                           |                                                                                                     | 1.5  |        |      | V    |
| $V_{MODE\_LOW}$           | MODE/SYNC input logic LOW voltage to enter AUTO PFM mode                        |                                                                                                     |      |        | 0.4  | V    |
| I <sub>MODE</sub>         | MODE/SYNC leakage current                                                       | V <sub>IN</sub> = 12 V, V <sub>MODE/SYNC</sub> = 3.3 V                                              |      | 1<br>5 |      | μA   |
|                           | MODE transition time to FPWM                                                    | $V_{IN} = 12 \text{ V}, V_{MODE/SYNC} = 12 \text{ V}$                                               |      |        |      |      |
| $t_{MODE}$                | MODE transition time to FPWWI                                                   | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 5 V, I <sub>OUT</sub> = 20 mA                            |      | 300    |      | μs   |
| NIODE                     | PFM                                                                             | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 5 V, I <sub>OUT</sub> = 20 mA                            |      | 300    |      | μο   |
| CURRENT LIMI              | T PROTECTION                                                                    |                                                                                                     |      |        |      |      |
| I <sub>L-HS</sub>         | 0.5-A option high-side switch current limit                                     | Duty cycle approaches 0%                                                                            | 0.94 | 1.35   | 1.6  | Α    |
| I <sub>L-LS</sub>         | 0.5-A option low-side switch current limit                                      |                                                                                                     | 0.5  | 0.625  | 0.75 | Α    |
| I <sub>L-ZC</sub>         | Zero-cross current limit                                                        | MODE/SYNC = logic LOW                                                                               |      | -0.01  |      | Α    |



## **Electrical Characteristics (continued)**

Limits apply over the recommended operating junction temperature range of -40°C to +125°C, unless otherwise stated. Minimum and maximum limits are ensured through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25$ °C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN} = 24 \text{ V}$ .

|                           | PARAMETER                                                               | TEST CONDITIONS                                  | MIN  | TYP  | MAX  | UNIT      |
|---------------------------|-------------------------------------------------------------------------|--------------------------------------------------|------|------|------|-----------|
| I <sub>L-NEG</sub>        | Low-side reverse current limit (positive current ino the SW pin to GND) | MODE/SYNC = logic HIGH                           | 0.5  | 0.8  |      | Α         |
| POWER STAGE               | CHARACTERISTICS                                                         |                                                  |      |      |      |           |
| HS R <sub>DS-ON</sub>     | High-side MOSFET on-resistance                                          |                                                  |      | 220  |      | $m\Omega$ |
| LS R <sub>DS-ON</sub>     | Low-side MOSFET on-resistance                                           |                                                  |      | 200  |      | $m\Omega$ |
| t <sub>ON-MIN</sub>       | Minimum high-side on-time                                               | I <sub>OUT</sub> = 500 mA                        |      | 50   | 80   | ns        |
| t <sub>OFF-MIN</sub>      | Minimum high-side off-time                                              | I <sub>OUT</sub> = 500 mA                        |      | 62   | 100  | ns        |
|                           |                                                                         | 5-V and 3.3-V fixed output options               |      | 93%  |      |           |
| D <sub>MAX</sub>          | Maximum switch duty cycle                                               | ADJ option                                       |      | 91%  |      |           |
|                           |                                                                         | While in frequency foldback                      |      | 97%  |      |           |
| L                         | Integrated inductor - inductance                                        |                                                  |      | 10   |      | μH        |
| L <sub>DCR</sub>          | Integrated inductor - DCR                                               |                                                  |      | 390  |      | mΩ        |
| ENABLE                    |                                                                         |                                                  |      |      |      |           |
| V <sub>EN</sub>           | Enable input threshold voltage                                          | Rising                                           | 1.7  |      | 1.92 | V         |
| V <sub>EN_HYST</sub>      | Enable input threshold hysteresis                                       |                                                  | 0.42 |      | 0.52 | V         |
| V <sub>EN_WAKE</sub>      | Enable input wake-up threshold                                          |                                                  | 0.4  |      |      | V         |
| I <sub>EN</sub>           | Enable pin input current                                                | V <sub>IN</sub> = V <sub>EN</sub> = 12 V         |      | 2.7  |      | μA        |
| VCC REGULAT               | OR                                                                      |                                                  |      |      |      |           |
|                           | Letera al Managha and                                                   | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> < 3.3 V |      | 3.05 |      | .,        |
| $V_{CC}$                  | Internal V <sub>CC</sub> voltage                                        | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> ≥ 3.3V  |      | 3.15 |      | V         |
| V <sub>CC_UVLO</sub>      | Internal V <sub>CC</sub> voltage input UVLO                             | V <sub>IN</sub> rising                           | 2.27 | 2.73 | 3.2  | V         |
| V <sub>CC_UVLO_HYST</sub> | Internal V <sub>CC</sub> voltage input UVLO hysteresis                  | Hysteresis below VCC_UVLO                        | 150  |      | 240  | mV        |
| SOFT START                |                                                                         |                                                  |      |      |      |           |
| t <sub>SS</sub>           | Soft-start time                                                         | Time for V <sub>REF</sub> to ramp from 0% to 90% | 1.8  | 3.5  | 5.5  | ms        |
| t <sub>EN_LV</sub>        | Turnon delay with low V <sub>IN</sub>                                   | V <sub>IN</sub> < 4.2 V                          |      | 4    |      | ms        |
| t <sub>EN</sub>           | Turnon delay                                                            | V <sub>IN</sub> = 12 V                           |      | 0.7  |      | ms        |
| t <sub>W</sub>            | Short circuit wait time (hiccup time)                                   |                                                  |      | 8.0  |      | ms        |
| THERMAL PRO               | TECTION                                                                 |                                                  |      |      |      |           |
| T <sub>SD</sub>           | Thermal shutdown                                                        | Rising threshold                                 |      | 155  |      | °C        |
| T <sub>SD_HYST</sub>      | Thermal shutdown hysteresis                                             |                                                  |      | 15   |      | °C        |



## 7.6 System Characteristics

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                            | TEST CONDITIONS                                                             | MIN | TYP | MAX | UNIT  |  |
|--------------------|--------------------------------------|-----------------------------------------------------------------------------|-----|-----|-----|-------|--|
| OUTPUT VO          | OLTAGE REGULATION 5-V OPTION         |                                                                             |     |     |     |       |  |
|                    |                                      | V <sub>IN</sub> = 24 V, I <sub>OUT</sub> = 0 A, AUTO PFM mode               | xxx | 5   | xxx | V     |  |
|                    |                                      | AUTO PFM mode, I <sub>OUT</sub> = 0 A to xx A                               |     |     | xxx | 0/ /Λ |  |
| V <sub>OUT</sub>   | 5-V option no load accuracy          | AUTO PFM mode, I <sub>OUT</sub> > xx A                                      |     |     | xxx | %/A   |  |
|                    |                                      | V <sub>IN</sub> = 24 V, I <sub>OUT</sub> = 0 A, FPWM mode                   | xxx | 5   | xxx | V     |  |
|                    |                                      | FPWM mode, I <sub>OUT</sub> > xx A                                          |     |     | xxx | %/A   |  |
|                    |                                      | V <sub>IN</sub> = 6 V to 36 V                                               |     |     | xxx | %/V   |  |
| OUTPUT VO          | OLTAGE REGULATION 3.3-V OPTION       |                                                                             |     |     |     |       |  |
|                    |                                      | V <sub>IN</sub> = 24 V, FPWM mode, I <sub>OUT</sub> = 0 A,<br>AUTO PFM mode | xxx | 3.3 | xxx | V     |  |
| V <sub>OUT</sub>   |                                      | AUTO PFM mode, I <sub>OUT</sub> = 0 A to xx A                               | xxx |     |     | %/A   |  |
|                    | 3.3-V option no load accuracy        | AUTO PFM mode, I <sub>OUT</sub> > xx A                                      | xxx |     |     |       |  |
|                    |                                      | V <sub>IN</sub> = 24 V, I <sub>OUT</sub> = 0 A, FPWM mode                   | xxx | 3.3 | xxx | V     |  |
|                    |                                      | FPWM mode, I <sub>OUT</sub> > xx A                                          |     |     | xxx | %/A   |  |
|                    |                                      | V <sub>IN</sub> = 4.5 V to 36 V                                             |     |     | xxx | %/V   |  |
| SUPPLY CU          | JRRENT                               |                                                                             |     |     |     |       |  |
|                    |                                      | V <sub>IN</sub> =12 V, V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 0 A     |     | 23  |     |       |  |
|                    | Input current to the VIN node of the | V <sub>IN</sub> =12 V, V <sub>OUT</sub> = 5 V, I <sub>OUT</sub> = 0 A       | 30  |     | μΑ  |       |  |
| I <sub>Q-VIN</sub> | DC-DC converter while in regulation  | V <sub>IN</sub> =24 V, V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 0 A     |     |     |     |       |  |
|                    |                                      | V <sub>IN</sub> = 24 V, V <sub>OUT</sub> = 5 V, I <sub>OUT</sub> = 0 A      |     |     |     |       |  |
| EFFICIENC          | Y                                    |                                                                             |     |     |     |       |  |
| Efficiency         | Typical efficiency 12-V input        | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 5 V, I <sub>OUT</sub> = 0.5 A    |     | 90% |     |       |  |
| Efficiency         | Typical efficiency 12-V input        | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 0.5 A  |     | 87% |     |       |  |
| Efficiency         | Typical efficiency 24-V input        | V <sub>IN</sub> = 24 V, V <sub>OUT</sub> = 5 V, I <sub>OUT</sub> = 0.5 A    |     | 87% |     |       |  |
| Efficiency         | Typical efficiency 24-V input        | V <sub>IN</sub> = 24 V, V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 0.5 A  |     | 83% |     |       |  |
| Efficiency         | Typical efficiency 24-V input        | V <sub>IN</sub> = 24 V, V <sub>OUT</sub> = 12 V, I <sub>OUT</sub> = 0.5 A   |     | 93% |     |       |  |



## 8 Detailed Description

#### 8.1 Overview

The LMZM23600 is a 4-V to 36-V wide-input voltage range, low quiescent current, high-performance DC-DC module designed specifically for space constrained industrial applications. The device is available in an adjustable output voltage option with 2.5-V to 15-V output range, as well as fixed 5-V and 3.3-V output options. The high level of integration and innovative packaging technology utilized in this nano module makes it possible to design a 5-V or 3.3-V 0.5-A switching converter solution with only an input capacitor, an output capacitor, and 27 mm² of available board space.

## 8.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated

### 8.3 Feature Description

#### 8.3.1 Control Scheme

The LMZM23600 nano module utilizes peak-current-mode-control architecture. This enables the use of wide range of input voltages while maintaining constant switching frequency and good input and output transient response. The device can be used with 5-V, 12-V, or 24-V typical industrial input voltage rail. The short minimum on- and off-times ensure constant frequency regulation over a wide range of input to output voltage conversion ratios. The adjustable (ADJ) output voltage option operates at 1000-kHz switching frequency. The minimum on- and off- times allow for a duty factor window of 5% to 91% at 1000-kHz switching frequency. If the input voltage exceeds approximately 28 V on the ADJ version, the frequency is smoothly reduced from 1000 kHz as a function of input voltage. The switching frequency reduction allows output voltage regulation and the current mode control to operate with a duty factor below 5%. The fixed 5-V and 3.3-V output options operate at 750 kHz nominal switching frequency and the frequency fold back at high input voltage is not active or needed.



The control architecture also uses frequency foldback at low input voltage in order to achieve low dropout voltage, maintaining output regulation as the input voltage falls close to output voltage. The frequency foldback at low input voltage is active for the ADJ as well as the 5-V and 3.3-V output options. The reduction in frequency is smooth and continuous and is activated as the off-time approaches the minimum value. Under these conditions, the LMZM23600 device operates much like a constant off-time converter allowing the maximum duty cycle to reach 97%. This feature allows output voltage regulation with very low dropout.

The LMZM23600 features exceptional conversion efficiency at light load. As the load current is reduced, the LMZM23600 transitions to light-load mode if the MODE/SYNC terminal is pulled low. In light-load mode the device uses diode emulation to reduce the RMS inductor current and the switching frequency is reduced. The fixed voltage versions (3.3-V and 5-V) do not need an external voltage divider connected to FB, which results in saving two components and lower standby current when the load is in standby. As a result, the consumed supply current is only 21  $\mu$ A (typical) with 24-V to 3.3-V conversion and 24  $\mu$ A (typical) with 24-V to 5-V conversion, while the output is regulated with no load.

#### 8.3.2 Soft-Start Function

The LMZM23600 features an internally programmed soft-start time. The soft-start time is fixed internally at about 4 ms and is achieved by ramping the internal reference. The device starts up properly even if there is a voltage present on output before the activation of the LMZM23600. In such cases, there is no switching until the output voltage value programmed by the ramping reference voltage is above the pre-biased output value. Once the pre-biased voltage level is reached by the reference ramp, the switching starts, and the output ramps up smoothly from the pre-biased value up to the final output voltage.

#### 8.3.3 Enable and External UVLO Function

Some applications may require a precision enable or custom input voltage lock-out (UVLO) functionality. Setting up external UVLO based on the application needs would prevent the converter from trying to regulate the output voltage until after the input voltage has reached a desired minimum level. Such function can be used to lower the current demand from the input supply as the supply is still starting up.

The LMZM23600 features a precision enable (EN) input terminal. The EN input logic has two internal thresholds. The first rising threshold is at 0.9V typical. Its purpose is to wake up the internal VCC regulator to bias the internal circuitry. The EN rising threshold to start switching is 1.8V (typical) with 0.5V (typical) hysteresis. A voltage divider from VIN to EN can be used to set the VIN voltage at which the regulator starts the voltage conversion. The EN terminal is rated for up to the input voltage and can be connected directly to VIN for an always-on operation. Pulling the EN pin below 0.4 V puts the LMZM23600 in shutdown mode. In shutdown mode and 12-V input voltage the LMZM23600 only consumes 1.8 µA (typical) of input current.

#### 8.3.4 Current Limit

The LMZM23600 devices features two current limits inside the IC. A coarse high side or peak current limit is provided to protect against faults. The high-side current limit limits the duration of the on-period of the high-side power MOSFET during a given clock cycle. A precision cycle-by-cycle valley current limit prevents excessive average output current. A new switching cycle is not initiated until the inductor current drops below the valley current limit.





Figure 1. Current Limit Operation During Output Short Circuit

Figure 1 shows the response of the LMZM23600 device to a short circuit on the output: The peak current limit prevents excessive peak current while the valley current limit prevents excessive average inductor current. After a small number of cycles, hiccup mode is activated.

### 8.3.5 Hiccup Mode

In order to prevent excessive heating and power consumption under sustained output short circuit conditions, a hiccup mode operation is included in the control logic. If an over current condition is maintained on the output, the LMZM23600 device shuts off both power MOSFETs and waits for a hiccup interval,  $t_W$ , of approximately 8 ms. After the wait period, the device restarts operation beginning with a soft-start time interval.



Figure 2. Hiccup Operation

Figure 2 shows hiccup mode operation: The LMZM23600 attempts to restart periodically, following a hiccup wait interval. If the fault at the output is still present, another hiccup wait interval is initiated, followed by another restart attempt. This sequence continues until the output short circuit is removed. When the output short circuit is removed, the output ramps up during the next restart sequence.



#### 8.3.6 Power Good (PGOOD) Function

The LMZM23600 has a built-in power-good signal presented at the PGOOD terminal. This signal indicates whether the output voltage is within the regulation window. The PGOOD terminal is an open-drain output that requires a pullup resistor to a nominal voltage source of 15 V or less. The absolute maximum PGOOD sink current is 8 mA. Typically, TI recommends a pullup resistor value between 10 k $\Omega$  and 100 k $\Omega$ . Refer to *Electrical* Characteristics for the power-good thresholds and hysteresis for undervoltage and overvoltage detection.

#### 8.3.7 MODE/SYNC Function

#### 8.3.7.1 Forced PWM Mode

When constant frequency operation is more important than light load efficiency, the MODE/SYNC input of the LMZM23600 device must be pulled high or a valid synchronization input must be provided. This activates forced-PWM-mode operation. Once activated, this feature ensures that the switching frequency stays constant across the entire load current range, while operating between the minimum and maximum duty cycle limits. The diode emulation feature is turned off in this mode. This means that the device remains in CCM under light loads. The switching frequency in forced PWM mode is only reduced when the input voltage-to-output voltage ratio results in minimum on-time limitation (ADJ version only) or minimum off-time limitation near dropout.

This feature may be activated and deactivated while the part is regulating without removing the load. This feature activates and deactivates gradually, preventing perturbation of output voltage. When in FPWM mode, a limited reverse current is allowed through the inductor allowing power to pass from the regulators output to its input.

#### 8.3.7.2 Auto PFM Mode

If the MODE/SYNC terminal is held low the LMZM23600 device enables automatic power-saving-mode transition at light load. With high load the LMZM23600 regulates the output using normal PWM operation. When the load is light, the control logic smoothly transitions to PFM operation and diode emulation. In this mode, the high side MOSFET is turned on for one or more pulses to provide energy to the load. The on-time of the high side in this mode depends on the input voltage level and a pre-programmed internal I<sub>PEAK-MIN</sub> current level. The higher the input voltage is, the shorter the on-time is. At this point, there is a longer off-time during which the output would still be in the regulation window because the load is light, and the output is not getting discharged as quickly. The duration of the off-time depends on the load current level. Lighter load results in longer off-time. This mode of operation results in excellent conversion efficiency at very light load. When auto-PFM mode is used, the output voltage at no load is approximately 1% higher than FPWM operation.

#### 8.3.7.3 Dropout Mode

When the input voltage level decreases and approaches the output voltage level, the buck regulator reaches its maximum duty cycle or minimum off-time requirement for each switching cycle. At this point the output is no longer regulated and follows the input voltage minus the voltage drops from V<sub>IN</sub> to V<sub>OLIT</sub>.

In order to maximize the input voltage range for which the output is still regulated, the LMZM23600 features frequency foldback at low input voltage. This operation extends the switching period and, for a given fixed minimum off-time, it prolongs the maximum duty cycle of the regulator. As a result, the output voltage can still be well regulated even as the input voltage level is very close to the output voltage. This feature can be useful for battery applications (maximizing the useful battery range) or in applications where large input voltage variations can be expected.



#### 8.3.7.4 SYNC Operation

It is often desirable to synchronize the switching frequency of multiple regulators in a single system. This technique results in better defined EMI behavior and can reduce the need for capacitance on some power rails. The LMZM23600 MODE/SYNC input allows synchronization to an external clock. The LMZM23600 implements an in-phase locking scheme – the rising edge of the clock signal provided to the input of the LMZM23600 device corresponds to turning on the high-side MOSFET device. This function is implemented using phase locking over a limited frequency range eliminating large glitches upon initial application of an external clock. The clock fed into the LMZM23600 device replaces the internal free-running clock but does not affect frequency foldback operation. The output voltage continues to be well regulated using frequency reduction when duty factors outside of the normal duty cycle range are reached.

The device remains in FPWM mode and operates in CCM for light loads when synchronization input is provided.

The MODE/SYNC function logic always prioritizes the proper regulation of the output voltage. Table 2 summarizes the MODE/SYNC function and the operating switching frequency with various conditions.

Table 2. Switching Frequency and MODE/SYNC Function

| DEVICE                              | SWITCHING FREQUENCY                       |                      |                   |                               |                               |  |  |  |  |
|-------------------------------------|-------------------------------------------|----------------------|-------------------|-------------------------------|-------------------------------|--|--|--|--|
|                                     | MODE/SYNC                                 | LIGHT LOAD           | FULL LOAD         | VIN > 28 V                    | IN DROPOUT MODE               |  |  |  |  |
| ADJ Output                          | Logic LOW = Auto PFM                      | Reduced (save power) | Fixed<br>1000 kHz | Reduced (maintain regulation) | Reduced (maintain regulation) |  |  |  |  |
|                                     | Logic HIGH = FPWM                         | Fixed<br>1000 kHz    | Fixed<br>1000 kHz | Reduced (maintain regulation) | Reduced (maintain regulation) |  |  |  |  |
|                                     | Valid F <sub>SYNC</sub> Input             | F <sub>SYNC</sub>    | F <sub>SYNC</sub> | Reduced (maintain regulation) | Reduced (maintain regulation) |  |  |  |  |
| Fixed                               | Logic LOW = Auto PFM Reduced (save power) |                      | Fixed<br>750 kHz  | Fixed<br>750 kHz              | Reduced (maintain regulation) |  |  |  |  |
| 3.3-V<br>Output<br>or 5-V<br>Output | Logic HIGH = FPWM Fixed 750 kHz           |                      | Fixed<br>750 kHz  | Fixed<br>750 kHz              | Reduced (maintain regulation) |  |  |  |  |
|                                     | Valid F <sub>SYNC</sub> Input             | F <sub>SYNC</sub>    | F <sub>SYNC</sub> | F <sub>SYNC</sub>             | Reduced (maintain regulation) |  |  |  |  |

#### 8.3.8 Thermal Protection

The LMZM23600 monitors its junction temperature ( $T_J$ ) and shuts off if the it gets too hot. The thermal shutdown threshold for the junction is typically 155°C. Both, high-side and low-side power MOSFETs are turned off until the junction temperature has decreased under the hysteresis level, typically 15°C below the shutdown temperature.

Submit Documentation Feedback

Copyright © 2018, Texas Instruments Incorporated



#### 8.4 Device Functional Modes

#### 8.4.1 Shutdown

The LMZM23600 device shuts down most internal circuitry and high-side and low-side power MOSFETs under any of the following conditions:

- 1. EN is low
- 2. VIN is below the falling UVLO threshold
- 3. Junction temperature exceeds T<sub>SD</sub> threshold

The PGOOD flag remains operational with input voltage as low as 1.5 V.

#### 8.4.2 FPWM Operation

If MODE/SYNC is above the  $V_{\text{MODE/SYNC}}$  high threshold or a valid synchronizing is applied to MODE/SYNC, constant frequency operation is maintained across load. The ADJ option of the device folds back the frequency when  $V_{\text{IN}}$  exceeds 28 V typical so that the output voltage can be properly regulated. See Table 2 for all use cases and options. FPWM mode requires negative current be allowed in the inductor if the load is light. If a large negative load is present, operation is halted by a reverse current limit,  $I_{\text{L-NFG}}$ .

## 8.4.3 Auto PFM Mode Operation

If MODE/SYNC is below the  $V_{\text{MODE/SYNC}}$  low threshold, reverse current in the inductor is not allowed. This feature is called diode emulation. While the load is heavy, the regulator uses PWM mode to control the output. If the load is light, the control logic transitions to PFM mode. The switching frequency is reduced, resulting in excellent energy savings while regulation is maintained. Because the frequency is reduced and switching pulses can come in groups, the output voltage ripple can increase slightly. Under this condition, the output ripple can be reduced by increasing the output capacitance.



## 9 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The LMZM23600 device is a step-down nano module, typically used to efficiently convert a high DC input voltage to a lower DC output voltage with a maximum output current of up to 1 A. The following sections describe a simple design procedure for creating a DC-DC converter design with these modules.

## 9.2 Typical Applications

The LMZM23600 module requires very few external components for a complete DC-DC converter design. If the output voltage for the application is 3.3 V or 5 V, the fixed output voltage option of the LMZM23600 device can be used. In such cases, the design is as simple as adding only an input and an output capacitor. The adjustable output voltage version of the device allows the user to set the output voltage between 2.5 V and 15 V with the addition of two feedback resistors to the bill of materials.



Copyright © 2017, Texas Instruments Incorporated

Figure 3. Fixed 5-V or 3.3-V Typical Application Circuit



## **Typical Applications (continued)**



Copyright © 2017, Texas Instruments Incorporated

Figure 4. Adjustable 2.5-V to 15-V Output Typical Application Circuit

#### 9.2.1 Design Requirements

For this design example, use the parameters listed in Table 3 as the input parameters.

**Table 3. Design Parameters** 

| DESIGN PARAMETER     | VALUE            | COMMENT                                                    |
|----------------------|------------------|------------------------------------------------------------|
| Input voltage range  | 8 V to 36 V      | This range covers a typical 12-V or 24-V industrial supply |
| Output voltage       | 5 V              | Fixed or adjustable output voltage can be used             |
| Output current range | No load to 0.5 A |                                                            |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Input Capacitor Selection

The input capacitor selection and placement on the board layout is very important for any buck converter design. This component provides the pulsing high di/dt current every switching cycle and reduces the input voltage ripple seen by the buck converter. Use a good-quality  $10-\mu F$ , 1210 (3225) case size, X5R or X7R ceramic capacitor with sufficient voltage rating on the input of the device. Alternatively, in applications with strict size constraints and more stable input voltage it is possible to use a  $10-\mu F$  1206 (3216) case size or a parallel combination of 2 ×  $4.7~\mu F$ , 0805 (2012), X5R or X7R capacitors. Ceramic capacitors have a DC bias dependence on their effective capacitance and can de-rate their value significantly when used at higher bias voltage. TI recommends ceramic capacitors with  $\geq 50-V$  rating when using the device with a 24-V input supply. Ceramic capacitors with  $\geq 25-V$  rating are recommended when using the device with a 12-V input supply.

Just like with any buck converter, place the input capacitor as close as possible and next to the LMZM23600. Connect the capacitor directly to the VIN (pin 3) and GND (pin 1) terminals of the device. This placement ensures that the area of the high di/dt current loop in the buck converter is kept to a minimum, resulting in the lowest possible inductance in the switching current path. The proper placement of the **input capacitor** in any buck converter helps to keep the **output noise** of the converter to a minimum. See Table 4 for several input capacitor choices.

#### **Table 4. Input Capacitor Selection**

|        |                   |                |            |          | <u> </u> |                     |
|--------|-------------------|----------------|------------|----------|----------|---------------------|
| VALUE  | VOLTAGE<br>RATING | CASE<br>SIZE   | DIELECTRIC | QUANTITY | VENDOR   | PART NUMBER         |
| 10 μF  | 50 V              | 1210<br>(3225) | X7R        | 1        | TDK      | C3225X7R1H106M250AC |
| 10 μF  | 50 V              | 1210<br>(3225) | X7R        | 1        | MuRata   | GRJ32ER71H106KE11   |
| 10 μF  | 50 V              | 1206<br>(3216) | X5R        | 1        | TDK      | C3216X5R1H106K160AB |
| 4.7 μF | 50 V              | 0805<br>(2012) | X5R        | 2        | TDK      | C2012X5R1H475K125AB |

For this design example a single 10-µF, 50-V 1210 X7R capacitor is used.

#### 9.2.2.2 Output Capacitor Selection

TI recommends low-ESR ceramic capacitors for output capacitors. There is a requirement for minimum capacitance on the output of the LMZM23600 in order to ensure stable operation. The minimum output capacitance requirement depends on the output voltage setting. There is also a maximum capacitance value for stability and in order to limit the in-rush supply current. Excessive output capacitance can result in excessive current to be drawn from the input supply during startup. If the overcurrent condition is persistent during start-up, the over current protection of the LMZM23600 can activate and affect the normal output voltage ramp up. In extreme cases, the Hiccup Mode operation can be activated during start-up if the maximum output capacitance is exceeded.

Refer to Table 5 for the minimum, recommended, and maximum output capacitance values for each output voltage. For this example with a 5-V output a 22-µF capacitor can be used.

**Table 5. Output Capacitor** 

| OUTPUT VOLTAGE | MINIMUM<br>OUTPUT CAPACITANCE | RECOMMENDED<br>OUTPUT CAPACITANCE | MAXIMUM<br>OUTPUT CAPACITANCE |
|----------------|-------------------------------|-----------------------------------|-------------------------------|
| 2.5 V          | 47 μF                         | 68 μF                             | 390 μF                        |
| 3.3 V          | 22 μF                         | 33 μF                             | 330 μF                        |
| 5 V            | 15 μF                         | 22 μF                             | 220 μF                        |
| 12 V           | 10 μF                         | 15 μF                             | 200 μF                        |
| 15 V           | 10 μF                         | 15 μF                             | 200 μF                        |

## 9.2.2.3 Feedback Voltage Divider for Adjustable Output Voltage Versions



Copyright © 2017, Texas Instruments Incorporated

Figure 5. Adjustable 2.5 V to 15 V Output Typical Application Circuit



The adjustable version of the LMZM23600 regulates the output voltage such that the FB node voltage is equal to the internal  $V_{REF}$  voltage of 1 V. The output voltage is then set by a feedback voltage divider formed by two external resistors,  $R_{FBT}$  and  $R_{FBB}$ .

$$V_{OUT} = V_{REF} \times \frac{R_{FBB} + R_{FBT}}{R_{FBB}}$$
 (1)

The range of adjustable output voltage is 2.5 V to 15 V.

Choose a value for  $R_{FBT}$  in the  $k\Omega$  range, and calculate the bottom resistor  $R_{FBB}$  using Equation 2:

$$R_{\text{FBB}} = \frac{R_{\text{FBT}}}{\frac{V_{\text{OUT}}}{V_{\text{REF}}}} - 1 \tag{2}$$

For this design example the output voltage is set to 5 V. The fixed 5-V output voltage option of the LMZM23600 can be used without any feedback resistors. If the adjustable output option is used for this design condition, the top feedback resistor  $R_{FBT}$  can be set to 102 k $\Omega$ . The  $R_{FBB}$  value results in 25.5 k $\Omega$ .

#### 9.2.2.4 R<sub>PU</sub> - PGOOD Pull Up Resistor

The PGOOD terminal of the LMZM23600 is an open-drain output. If the application requires a power-good flag, use a  $100\text{-k}\Omega$  pullup resistor from the PGOOD terminal to an external voltage rail. If a power-good function is not necessary, the PGOOD terminal can be left floating.

#### 9.2.2.5 V<sub>IN</sub> Divider and Enable

If the application requires custom input UVLO level higher than the internal UVLO, a voltage divider can be connected from  $V_{IN}$  to the EN terminal to set the turnon threshold.



Figure 6. Enable Divider to Set External UVLO Threshold

Choose the top resistor  $R_{ENB}$  between 10 k $\Omega$  and 50 k $\Omega$  and calculate the  $R_{ENT}$  according to Equation 3.

$$R_{ENT} = \left(\frac{V_{START}}{V_{EN}} - 1\right) \times R_{ENB}$$

$$V_{STOP} = V_{START} \times \left(1 - \frac{V_{EN\_HYST}}{V_{EN}}\right)$$

#### where

- V<sub>START</sub> is the rising input voltage level at which switching starts. Choose this value based on the application requirements.
- V<sub>STOP</sub> is the input voltage at which switching stops
- V<sub>EN</sub> is the rising threshold on EN; see Electrical Characteristics
- V<sub>EN HYST</sub> is the hysteresis on the EN threshold; see Electrical Characteristics

(3)



#### 9.2.3 Application Curves

Unless otherwise stated, the following conditions apply:  $V_{IN} = 24 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ .

## 9.2.3.1 $V_{OUT} = 5 V$



Submit Documentation Feedback

Copyright © 2018, Texas Instruments Incorporated



## 9.2.3.2 $V_{OUT} = 3.3 V$





## 9.2.3.3 $V_{OUT} = 12 V$





## 9.2.3.4 $V_{OUT} = 15 \text{ V}$





#### 9.2.3.5 $V_{OUT} = 2.5 V$



Submit Documentation Feedback

Copyright © 2018, Texas Instruments Incorporated



## 9.3 Do's and Don't's

- Don't: Exceed the absolute maximum ratings of the device.
- Don't: Exceed the ESD ratings of the device.
- Don't: Exceed the recommended operating conditions.
- · Don't: Allow the EN or MODE/SYNC terminals to float.
- Don't: Allow the output voltage to exceed the input voltage, nor go below ground.
- Do: Follow all of the guidelines and/or suggestions found in this data sheet, before committing your design to production.
- Do: Review your designs with TI Application Engineers on the E2E forum.



## 10 Power Supply Recommendations

## 10.1 Supply Voltage Range

The voltage of the input supply must not exceed the absolute maximum ratings and the recommended operating conditions of the LMZM23600.

## 10.2 Supply Current Capability

The input supply must be able to supply the required input current to the LMZM23600 converter. The required input current depends on the application's minimum input voltage, the required maximum output current, the output voltage, and the converter efficiency  $\eta$  for this condition.

$$I_{IN} \ge \frac{V_{OUT} \times I_{OUTMAX}}{V_{INMIN} \times \eta}$$
(4)

As an example, assuming that the adjustable output voltage version of the LMZM23600 is used for a 5-V, 0.5-A output converter design with 12-V minimum input voltage. The conversion efficiency for this condition is about 85 %. The required input current from the supply would be 0.49 A, so an input power supply with  $\geq$  0.5 A current capability would be recommended.

## 10.3 Supply Input Connections

Long input connection cables can cause issues with the normal operation of any buck converter. Some of the issues could be a voltage drop in the input voltage or stability probes because of the added series input inductance.

#### 10.3.1 Voltage Drops

Using long input wires to connect the supply to the input of any converter adds impedance in series with the input supply. This impedance can cause a voltage drop at the VIN pin of the converter when the output of the converter is loaded. If the input voltage is near the minimum input operating voltage for the design, this added voltage drop can cause the converter to drop out or reset. If long wires are used during testing, it is recommended to add some bulk (for example, electrolytic) capacitance at the input of the converter.

#### 10.3.2 Stability

The added inductance of long input cables together with the ceramic (and low ESR) input capacitor can result in an underdamped RLC network at the input of the buck converter. This circuit may cause instability, or overvoltage transients at the VIN pin each time the input supply is cycled on and off. If long wires are used, TI recommends adding some electrolytic bulk capacitance in parallel with the ceramic input capacitor. The ESR of the bulk capacitor improves the damping. Use an electrolytic capacitor with a capacitance at least four times larger than the ceramic input capacitance.

$$C_{BULK} \ge 4 \times C_{CER}$$
 (5)

The required ESR from the bulk capacitor depends on the cable inductance.

$$ESR_{BULK} \ge \sqrt{\frac{L_{CABLE}}{C_{CER}}}$$
 (6)

For example, two cables (one for VIN and one for GND), each 1 meter (approximately 3 feet) long with ~1 mm diameter (18 AWG), placed 1 cm (approximately 0.4 inch) apart forms a rectangular loop resulting in about 1.2  $\mu$ H of inductance. The inductance in this example can be decreased to almost half if the input wires are twisted. Based on a 10- $\mu$ F ceramic input capacitor, the recommended parallel  $C_{BULK}$  is  $\geq$  40  $\mu$ F. Using a 47- $\mu$ F capacitor is sufficient. Based on about 1.2  $\mu$ H of inductance and 10  $\mu$ F of ceramic input capacitance, the recommended ESR of the bulk capacitor is 0.35  $\Omega$  or larger. See *TI User Guide, Simple Success with Conducted EMI for DC-DC Converters* for more details on input filter design.



## 11 Layout

## 11.1 Layout Guidelines

Good board layout is essential for the proper operation of any switching regulator. A poor layout can ruin an otherwise perfect schematic design. The good news is that it is relatively easy to achieve an optimized layout when using a module because some of the critical nodes for the board layout are internal to the device. To have a good layout with this module, the designer should follow these main objectives:

- 1. Minimize the inductance in the switching current path of the converter. The switching current path in the buck converter is formed by the input capacitor and the power switches (for example, MOSFETs). A common mistake in many buck converter layouts is placing the input capacitor far from the IC. This introduces inductance in the switching current path, which leads to high frequency ringing on the switching node, which results in high frequency noise coupled all the way to the output voltage. The input capacitor placement affects the amount of noise on the output in a buck converter. Place the input capacitor as close as possible, right next to the LMZM23600 ensures that the switching current path area is kept to a minimum. This results in the lowest possible inductance in the path of high di/dt current.
- 2. Protect any sensitive nodes in the converter design. The feedback node is usually a sensitive area of the converter and needs to be away from any noise sources. The fixed 5-V and 3.3-V output voltage versions of the LMZM23600 have the feedback resistors internal to the device, and the sensitive node is inside the module. However, if the adjustable option is used, then two feedback resistors are required to set the output voltage. A common mistake in many layouts is placing the divider close to the load, far from the device, and then using a long feedback trace back to the regulator. A long feedback trace can potentially pick up noise from other nearby circuits. TI recommends placing the feedback divider as close as possible to the LMZM23600 device so that the feedback node is as small as possible.
- 3. Provide enough copper for heat dissipation. The board copper provides a thermal resistance path for the heat to flow out of the package and dissipate into the environment. Place a dog-bone shape of ground (GND) copper under the module for proper heat sinking. Also, place thermal vias to provide a heat path to the other board layers. TI recommends an unbroken GND plane or GND area of copper on the top and bottom layers.



## 11.2 Layout Examples



Figure 37. Layout Example With Fixed Output Version



Figure 38. Layout Example With Adjustable Output Version



## 12 Device and Documentation Support

## 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 12.2 Documentation Support

#### 12.2.1 Related Documentation

For related documentation request the following:

AN-1149 Layout Guidelines for Switching Power Supplies

Constructing Your Power Supply – Layout Considerations

AN-1229 Simple Switcher PCB Layout Guidelines (SNVA054)

Using New Thermal Metrics

PowerPAD Made Easy

PowerPAD™ Thermally Enhanced Package

Semiconductor and IC Package Thermal Metrics

AN-2020 Thermal Design By Insight, Not Hindsight

AN-1520 A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages

TI User Guide, Simple Success with Conducted EMI for DC-DC Converters

## 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

MicroSiP, PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Copyright © 2018, Texas Instruments Incorporated



## 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**ADVANCE INFORMATION** 





29-Mar-2018

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5)         | Samples |
|------------------|---------|--------------|--------------------|------|----------------|----------|------------------|---------------|--------------|------------------------------|---------|
| LMZM23600SILR    | PREVIEW | uSiP         | SIL                | 10   | 3000           | TBD      | Call TI          | Call TI       | -40 to 125   | TXN6300EC<br>4J<br>A<br>A 4J |         |
| LMZM23600SILT    | PREVIEW | uSiP         | SIL                | 10   | 250            | TBD      | Call TI          | Call TI       | -40 to 125   | TXN6300EC<br>4J<br>A<br>A 4J |         |
| LMZM23600V3SILR  | PREVIEW | uSiP         | SIL                | 10   | 3000           | TBD      | Call TI          | Call TI       | -40 to 125   | TXN6500EC<br>4L<br>A<br>A 4L |         |
| LMZM23600V3SILT  | PREVIEW | uSiP         | SIL                | 10   | 250            | TBD      | Call TI          | Call TI       | -40 to 125   | TXN6500EC<br>4L<br>A<br>A 4L |         |
| LMZM23600V5SILR  | PREVIEW | uSiP         | SIL                | 10   | 3000           | TBD      | Call TI          | Call TI       | -40 to 125   | TXN6400EC<br>4K<br>A<br>A 4K |         |
| LMZM23600V5SILT  | PREVIEW | uSiP         | SIL                | 10   | 250            | TBD      | Call TI          | Call TI       | -40 to 125   | TXN6400EC<br>4K<br>A<br>A 4K |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



## **PACKAGE OPTION ADDENDUM**

29-Mar-2018

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## MicroSiP™ - 1.578 mm max height

MICRO SYSTEM IN PACKAGE



### NOTES:

MicroSiP is a trademark of Texas Instruments

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Pick and place nozzle Ø 1.1 mm or smaller recommended.

- 4. Location, size and quantity of components are for reference only and could vary.
- 5. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



MICRO SYSTEM IN PACKAGE



NOTES: (continued)

- 6. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).7. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.



MICRO SYSTEM IN PACKAGE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.