





**[LMZ21701](http://www.ti.com/product/lmz21701?qgpn=lmz21701)** SNVS853D –AUGUST 2012–REVISED NOVEMBER 2014

# **LMZ21701 1 A SIMPLE SWITCHER® Nano Module with 17 V Maximum Input Voltage**

**Technical** [Documents](http://www.ti.com/product/LMZ21701?dcmp=dsproject&hqs=td&#doctype2)

[Sample &](http://www.ti.com/product/LMZ21701?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy

- 
- Miniature 3.5 mm x 3.5 mm x 1.75 mm Package 3.3 V, 5 V, or 12 V Input Voltage
- 
- LDO Replacement -40 °C to 125 °C Junction Temperature Range
- <span id="page-0-2"></span>
- Adjustable Output Voltage **<sup>3</sup> Description**
- 
- 
- 
- <span id="page-0-4"></span>Seamless Transition to Power-Save Mode<br>required for basic operation.
- Up to 1000 mA Output Current
- 
- Output Voltage Range 0.9 V to 6 V
- Efficiency up to 95 %
- **1.5 µA Shutdown Current**
- <span id="page-0-5"></span><span id="page-0-0"></span>17 µA Quiescent Current

### <span id="page-0-1"></span>**1 Features 2 Applications**

Tools & **[Software](http://www.ti.com/product/LMZ21701?dcmp=dsproject&hqs=sw&#desKit)** 

- Integrated Inductor  **Point of Load Conversions from**
- 35 mm² [Solution](#page-27-0) Size (Single Sided) Space Constrained Applications
	-

100

Friegrated Compensation<br>Adjustable Soft Start Function The The LMZ21701 SIMPLE SWITCHER® Nano Module • Adjustable Soft Start Function is an easy-to-use step-down DC-DC solution capable of driving up to 1000 mA load in space-constrained Power Good and Enable Pins **• Example 20** applications. Only an input capacitor, an output capacitor, a softstart capacitor, and two resistors are

Support & [Community](http://www.ti.com/product/LMZ21701?dcmp=dsproject&hqs=support&#community)

22

Op to 1000 mA Output Current  $\frac{Quick \text{ links to typical applications: } V_{OUT} = 1.2 \text{ V, } V_{OUT}}{1.8 \text{ V, } V_{OUT} = 2.5 \text{ V, } V_{OUT} = 3.3 \text{ V, } V_{OUT} = 5.0 \text{ V}}$  $\frac{Quick \text{ links to typical applications: } V_{OUT} = 1.2 \text{ V, } V_{OUT}}{1.8 \text{ V, } V_{OUT} = 2.5 \text{ V, } V_{OUT} = 3.3 \text{ V, } V_{OUT} = 5.0 \text{ V}}$  $\frac{Quick \text{ links to typical applications: } V_{OUT} = 1.2 \text{ V, } V_{OUT}}{1.8 \text{ V, } V_{OUT} = 2.5 \text{ V, } V_{OUT} = 3.3 \text{ V, } V_{OUT} = 5.0 \text{ V}}$  $\frac{Quick \text{ links to typical applications: } V_{OUT} = 1.2 \text{ V, } V_{OUT}}{1.8 \text{ V, } V_{OUT} = 2.5 \text{ V, } V_{OUT} = 3.3 \text{ V, } V_{OUT} = 5.0 \text{ V}}$  $\frac{Quick \text{ links to typical applications: } V_{OUT} = 1.2 \text{ V, } V_{OUT}}{1.8 \text{ V, } V_{OUT} = 2.5 \text{ V, } V_{OUT} = 3.3 \text{ V, } V_{OUT} = 5.0 \text{ V}}$  $\frac{Quick \text{ links to typical applications: } V_{OUT} = 1.2 \text{ V, } V_{OUT}}{1.8 \text{ V, } V_{OUT} = 2.5 \text{ V, } V_{OUT} = 3.3 \text{ V, } V_{OUT} = 5.0 \text{ V}}$  $\frac{Quick \text{ links to typical applications: } V_{OUT} = 1.2 \text{ V, } V_{OUT}}{1.8 \text{ V, } V_{OUT} = 2.5 \text{ V, } V_{OUT} = 3.3 \text{ V, } V_{OUT} = 5.0 \text{ V}}$  $\frac{Quick \text{ links to typical applications: } V_{OUT} = 1.2 \text{ V, } V_{OUT}}{1.8 \text{ V, } V_{OUT} = 2.5 \text{ V, } V_{OUT} = 3.3 \text{ V, } V_{OUT} = 5.0 \text{ V}}$  $\frac{Quick \text{ links to typical applications: } V_{OUT} = 1.2 \text{ V, } V_{OUT}}{1.8 \text{ V, } V_{OUT} = 2.5 \text{ V, } V_{OUT} = 3.3 \text{ V, } V_{OUT} = 5.0 \text{ V}}$  $\frac{Quick \text{ links to typical applications: } V_{OUT} = 1.2 \text{ V, } V_{OUT}}{1.8 \text{ V, } V_{OUT} = 2.5 \text{ V, } V_{OUT} = 3.3 \text{ V, } V_{OUT} = 5.0 \text{ V}}$  $\frac{Quick \text{ links to typical applications: } V_{OUT} = 1.2 \text{ V, } V_{OUT}}{1.8 \text{ V, } V_{OUT} = 2.5 \text{ V, } V_{OUT} = 3.3 \text{ V, } V_{OUT} = 5.0 \text{ V}}$  $\frac{Quick \text{ links to typical applications: } V_{OUT} = 1.2 \text{ V, } V_{OUT}}{1.8 \text{ V, } V_{OUT} = 2.5 \text{ V, } V_{OUT} = 3.3 \text{ V, } V_{OUT} = 5.0 \text{ V}}$  $\frac{Quick \text{ links to typical applications: } V_{OUT} = 1.2 \text{ V, } V_{OUT}}{1.8 \text{ V, } V_{OUT} = 2.5 \text{ V, } V_{OUT} = 3.3 \text{ V, } V_{OUT} = 5.0 \text{ V}}$ 

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the datasheet.



#### <span id="page-0-3"></span>**4 Simplified Schematic**

**Efficiency** for  $V_{IN} = 12$  V



## **Table of Contents**





### <span id="page-1-0"></span>**5 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





### <span id="page-2-0"></span>**6 Pin Configuration and Functions**







**Table 1. Pin Functions**



### <span id="page-3-0"></span>**7 Specifications**

#### <span id="page-3-1"></span>**7.1 Absolute Maximum Ratings**

Over operating free-air temperature range (unless otherwise noted) $(1)(2)$ 



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

#### <span id="page-3-2"></span>**7.2 Handling Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

 $(2)$  JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### <span id="page-3-3"></span>**7.3 Recommended Operating Conditions(1)**

Over operating free-air temperature range (unless otherwise noted)



(1) Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications, see the Electrical [Characteristics](#page-4-0) section.

#### <span id="page-3-4"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).

(2) Junction-to-ambient thermal resistance  $(\theta_{JA})$  is based on 4 layer board thermal measurements, performed under the conditions and guidelines set forth in the JEDEC standards JESD51-1 to JESD51-11.  $\theta_{JA}$  varies with PCB copper area, power dissipation, and airflow.



### <span id="page-4-0"></span>**7.5 Electrical Characteristics(1)**

Limits apply over the recommended operating junction temperature (T $_{\rm J}$ ) range of -40 °C to +125 °C, unless otherwise stated. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25 °C$ , and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN} = 12 V$ .



(1) Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate National's Average Outgoing Quality Level (AOQL). (2) Typical numbers are at 25°C and represent the most likely parametric norm.

Copyright © 2012–2014, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNVS853D&partnum=LMZ21701) Feedback* 5

### **Electrical Characteristics[\(1\)](#page-5-1) (continued)**

Limits apply over the recommended operating junction temperature (T $_{\rm J}$ ) range of -40 °C to +125 °C, unless otherwise stated. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25 °C$ , and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN}$  = 12 V.



### <span id="page-5-1"></span>**7.6 Typical Characteristics**

Unless otherwise specified the following conditions apply:  $V_{IN}$  = 12 V, T<sub>A</sub> = 25 °C

<span id="page-5-2"></span><span id="page-5-0"></span>



#### **Typical Characteristics (continued)**





#### <span id="page-7-0"></span>**8 Detailed Description**

#### <span id="page-7-1"></span>**8.1 Overview**

The LMZ21701 SIMPLE SWITCHER® Nano Module is an easy-to-use step-down DC-DC solution capable of driving up to 1000 mA load in space-constrained applications. Only an input capacitor, an output capacitor, a softstart capacitor, and two resistors are required for basic operation. The Nano Module comes in 8-pin DFN footprint package with an integrated inductor. The LMZ21701 architecture is based on DCS-Control™ (Direct Control with Seamless Transition into Power Save Mode). This architecture combines the fast transient response and stability of hysteretic type converters along with the accurate DC output regulation of voltage mode and current mode regulators.

The LMZ21701 architecture uses Pulse Width Modulation (PWM) mode for medium and heavy load requirements and Power Save Mode (PSM) at light loads for high efficiency. In PWM mode the switching frequency is controlled over the input voltage range. The value depends on the output voltage setting and is typically reduced at low output voltages to achieve higher efficiency. In PSM the switching frequency decreases linearly with the load current. Since the architecture of the device supports both operation modes (PWM and PSM) in a single circuit building block, the transition between the modes of operation is seamless with minimal effect on the output voltage.

<span id="page-7-2"></span>

#### **8.2 Functional Block Diagram**



#### <span id="page-8-0"></span>**8.3 Package Construction**

In order to achieve a small solution size the LMZ21701 Nano Module comes in an innovative MicroSiP™ package. The construction consists of a synchronous buck converter IC embedded inside an FR-4 laminate substrate, with a power inductor mounted on top of the substrate material. See [Figure](#page-8-2) 12 and Figure 13 below. The bottom (landing pads) of the package resemble a typical 8-pin DFN package. See the Mechanical drawings at the end of the datasheet for details on the recommended landing pattern and solder paste stencil information.



**Figure 12. LMZ21701 in the SIL0008E Package**

<span id="page-8-1"></span>

<span id="page-8-2"></span>**Figure 13. LMZ21701 Package Construction Cross Section (Illustration Only, Not to Scale)**

### <span id="page-9-0"></span>**8.4 Feature Description**

#### **8.4.1 Input Under Voltage Lockout**

The LMZ21701 features input under voltage lockout (UVLO) circuit. It monitors the input voltage level and prevents the device from switching the power MOSFETs if  $V_{\text{IN}}$  is not high enough. The typical  $V_{\text{IN}}$  UVLO rising threshold is 2.9 V with 180 mV of hysteresis.

#### **8.4.2 Enable Input (EN)**

The enable pin (EN) is weakly pulled down internally through a 400 kΩ resistor to keep EN logic low when the pin is floating. The pull-down resistor is not connected when EN is set high. Once the voltage on the enable pin (EN) is set high the Nano Module will start operation. If EN is set low ( < 0.3 V ) the LMZ21701 will enter shutdown mode. The typical shutdown quiescent current is 1.5 μA.

#### <span id="page-9-1"></span>**8.4.3 Softstart and Tracking Function (SS)**

When EN is set high for device operation the LMZ21701 will start switching after 50 μs delay and the output voltage will start rising. The  $V_{OUT}$  rising slope is controlled by the external capacitor  $C_{SS}$  connected to the softstart (SS) pin. The Nano Module has a 2.9 μA constant current source internally connected to the SS pin to program the softstart time  $T_{SS}$ :

 $T_{SS} = C_{SS} \times 1.25 \text{ V} / 2.9 \text{ }\mu\text{A}$  (1)

The softstart capacitor voltage is reset to zero volts when EN is pulled low and when the thermal protection is active.

If tracking function is desired, the SS pin can be used to track external voltage. If the applied external tracking voltage is between 100 mV and 1.2 V, the FB voltage will follow SS according to the following relationship:

 $V_{FB} = 0.64 \times V_{SS}$  (2)

#### **8.4.4 Power Good Function (PG)**

The LMZ21701 features a power good function which can be used for sequencing of multiple rails. The PG pin is an open-drain output and requires a pull-up resistor  $R_{PG}$  to  $V_{OUT}$  (or any other external voltage less than 7 V). When the Nano Module is enabled and UVLO is satisfied, the power good function starts monitoring the output voltage. The PG pin is kept at logic low if the output has not reached the proper regulation voltage. Refer to the Electrical [Characteristics](#page-4-0) table for the PG voltage thresholds. The PG pin can sink 2 mA of current which sets the minimum limit of the  $R_{PG}$  resistance value:

 $R_{PG-MIN} = V_{PULL-UP} / 2 \text{ mA}$  (3)

The PG pin goes low impedance if the device is disabled or the thermal protection is active.

#### **8.4.5 Output Voltage Setting**

The output voltage of the LMZ21701 is set by a resistive divider from  $V_{OUT}$  to GND, connected to the feedback (FB) pin. The output voltage can be set between 0.9 V and 6 V. The voltage at the FB pin is regulated to 0.8 V. The recommended minimum divider current is 2 μA. This sets a maximum limit on the bottom feedback resistor R<sub>FBB</sub>. Its value should not exceed 400 kΩ. The top feedback resistor R<sub>FBT</sub> can be calculated using the following formula:

 $R_{FBT} = R_{FBB} \times (V_{OUT}/ 0.8 - 1)$  (4)

#### **8.4.6 Output Current Limit and Output Short Circuit Protection**

The LMZ21701 has integrated protection against heavy loads and output short circuit events. Both, the high-side FET and low-side FET have current monitoring circuitry. If the current limit threshold of the high-side FET is reached , the high-side FET will be turned off and the low-side FET will be turned on to ramp down the inductor current. Once the current through the low-side FET has decreased below a safe level, the high-side device will be allowed to turn on again. The actual DC output current depends on the input voltage, output voltage, and switching frequency. Refer to the [Application](#page-13-1) Curves section for more information.



#### **8.4.7 Thermal Protection**

The nano module monitors its junction temperature (Tj) and shuts itself off if the it gets too hot. The thermal shutdown threshold for the junction is typically 160 °C. Both, high-side and low-side FETs are turned off until the junction temperature has decreased under the hysteresis level, typically 30 °C below the shutdown temperature.

#### <span id="page-10-0"></span>**8.5 Device Functional Modes**

#### **8.5.1 PWM Mode Operation**

The LMZ21701 operates in PWM mode when the output current is greater than half the inductor ripple current. The frequency variation in PWM mode is controlled and depends on the V<sub>IN</sub> and V<sub>OUT</sub> settings. Refer to the [Application](#page-13-1) Curves section for switching frequency graphs for several typical output voltage settings. As the load current is decreased and the valley of the inductor current ripple reaches 0 A the device enters PSM operation to maintain high efficiency.

#### **8.5.2 PSM Operation**

Once the load current decreases and the valley of the inductor current reaches 0 A, the LMZ21701 will transition to Power Save Mode of operation. The device will remain in PSM as long as the inductor current is discontinuous. The switching frequency will decrease linearly with the load current. If  $V_{\text{IN}}$  decreases to about 15 % above  $V_{\text{OUT}}$  the device will not enter PSM and will maintain output regulation in PWM mode.

#### <span id="page-10-1"></span>**9 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-10-2"></span>**9.1 Application Information**

The LMZ21701 is a step down DC-to-DC converter. It is used to convert higher DC voltage to a regulated lower DC voltage with maximum load current of 1 A. The following design procedure can be used to select components for the LMZ21701. Alternatively, the WEBENCH® software can be used to select from a large database of components, run electrical simulations, and optimize the design for specific performance. Please go to [webench.ti.com](http://webench.ti.com) to access the WEBENCH<sup>®</sup> tool.

#### <span id="page-10-3"></span>**9.2 Typical Application**

For a quick start, the following component values can be used as a design starting point for several typical output voltage rails and 1 A of output load current.









#### **Typical Application (continued)**



# **Figure 16. External Component Values Figure 17. External Component Values**



# **Figure 18. External Component Values Figure 19. External Component Values**



# $(V_{\text{OUT}} = 2.5 \text{ V})$



# $(V_{\text{OUT}} = 5.0 \text{ V})$

#### **9.2.1 Design Requirements**

The design procedure requires a few typical design parameters. See [Table](#page-11-0) 2 below.

#### **Table 2. Design Parameters**

<span id="page-11-0"></span>

#### <span id="page-11-1"></span>**9.2.2 Detailed Design Procedure**

#### *9.2.2.1 Input Capacitor (CIN)*

Low ESR multi-layer ceramic capacitors (MLCC) are recommended for the input capacitor of the LMZ21701. Using a ≥ 10 µF ceramic input capacitor in ≥ 0805 (2012 metric) case size with 25 V rating typically provides sufficient VIN bypass. Use of multiple capacitors can also be considered. Ceramic capacitors with X5R and X7R temperature characteristics are recommended. These provide an optimal balance between small size, cost, reliability, and performance for applications with limited space. The DC voltage bias characteristics of the capacitors must be considered when selecting the DC voltage rating and case size of these components. The effective capacitance of an MLCC is typically reduced by the DC voltage bias applied across its terminals. Selecting a part with larger capacitance, larger case size, or higher voltage rating can compensate for the capacitance loss due to the DC voltage bias effect. For example, a 10 µF, X7R, 25 V rated capacitor used under 12V DC bias may have approximately 8 µF effective capacitance in a 1210 (3225 metric) case size and about 6 µF in a 1206 (3216 metric) case size. As another example, a 10 µF, X7R, 16 V rated capacitor in a 1210 (3225 metric) case size used at 12 V DC bias may have approximately 5.5 µF effective capacitance. Check the capacitor specifications published by the manufacturer.



#### *9.2.2.2 Output Capacitor (COUT)*

Similarly to the input capacitor, it is recommended to use low ESR multi-layer ceramic capacitors for  $C_{\text{OUT}}$ . Ceramic capacitors with X5R and X7R temperature characteristics are recommended. Use 10 µF or larger value and consider the DC voltage bias characteristics of the capacitor when choosing the case size and voltage rating. For stability, the output capacitor should be in the 10  $\mu$ F – 200  $\mu$ F effective capacitance range.

#### *9.2.2.3 Softstart Capacitor (CSS)*

The softstart capacitor is chosen according to the desired softstart time. As described in the [Softstart](#page-9-1) and [Tracking](#page-9-1) Function section the softstart time  $T_{SS} = C_{SS} \times 1.25 \text{ V} / 2.9 \text{ }\mu\text{A}.$ 

A minimum  $C_{SS}$  value of 1000 pF is required for monotonic  $V_{OUT}$  ramp up.

#### *9.2.2.4 Power Good Resistor* ( $R_{PG}$ )

If the Power Good function is used, a pull up resistor  $R_{PG}$  is necessary from the PG pin to an external pull-up voltage.

The minimum  $R_{PG}$  value is restricted by the pull down current capability of the internal pull down device.  $R_{PG-MIN} = V_{PULL-UP} / 2 \text{ mA}$  (5)

The maximum  $R_{PG}$  value is based on the maximum PG leakage current and the minimum "logic high" level system requirements:

 $R_{PG\text{-}MAX} = (V_{PULL-UP} - V_{LOGIC\text{-}High}) / I_{LKG\_PG}$  (6)

#### *A*.2.2.5 *Feedback Resistors* ( $R_{FBB}$  *and*  $R_{FBT}$ )

The feedback resistors R<sub>FBB</sub> and R<sub>FBT</sub> set the desired output voltage. Choose R<sub>FBB</sub> less than 400 kΩ and calculate the value for  $R_{FBT}$  using the following formula:

 $R_{FBT} = R_{FBB} \times (V_{OUT} / 0.8 - 1)$  (7)

#### <span id="page-13-1"></span>**9.2.3 Application Curves**

<span id="page-13-0"></span>



#### **[LMZ21701](http://www.ti.com/product/lmz21701?qgpn=lmz21701)**







#### *9.2.3.2*  $V_{OUT} = 1.8 V$

<span id="page-15-0"></span>



#### **[LMZ21701](http://www.ti.com/product/lmz21701?qgpn=lmz21701)**



**[www.ti.com](http://www.ti.com)** SNVS853D –AUGUST 2012–REVISED NOVEMBER 2014

**Figure** 42. Line and Load Regulation  $V_{OUT} = 1.8 V$ 

**Figure** 43. **Thermal Derating for**  $\theta_{JA} = 47^{\circ}$ **C/W**  $V_{OUT} = 1.8$  V



#### *9.2.3.3*  $V_{OUT} = 2.5 V$

<span id="page-17-0"></span>



#### **[LMZ21701](http://www.ti.com/product/lmz21701?qgpn=lmz21701)**







#### *9.2.3.4*  $V_{OUT} = 3.3 V$

<span id="page-19-0"></span>



#### **[LMZ21701](http://www.ti.com/product/lmz21701?qgpn=lmz21701)**



**[www.ti.com](http://www.ti.com)** SNVS853D –AUGUST 2012–REVISED NOVEMBER 2014

**Figure 66. Line and Load Regulation**  $V_{OUT} = 3.3$  **V** 



#### *9.2.3.5*  $V_{OUT} = 5.0 V$

<span id="page-21-0"></span>



#### **[LMZ21701](http://www.ti.com/product/lmz21701?qgpn=lmz21701)**



**[www.ti.com](http://www.ti.com)** SNVS853D –AUGUST 2012–REVISED NOVEMBER 2014



SNVS853D –AUGUST 2012–REVISED NOVEMBER 2014 **[www.ti.com](http://www.ti.com)**



#### <span id="page-23-0"></span>**9.3 Do's and Don'ts**

- DO NOT exceed the Absolute [Maximum](#page-3-1) Ratings.
- DO NOT exceed the [Recommended](#page-3-3) Operating Conditions.
- DO NOT exceed the [Handling](#page-3-2) Ratings.
- DO follow the Detailed Design [Procedure](#page-11-1).
- DO follow the PCB Layout [Guidelines](#page-24-1) and Layout [Example.](#page-25-0)
- DO follow the Power Supply [Recommendations.](#page-23-1)
- DO visit the TI E2E [Community](http://e2e.ti.com/support/power_management/simple_switcher/default.aspx) Support Forum to have your questions answered and designs reviewed.

#### <span id="page-23-1"></span>**10 Power Supply Recommendations**

#### <span id="page-23-2"></span>**10.1 Voltage Range**

The voltage of the input supply must not exceed the Absolute [Maximum](#page-3-1) Ratings and the [Recommended](#page-3-3) Operating [Conditions](#page-3-3)(1) of the LMZ21701.

#### <span id="page-23-3"></span>**10.2 Current Capability**

The input supply must be able to supply the required input current to the LMZ21701 converter. The required input current depends on the application's minimum required input voltage  $(V_{IN-MIN})$ , the required output power  $(V_{\text{OUT}} \times I_{\text{OUT-MAX}})$ , and the converter efficiency (η).

#### $I_{IN} = V_{OUT} \times I_{OUT-MAX} / (V_{IN-MIN} \times \eta)$

For example, for a design with 10 V minimum input voltage, 5 V output, and 1.0 A maximum load, considering 90 % conversion efficiency, the required input current is 0.556 A.

#### <span id="page-23-4"></span>**10.3 Input Connection**

Long input connection cables can cause issues with the normal operation of any buck converter.

#### **10.3.1 Voltage Drops**

Using long input wires to connect the supply to the input of any converter adds impedance in series with the input supply. This impedance can cause a voltage drop at the VIN pin of the converter when the output of the converter is loaded. If the input voltage is near the minimum operating voltage, this added voltage drop can cause the converter to drop out or reset. If long wires are used during testing, it is recommended to add some bulk (i.e. electrolytic) capacitance at the input of the converter.

#### **10.3.2 Stability**

The added inductance of long input cables together with the ceramic (and low ESR) input capacitor can result in an under damped RLC network at the input of the Buck converter. This can cause oscillations on the input and instability. If long wires are used, it is recommended to add some electrolytic capacitance in parallel with the ceramic input capacitor. The electrolytic capacitor's ESR will improve the damping.

Use an electrolytic capacitor with  $C_{\text{ELECTROLYTIC}} \geq 4 \times C_{\text{CERAMIC}}$  and  $\text{ESR}_{\text{ELECTROLYTIC}} \approx \sqrt{(L_{\text{CABLE}}/C_{\text{CERAMIC}})}$ 

For example, two cables (one for  $V_{\text{IN}}$  and one for GND), each 1 meter (~3 ft) long with ~1.0 mm diameter (18 AWG), placed 1 cm (~0.4 in) apart will form a rectangular loop resulting in about 1.2 µH of inductance. The inductance in this example can be decreased to almost half if the input wires are twisted. Based on a 22 µF ceramic input capacitor, the recommended parallel C<sub>ELECTROLYTIC</sub> is  $\geq$  88 µF. Using a 100 µF capacitor will be sufficient. The recommended ESR<sub>ELECTROLYTIC</sub>≈ 0.23 Ω or larger, based on about 1.2 µH of inductance and 22 µF of ceramic input capacitance.

See application note [SNVA489C](http://www.ti.com/lit/an/snva489c/snva489c.pdf) for more details on input filter design.

<sup>(1)</sup> Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications, see the Electrical [Characteristics](#page-4-0) section.



#### <span id="page-24-1"></span><span id="page-24-0"></span>**11.1 Layout Guidelines**

The PCB layout is critical for the proper operation of any DC-DC switching converter. Although using modules can simplify the PCB layout process, care should still be taken to minimize the inductance in the high di/dt loops and to protect sensitive nodes. The following guidelines should be followed when designing a board layout with the LMZ21701:

#### **11.1.1 Minimize the High di/dt Loop Area**

The input capacitor, the  $V_{\text{IN}}$  terminal, and the GND terminal of the LMZ21701 form a high di/dt loop. Place the input capacitor as close as possible to the VIN and GND terminals of the module IC. This minimizes the area of the high di/dt loop and results in lower inductance in the switching current path. Lower inductance in the switching current path translates to lower voltage spikes on the internal switch node and lower noise on the output voltage. Make the copper traces between the input capacitor and the VIN and GND terminals wide and short for better current handling and minimized parasitic inductance.

#### **11.1.2 Protect the Sensitive Nodes in the Circuit**

The feedback node is a sensitive circuit which can pick up noise. Make the feedback node as small as possible. This can be achieved by placing the feedback divider as close as possible to the IC. Use thin traces to the feedback pin in order to minimize the parasitic capacitance to other nodes. The feedback network carries very small current and thick traces are not necessary. Another sensitive node to protect is the VOS pin. Use a thin and short trace from the  $V_{OUT}$  terminal of the output capacitor to the VOS pin. The VOS pin is right next to the GND terminal. For very noisy systems, a small (0402 or 0201) 0.1 µF capacitor can be placed from VOS to GND to filter high frequency noise on the VOS line.

#### **11.1.3 Provide Thermal Path and Shielding**

Using the available layers in the PCB can help provide additional shielding and improved thermal performance. Large unbroken GND copper areas provide good thermal and return current paths. Flood unused PCB area with GND copper. Use thermal vias to connect the GND copper between layers.

The required board area for proper thermal dissipation can be estimated using the power dissipation curves for the desired output voltage and the package thermal resistance vs. board area curve. Refer to the power dissipation graphs in the Typical [Characteristics](#page-5-0) section. Using the power dissipation ( $P_{DISS}$ ) for the designed input and output voltage and the max operating ambient temperature  $T_A$  for the application, estimate the required thermal resistance  $R<sub>BLA</sub>$  with the following expression.

#### $R_{\theta JA}$  - required (125 °C - T<sub>A</sub>) /  $P_{\text{DISS}}$  (8)

Then use [Figure](#page-24-2) 80 to estimate the board copper area required to achieve the calculated thermal resistance.

<span id="page-24-2"></span>

SNVS853D –AUGUST 2012–REVISED NOVEMBER 2014 **[www.ti.com](http://www.ti.com)**



#### **Layout Guidelines (continued)**

For example, for a design with 12 V input and 5 V output and 1 A load the power dissipation according to [Figure](#page-5-2) 7 is 0.53 W.

For 85 °C ambient temperature, the R<sub>θJA-REQUIRED</sub> is ≤ (125 °C - 85 °C) / 0.53 W, or ≤ 75 °C/W. Looking at [Figure](#page-24-2) 80 the minimum copper area required to achieve this thermal resistance with a 4-layer board and 70 µm (2 oz) copper is approximately 3 cm².

#### <span id="page-25-0"></span>**11.2 Layout Example**

The following example is for a 4-layer board. Layers 2 and 4 provide additional shielding and thermal path. If a 2 layer board is used, apply the Layer 1 and Layer 3 copper patterns for the top and bottom layers, respectively.



### **Layout Example (continued)**







#### **Layout Example (continued)**

#### **11.2.1 High Density Layout Example for Space Constrained Applications**

#### <span id="page-27-0"></span>*11.2.1.1 35 mm² Solution Size (Single Sided)*

The following layout example uses 0805 case size components for the input and output capacitors and 0402 case size components for the rest of the passives.



**Figure 82. 35 mm² Solution Size (Single Sided)**



### <span id="page-28-0"></span>**12 Device and Documentation Support**

#### <span id="page-28-1"></span>**12.1 Device Support**

Visit the TI E2E [Community](http://e2e.ti.com/support/power_management/simple_switcher/default.aspx) Support Forum to have your questions answered and designs reviewed.

#### <span id="page-28-2"></span>**12.2 Trademarks**

DCS-Control, MicroSiP are trademarks of Texas Instruments. SIMPLE SWITCHER, WEBENCH are registered trademarks of Texas Instruments.

#### <span id="page-28-3"></span>**12.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### <span id="page-28-4"></span>**12.4 Glossary**

#### [SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

### <span id="page-28-5"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGE OUTLINE**

## **SIL0008E MicroSiP - 1.75 mm max height** TM

MICRO SYSTEM IN PACKAGE



NOTES:

MicroSiP is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. Pick and place nozzle  $\varnothing$  1.3  $\,$  mm or smaller recommended.



# **EXAMPLE BOARD LAYOUT**

## **SIL0008E MicroSiP - 1.75 mm max height** TM

MICRO SYSTEM IN PACKAGE



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# **EXAMPLE STENCIL DESIGN**

## **SIL0008E MicroSiP - 1.75 mm max height** TM

MICRO SYSTEM IN PACKAGE



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check<http://www.ti.com/productcontent>for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com 10-Oct-2015

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

### **TAPE AND REEL INFORMATION**





### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Jan-2016



\*All dimensions are nominal



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.



Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated