



Order

Now





**INA317** 

SBOS896-NOVEMBER 2017

# INA317 Micro-Power (50-µA), Zero-Drift, Rail-to-Rail-Out Instrumentation Amplifier

#### Features 1

Texas

INSTRUMENTS

- Low Offset Voltage: 75  $\mu$ V (Maximum), G  $\geq$  100
- Low Drift: 0.3  $\mu$ V/°C, G ≥ 100
- Low Noise: 50 nV/ $\sqrt{Hz}$ . G  $\geq$  100
- High CMRR: 100 dB (Minimum),  $G \ge 10$
- Low Input Bias Current: 200 pA (Maximum)
- Supply Range: 1.8 V to 5.5 V
- Input Voltage: (V–) 0.1 V to (V+) –0.1 V
- Output Range: (V–) 0.05 V to (V+) –0.05 V
- Low Quiescent Current: 50 µA
- Operating Temperature: -40°C to +125°C
- **RFI Filtered Inputs**
- 8-Pin VSSOP Package

#### 2 Applications

- **Bridge Amplifiers**
- ECG Amplifiers
- **Pressure Sensors**
- Medical Instrumentation
- Portable Instrumentation
- Weigh Scales
- Thermocouple Amplifiers
- **RTD Sensor Amplifiers**
- Data Acquisition

## 3 Description

The INA317 is a low-power, precision instrumentation amplifier offering excellent accuracy. The versatile 3operational amplifier design, small size and low power make the INA317 usable in a wide range of portable applications.

A single external resistor sets any gain from 1 to 1000, as defined by the industry-standard gain equation:  $G = 1 + (100 \text{ k}\Omega / \text{R}_G)$ .

The instrumentation amplifier provides low offset voltage (75  $\mu$ V, G  $\geq$  100), excellent offset voltage drift (0.3  $\mu$ V/°C, G ≥ 100) and high common-mode rejection (100 dB at G ≥ 10). The INA317 operates with power supplies as low as 1.8 V (±0.9 V) and a quiescent current of 50 µA, making the device usable in battery-operated systems. Using autocalibration techniques to ensure precision over the extended industrial temperature range, the INA317 device offers low noise density (50 nV/ $\sqrt{Hz}$ ) that extends down to DC.

The INA317 is available in an 8-pin VSSOP surfacemount package and is specified over the  $T_A = -40^{\circ}C$ to +125°C temperature range.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| INA317      | VSSOP (8) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Simplified Schematic**



Copyright © 2017, Texas Instruments Incorporated

NSTRUMENTS

ÈXAS

# **Table of Contents**

| 1 | Feat | tures                            | . 1 |
|---|------|----------------------------------|-----|
| 2 | Арр  | lications                        | . 1 |
| 3 | Des  | cription                         | . 1 |
| 4 | Rev  | ision History                    | . 2 |
| 5 | Pin  | Configuration and Functions      | . 3 |
| 6 | Spe  | cifications                      | . 4 |
|   | 6.1  | Absolute Maximum Ratings         | . 4 |
|   | 6.2  | ESD Ratings                      | . 4 |
|   | 6.3  | Recommended Operating Conditions | . 4 |
|   | 6.4  | Thermal Information              | . 4 |
|   | 6.5  | Electrical Characteristics       | 5   |
|   | 6.6  | Typical Characteristics          | 7   |
| 7 | Deta | ailed Description                | 13  |
|   | 7.1  | Overview                         | 13  |
|   | 7.2  | Functional Block Diagram         | 13  |
|   | 7.3  | Feature Description              | 13  |

|    | 7.4  | Device Functional Modes            | 13              |
|----|------|------------------------------------|-----------------|
| 8  | Арр  | lication and Implementation        | 14              |
|    | 8.1  | Application Information            | 14              |
|    | 8.2  | Typical Application                | 14              |
| 9  | Pow  | ver Supply Recommendations         | 19              |
| 10 | Lay  | out                                | 20              |
|    | 10.1 | Layout Guidelines                  | 20              |
|    | 10.2 | Layout Example                     | 21              |
| 11 | Dev  | ice and Documentation Support      | 22              |
|    | 11.1 | Device Support                     | 22              |
|    | 11.2 | Documentation Support              | 24              |
|    | 11.3 | Trademarks                         | <mark>24</mark> |
|    | 11.4 | Electrostatic Discharge Caution    | 25              |
|    | 11.5 | Glossary                           | 25              |
| 12 |      | chanical, Packaging, and Orderable |                 |
|    | Info | rmation                            | 26              |
|    |      |                                    |                 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES            |
|---------------|----------|------------------|
| November 2017 | *        | Initial release. |



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN  |                                     |                                                                                                                                                       |  | DESCRIPTION |  |
|------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|
| NO.  | 1/0                                 |                                                                                                                                                       |  |             |  |
| 5    | I                                   | Reference input. This pin must be driven by low impedance or connected to ground.                                                                     |  |             |  |
| 1, 8 | —                                   | ain setting pins. For gains greater than 1, place a gain resistor between pins 1 and 8.                                                               |  |             |  |
| 7    | —                                   | Positive supply                                                                                                                                       |  |             |  |
| 4    | _                                   | legative supply                                                                                                                                       |  |             |  |
| 3    | I                                   | Positive input                                                                                                                                        |  |             |  |
| 2    | I                                   | egative input                                                                                                                                         |  |             |  |
| 6    | 0                                   | Dutput                                                                                                                                                |  |             |  |
|      | NO.<br>5<br>1,8<br>7<br>4<br>3<br>2 | NO.         I/O           5         1           1,8         -           7         -           4         -           3         1           2         1 |  |             |  |

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                       | MIN        | MAX        | UNIT |
|---------------------------------------|------------|------------|------|
| Supply voltage                        | 7          |            | V    |
| Analog input voltage <sup>(2)</sup>   | (V–) – 0.3 | (V+) + 0.3 | V    |
| Output short-circuit <sup>(3)</sup>   | Contir     | nuous      |      |
| Operating temperature, T <sub>A</sub> | -40        | 150        | °C   |
| Junction temperature, T <sub>J</sub>  |            | 150        | °C   |
| Storage temperature, T <sub>stg</sub> | -65        | 150        | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input pins are diode-clamped to the power-supply rails. Input signals that can swing more than 0.3 V beyond the supply rails must be current limited to 10 mA or less.

(3) Short-circuit to ground.

#### 6.2 ESD Ratings

|                                            |                                                                                | VALUE | UNIT |
|--------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                                            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 |      |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |
|                                            | Machine model (MM)                                                             | ±200  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|    |                       | MIN | MAX | UNIT |
|----|-----------------------|-----|-----|------|
| VS | Supply voltage        | 1.8 | 5.5 | V    |
|    | Specified temperature | -40 | 125 | °C   |

#### 6.4 Thermal Information

|                       |                                              | INA317      |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGK (VSSOP) | UNIT |
|                       |                                              | 8 PINS      |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 169.5       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 62.7        | °C/W |
| $R_{\thetaJB}$        | Junction-to-board thermal resistance         | 90.3        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 7.6         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 88.7        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _           | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

for  $V_S = 1.8$  V to 5.5 V at  $T_A = 25^{\circ}$ C,  $R_L = 10$  k $\Omega$ ,  $V_{REF} = V_S / 2$ , and G = 1 (unless otherwise noted)

|                  | PARAMETER                                              | TEST CONDITIONS                                                   | MIN        | TYP                                | MAX           | UNIT             |
|------------------|--------------------------------------------------------|-------------------------------------------------------------------|------------|------------------------------------|---------------|------------------|
| NPUT             | ·(1)                                                   | · · · · · · · · · · · · · · · · · · ·                             |            |                                    |               |                  |
| / <sub>osi</sub> | Offset voltage, RTI <sup>(2)</sup>                     |                                                                   |            | ±10 ±25 / G                        | ±75 ±75 / G   | μV               |
|                  |                                                        | vs temperature, $T_A = -40^{\circ}C$ to 125°C                     |            |                                    | ±0.3 ±0.5 / G | μV/°C            |
| PSR              |                                                        | vs power supply,1.8 V $\leq$ V <sub>S</sub> $\leq$ 5.5 V          |            | ±1 ±5 / G                          | ±5 ±15 / G    | μV/V             |
|                  |                                                        | Long-term stability                                               |            | See (3)                            |               |                  |
|                  | Turnon time to specified V <sub>OSI</sub><br>Impedance | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$                     | See Typi   | cal Characteristi                  | cs            |                  |
| Z <sub>IN</sub>  | Differential                                           |                                                                   |            | 100    3                           |               | GΩ∥pF            |
| Z <sub>IN</sub>  | Common-mode                                            |                                                                   |            | 100    3                           |               | GΩ∥pF            |
| V <sub>CM</sub>  | Common-mode voltage range                              | $V_0 = 0 V$                                                       | (V–) + 0.1 |                                    | (V+) – 0.1    | V                |
|                  |                                                        | DC to 60 Hz                                                       |            |                                    |               |                  |
|                  |                                                        | $V_{CM} = (V-) + 0.1 V$<br>to (V+) - 0.1 V, G = 1                 | 80         | 90                                 |               | dB               |
| CMR              | Common-mode rejection                                  | $V_{CM} = (V-) + 0.1 V$<br>to (V+) - 0.1 V, G = 10                | 100        | 110                                |               | dB               |
|                  |                                                        | $V_{CM} = (V-) + 0.1 V$<br>to (V+) - 0.1 V, G = 100,              | 100        | 115                                |               | dB               |
|                  |                                                        | $V_{CM} = (V-) + 0.1 V$<br>to $(V+) - 0.1 V$ , G = 1000           | 100        | 115                                |               | dB               |
| NPUT             | BIAS CURRENT                                           |                                                                   |            |                                    | I             |                  |
| в                | Input bias current                                     |                                                                   |            | ±70                                | ±200          | pА               |
| Б                | vs temperature                                         | $T_A = -40^{\circ}C$ to $125^{\circ}C$                            | Se         | e Figure 26                        |               | pA/°C            |
| OS               | Input offset current                                   |                                                                   |            | ±50                                | ±200          | pА               |
| 03               | vs temperature                                         | $T_A = -40^{\circ}C$ to $125^{\circ}C$                            | Se         | e Figure 28                        |               | pA/°C            |
| NPUT             | VOLTAGE NOISE                                          |                                                                   |            |                                    | I             |                  |
|                  |                                                        | G = 100, R <sub>S</sub> = 0 Ω, f = 10 Hz                          |            | 50                                 |               | nV/√Hz           |
| ₽NI              | Input voltage noise                                    | $G = 100, R_S = 0 \Omega, f = 100 Hz$                             |            | 50                                 |               | nV/√Hz           |
|                  | input renage nelee                                     | $G = 100, R_S = 0 \Omega, f = 1 \text{ kHz}$                      |            | 50                                 |               | nV/√Hz           |
|                  |                                                        | G = 100, $R_S = 0 \Omega$ , f = 0.1 Hz to 10 Hz                   |            | 1                                  |               | $\mu V_{PP}$     |
| N                | Input current noise                                    | f = 10 Hz                                                         |            | 100                                |               | fA/√Hz           |
|                  |                                                        | f = 0.1 Hz to 10 Hz                                               |            | 2                                  |               | рА <sub>РР</sub> |
| GAIN             |                                                        |                                                                   |            |                                    | I             |                  |
| 3                | Gain equation                                          |                                                                   | 1 +        | (100 k $\Omega$ / R <sub>G</sub> ) |               | V/V              |
|                  | Range of gain                                          |                                                                   | 1          |                                    | 1000          | V/V              |
|                  |                                                        | $V_{S} = 5.5 V, (V-) + 100 mV$<br>$\leq V_{O} \leq (V+) - 100 mV$ |            |                                    |               |                  |
|                  | Gain error                                             | G = 1                                                             |            | ±0.01%                             | ±0.1%         |                  |
|                  | Gainenti                                               | G = 10                                                            |            | ±0.05%                             | ±0.25%        |                  |
|                  |                                                        | G = 100                                                           |            | ±0.07%                             | ±0.25%        |                  |
|                  |                                                        | G = 1000                                                          |            | ±0.25%                             | ±0.5%         |                  |
|                  | Gain vs temperature, G = 1                             | $T_A = -40^{\circ}C$ to $125^{\circ}C$                            |            | ±1                                 | ±5            | ppm/°C           |
|                  | Gain vs temperature, G > 1 $^{(4)}$                    | $T_A = -40^{\circ}C$ to $125^{\circ}C$                            |            | ±15                                | ±50           | ppm/°C           |
|                  | Gain nonlinearity                                      | $V_{S} = 5.5 V, (V-) + 100 mV$<br>$\leq V_{O} \leq (V+) - 100 mV$ |            |                                    |               |                  |
|                  | Gain nonlinearity, G = 1 to 1000                       | $R_L = 10 \ k\Omega$                                              |            | 10                                 |               | ppm              |
| OUTP             | UT                                                     |                                                                   |            |                                    |               |                  |
|                  | Output voltage swing from rail                         | $V_{S} = 5.5 V$<br>R <sub>L</sub> = 10 kΩ                         |            | See Figure 29                      | 50            | mV               |
|                  | Capacitive load drive                                  |                                                                   |            | 500                                |               | pF               |

Total  $V_{OS}$ , referred-to-input = ( $V_{OSI}$ ) + ( $V_{OSO}$  / G) RTI = Referred-to-input (1)

(2)

300-hour life test at 150°C demonstrated randomly distributed variation of approximately 1  $\mu\text{V}$ (3)

Does not include effects of external resistor R<sub>G</sub> (4)

Copyright © 2017, Texas Instruments Incorporated

# **Electrical Characteristics (continued)**

for  $V_S = 1.8$  V to 5.5 V at  $T_A = 25^{\circ}$ C,  $R_L = 10$  k $\Omega$ ,  $V_{REF} = V_S$  / 2, and G = 1 (unless otherwise noted)

|      | PARAMETER                        | TEST CONDITIONS                                                 | MIN  | TYP    | MAX   | UNIT |
|------|----------------------------------|-----------------------------------------------------------------|------|--------|-------|------|
| SC   | Short-circuit current            | Continuous to common                                            |      | -40, 5 |       | mA   |
| FREG | QUENCY RESPONSE                  |                                                                 |      |        |       |      |
|      |                                  | G = 1                                                           |      | 150    |       | kHz  |
|      |                                  | G = 10                                                          |      | 35     |       | kHz  |
|      | Bandwidth, –3 dB                 | G = 100                                                         |      | 3.5    |       | kHz  |
|      |                                  | G = 1000                                                        |      | 350    |       | Hz   |
| 00   |                                  | $V_{S} = 5 V, V_{O} = 4-V \text{ step}, G = 1$                  |      | 0.16   |       | V/µs |
| SR   | Slew rate                        | $V_{\rm S} = 5 \text{ V}, V_{\rm O} = 4\text{-V}$ step, G = 100 |      | 0.05   |       | V/µs |
|      | 0 111 11 0 0 0 0 0               | V <sub>STEP</sub> = 4 V, G = 1                                  |      | 50     |       | μS   |
| ts   | Settling time to 0.01%           | V <sub>STEP</sub> = 4 V, G = 100                                |      | 400    |       | μS   |
|      |                                  | V <sub>STEP</sub> = 4 V, G = 1                                  |      | 60     |       | μS   |
| ts   | Settling time to 0.001%          | V <sub>STEP</sub> = 4 V, G = 100                                |      | 500    |       | μS   |
|      | Overload recovery                | 50% overdrive                                                   |      | 75     |       | μS   |
| REFE | ERENCE INPUT                     | · · · ·                                                         |      |        | ·     |      |
|      | R <sub>IN</sub>                  |                                                                 |      | 300    |       | kΩ   |
|      | Voltage range                    |                                                                 | V–   |        | V+    | V    |
| POW  | ER SUPPLY                        | · · · ·                                                         |      |        |       |      |
|      | N/ 10                            | Single voltage range                                            | 1.8  |        | 5.5   | V    |
|      | Voltage range                    | Dual voltage range                                              | ±0.9 |        | ±2.75 | V    |
|      |                                  | $V_{IN} = V_S / 2$                                              |      | 50     | 75    | μA   |
| lq   | Quiescent current vs temperature | $T_A = -40^{\circ}C$ to 125°C                                   |      |        | 80    | μA   |
| темі | PERATURE RANGE                   | · · · · ·                                                       |      |        | 4     |      |
|      | Specified temperature range      |                                                                 | -40  |        | 125   | °C   |
|      | Operating temperature range      |                                                                 | -40  |        | 150   | °C   |



#### 6.6 Typical Characteristics

at T<sub>A</sub> = 25°C, V<sub>S</sub> = 5 V, R<sub>L</sub> = 10 kΩ, V<sub>REF</sub> = midsupply, and G = 1, (unless otherwise noted)



## **Typical Characteristics (continued)**







## **Typical Characteristics (continued)**





**ISTRUMENTS** 

ÈXAS

## **Typical Characteristics (continued)**



10



#### **Typical Characteristics (continued)**



**STRUMENTS** 

EXAS

## **Typical Characteristics (continued)**

at  $T_A = 25^{\circ}C$ ,  $V_S = 5$  V,  $R_L = 10$  k $\Omega$ ,  $V_{REF} =$  midsupply, and G = 1, (unless otherwise noted)





## 7 Detailed Description

#### 7.1 Overview

The INA317 is a monolithic instrumentation amplifier (INA) based on the precision zero-drift OPA333 (operational amplifier) core. The INA317 integrates laser-trimmed resistors to ensure excellent common-mode rejection and low gain error. The combination of the zero-drift amplifier core and the precision resistors allows this device to achieve outstanding DC precision and is designed for 3.3-V and 5-V industrial applications.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

The INA317 is a low-power, zero-drift instrumentation amplifier that offers accuracy. The versatile threeoperational-amplifier design and small size makes the amplifier designed for a wide range of applications. Zerodrift chopper circuitry provides DC specifications. A single external resistor sets any gain from 1 to 10,000. The INA317 is laser trimmed for high common-mode rejection (100 dB at G  $\geq$  100). Typically, the INA317 operates with power supplies as low as 1.8 V and quiescent current of 50 µA.

#### 7.4 Device Functional Modes

#### 7.4.1 Internal Offset Correction

INA317 internal operational amplifiers use an autocalibration technique with a time-continuous 350-kHz operational amplifier in the signal path. The amplifier is zero-corrected every 8 µs using a proprietary technique. Upon power up, the amplifier requires approximately 100 µs to achieve specified VOS accuracy. This design has no aliasing or flicker noise.

#### 7.4.2 Input Common-Mode Range

The linear input voltage range of the input circuitry of the INA317 is from approximately 0.1 V below the positive supply voltage to 0.1 V above the negative supply. However, as a differential input voltage causes the output voltage to increase, the output voltage swing of amplifiers A1 and A2 limits the linear input range. As a result, the linear common-mode input range is related to the output voltage of the complete amplifier. This behavior depends on supply voltage; see Figure 20.

Input overload conditions can produce an output voltage that appears normal. For example, if an input overload condition drives the input amplifiers to the respective positive output swing limit, the difference voltage measured by the output amplifier is approximately zero. The output of the INA317 is approximately 0 V even though the inputs are overloaded.

#### Copyright © 2017, Texas Instruments Incorporated



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The INA317 measures small differential voltage with high common-mode voltage that develops between the noninverting and inverting input. The high input impedance makes the INA317 designed for a wide range of applications. The ability to set the reference pin to adjust the functionality of the output signal offers additional flexibility that is practical for multiple configurations.

#### 8.2 Typical Application

Figure 32 shows the basic connections required for operation of the INA317 device. Good layout practice mandates the use of bypass capacitors placed close to the device pins as shown.

The output of the INA317 device is referred to the output reference (REF) pin, which is normally grounded. This connection must be low-impedance to ensure good common-mode rejection. Although 15  $\Omega$  or less of stray resistance is tolerated while maintaining specified CMRR, small stray resistances of tens of ohms in series with the REF pin causes noticeable degradation in CMRR.



Figure 32. Basic Connections



#### **Typical Application (continued)**

#### 8.2.1 Design Requirements

The device is configured to monitor the input differential voltage when the gain of the external resistor  $R_G$  sets the input signal. The output signal references to the REF pin. The most common application is where the output is referenced to ground when no input signal is present by connecting the REF pin to ground. When the input signal increases, the output voltage at the OUT pin increases.

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Setting the Gain

A single external resistor ( $R_G$ ) that is connected between pins 1 and 8 sets the gain of the INA317. The value of  $R_G$  is selected according to Equation 1:

$$G = 1 + (100 \text{ k}\Omega / \text{R}_{G})$$

(1)

Table 1 lists several commonly-used gains and resistor values. The 100 k $\Omega$  in Equation 1 is a result of the sum of the two internal feedback resistors (A<sub>1</sub> and A<sub>2</sub>.) These on-chip resistors are laser trimmed to accurate absolute values. The accuracy and temperature coefficient of these resistors are included in the gain accuracy and drift specifications of the INA317 device.

The stability and temperature drift of the external gain setting resistor ( $R_G$ ) also affects gain. The contribution of  $R_G$  to gain accuracy and drift is inferred from the gain in Equation 1. Low resistor values required for high gain make wiring resistance important. Sockets add to the wiring resistance and contribute additional gain error (possibly an unstable gain error) in gains of approximately 100 or greater. To ensure stability, avoid parasitic capacitance of more than a few picofarads at the  $R_G$  connections. Careful matching of any parasitics on  $R_G$  pins maintains optimal CMRR over frequency.

| DESIRED GAIN | R <sub>G</sub> (Ω) | <b>NEAREST</b> 1% R <sub>G</sub> (Ω) |
|--------------|--------------------|--------------------------------------|
| 1            | NC <sup>(1)</sup>  | NC                                   |
| 2            | 100 k              | 100 k                                |
| 5            | 25 k               | 24.9 k                               |
| 10           | 11.1 k             | 11 k                                 |
| 20           | 5.26 k             | 5.23 k                               |
| 50           | 2.04 k             | 2.05                                 |
| 100          | 1.01 k             | 1 k                                  |
| 200          | 502.5              | 499                                  |
| 500          | 200.4              | 200                                  |
| 1000         | 100.1              | 100                                  |

#### Table 1. Commonly-Used Gains and Resistor Values

(1) NC denotes no connection. When using the SPICE model, the simulation does not converge unless a resistor is connected to the R<sub>G</sub> pins; use a large resistor value.

#### 8.2.2.2 Internal Offset Correction

The INA317 device internal operational amplifiers use an autocalibration technique with a time-continuous 350kHz operational amplifier in the signal path. The amplifier is zero-corrected every 8  $\mu$ s using a proprietary technique. At power-up, the amplifier requires approximately 100  $\mu$ s to achieve specified V<sub>OS</sub> accuracy. This design has no aliasing or flicker noise.

#### 8.2.2.3 Offset Trimming

Most applications require no external offset adjustment. However, apply a voltage to the REF pin to make adjustments if necessary. Figure 33 shows an optional circuit for trimming the output offset voltage. The voltage applied to REF pin is added at the output. The operational amplifier buffer provides low impedance at the REF pin to preserve good common-mode rejection.





Copyright © 2017, Texas Instruments Incorporated

#### Figure 33. Optional Trimming of Output Offset Voltage

#### 8.2.2.4 Noise Performance

The autocalibration technique used by the INA317 device results in reduced low-frequency noise, typically only 50 nV/ $\sqrt{\text{Hz}}$  (G = 100). The spectral noise density is shown in Figure 8. Low-frequency noise of the INA317 device is approximately 1  $\mu$ V<sub>PP</sub> measured from 0.1 Hz to 10 Hz (G = 100).

#### 8.2.2.5 Input Bias Current Return Path

The input impedance of the INA317 device is extremely high(approximately 100 G $\Omega$ .) However, a path must be provided for the input bias current of the inputs. This input bias current is typically ±70 pA. High-input impedance means that this input bias current changes very little with varying input voltage.

For proper operation, input circuitry must provide a path for the input bias current. Figure 34 shows various provisions for an input bias current path. Without a bias current path, the inputs float to a potential that exceeds the common-mode range of the INA317 device, and the input amplifiers saturate. If the differential source resistance is low, the bias current return path connects to one input (see the thermocouple example in Figure 34). With higher source impedance, using two equal resistors provides a balanced input with possible advantages of lower input offset voltage as a result of bias current and better high-frequency common-mode rejection.





Copyright © 2017, Texas Instruments Incorporated

#### Figure 34. Providing an Input Common-Mode Current Path

#### 8.2.2.6 Input Common-Mode Range

The linear input voltage range of the input circuitry of the INA317 device is from approximately 0.1 V below the positive supply voltage to 0.1 V above the negative supply. As a differential input voltage causes the output voltage to increase, however, the linear input range is limited by the output voltage swing of amplifiers  $A_1$  and  $A_2$ . The linear common-mode input range is related to the output voltage of the complete amplifier. This behavior depends on supply voltage(see Figure 20 to Figure 23 in the *Typical Characteristics* section.)

Input overload conditions can produce an output voltage that appears normal. For example, if an input overload condition drives both input amplifiers to the respective positive output swing limit, the difference voltage measured by the output amplifier is near zero. The output of the INA317 is near 0 V even though both inputs are overloaded.

#### 8.2.2.7 Operating Voltage

The INA317 operates over a power-supply range of 1.8 V to 5.5 V ( $\pm$ 0.9 V to  $\pm$ 2.75 V). Supply voltages higher than 7 V (absolute maximum) can permanently damage the device. Parameters that vary over supply voltage or temperature are shown in the *Typical Characteristics* section of this data sheet.

#### 8.2.2.8 Low Voltage Operation

The INA317 device operates on power supplies as low as  $\pm 0.9$  V. Most parameters vary only slightly throughout this supply voltage range; see the *Typical Characteristics* section. Operation at very low supply voltage requires careful attention to ensure that the input voltages remain within the linear range. Voltage swing requirements of internal nodes limit the input common-mode range with low power supply voltage. Figure 20 to Figure 23 show the range of linear operation for various supply voltages and gains.

#### 8.2.2.9 Single-Supply Operation

The INA317 device can be used on single power supplies of 1.8 V to 5.5 V. Figure 35 shows a basic singlesupply circuit. The output REF pin is connected to midsupply. Zero differential input voltage demands an output voltage of midsupply. Actual output voltage swing is limited to approximately 50 mV more than ground when the load is referred to ground as shown. Figure 29 shows how the output voltage swing varies with output current.

TEXAS INSTRUMENTS

With single-supply operation,  $V_{IN+}$  and  $V_{IN-}$  must be 0.1 V more than ground for linear operation. For instance, the inverting input cannot connect to ground to measure a voltage that is connected to the noninverting input.

To show the issues affecting low voltage operation, see Figure 35. Figure 35 shows the INA317 device operating from a single 3-V supply. A resistor in series with the low side of the bridge ensures that the bridge output voltage is within the common-mode range of the amplifier inputs.



Copyright © 2017, Texas Instruments Incorporated

(1)  $R_1$  creates proper common-mode voltage only for low-voltage operation; see Single-Supply Operation.

#### Figure 35. Single-Supply Bridge Amplifier

#### 8.2.2.10 Input Protection

The input pins of the INA317 device are protected with internal diodes that are connected to the power-supply rails. These diodes clamp the applied signal to prevent the signal from damaging the input circuitry. If the input signal voltage exceeds the power supplies by more than 0.3 V, the input signal current must be limited to less than 10 mA to protect the internal clamp diodes. Limit the current with a series input resistor. Some signal sources are inherently current limited and do not require limiting resistors.



#### 8.2.3 Application Curves



## 9 Power Supply Recommendations

The minimum power supply voltage for INA317 is 1.8 V and the maximum power supply voltage is 5.5 V. For optimum performance, 3.3 V to 5 V is recommended. TI recommends adding a bypass capacitor at the input to compensate for the layout and power supply source impedance.



## 10 Layout

#### 10.1 Layout Guidelines

TI recommends paying attention to good layout practices. Keep traces short and use a printed-circuit-board (PCB) ground plane with surface-mount components placed as close to the device pins as possible. Place a 0.1- $\mu$ F bypass capacitor as close as possible the supply pins. Apply these guidelines throughout the analog circuit to improve performance and reduce electromagnetic interference (EMI) susceptibility.

Instrumentation amplifiers vary in the susceptibility to radio-frequency interference (RFI). RFI is identified as a variation in offset voltage or DC signal levels with changes in the interfering RF signal. The INA317 device is designed to minimize susceptibility to RFI by incorporating passive RC filters with an 8-MHz corner frequency at the  $V_{IN+}$  and  $V_{IN-}$  inputs. As a result, the INA317 device demonstrates low sensitivity compared to previous generation devices. However, strong RF fields can cause varied offset levels and may require additional shielding.



#### 10.2 Layout Example



Copyright © 2017, Texas Instruments Incorporated

Figure 40. INA317 Layout



## **11** Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 TINA-TI (Free Download Software)

#### Using TINA-TI SPICE-Based Analog Simulation Program With The INA317

TINA is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully functional version of the TINA software, preloaded with a library of macromodels in addition to a range of both passive and active models. It provides all the conventional DC, transient, and frequency domain analysis of SPICE as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways.

Virtual instruments offer users the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

Figure 41 and Figure 42 show example TINA-TI circuits for the INA317 device that can be used to develop, modify, and assess the circuit design for specific applications. Links to download these simulation files are given below.

#### NOTE

These files require that either the TINA software (from DesignSoft) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.



## **Device Support (continued)**



(1) The following link launches the TI logarithmic amplifiers web page: Logarithmic Amplifier Products Home Page

- (2) Temperature compensation of logging transistors is not shown.
- (3) For monolithic logarithmic amplifiers (such as LOG112 or LOG114), see the link in Note 1.

# Figure 41. Low-Power Log Function Circuit for Portable Battery-Powered Systems (Example Glucose Meter)

To download a compressed file that contains the TINA-TI simulation file for this circuit, click the following link: Log Circuit.



#### **Device Support (continued)**



Copyright © 2017, Texas Instruments Incorporated

RWa, RWb, RWc, and RWd simulate wire resistance. These resistors are included to show the 4-wire sense technique immunity to line mismatches. This method assumes the use of a 4-wire RTD.

#### Figure 42. 4-Wire, 3-V Conditioner for a PT100 RTD With Programmable Gain Acquisition System

To download a compressed file that contains the TINA-TI simulation file for this circuit, click the following link: PT100 RTD.

#### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For related documentation see the following:

- Precision, Low-Noise, Rail-to-Rail Output, 36-V, Zero-Drift Operational Amplifiers
- 50 μV VOS, 0.25 μV/°C, 35 μA CMOS OPERATIONAL AMPLIFIERS Zerø-Drift Series
- 4ppm/°C, 100 μA, SOT23-6 SERIES VOLTAGE REFERENCE
- Circuit Board Layout Techniques

## 11.3 Trademarks

All trademarks are the property of their respective owners.



## **11.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Jan-2018

## **PACKAGING INFORMATION**

| Orderable Device | Status  | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| INA317IDGKR      | PREVIEW | VSSOP        | DGK     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 1317           |         |
| INA317IDGKT      | PREVIEW | VSSOP        | DGK     | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 1317           |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Jan-2018

DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated