











**ESDS312, ESDS314** 

SLVSEG9B-MAY 2018-REVISED SEPTEMBER 2018

# ESDS312, ESDS314 Data-Line Surge and ESD Protection Diode Array

#### **Features**

- IEC 61000-4-2 Level 4 ESD Protection
  - ±30-kV Contact Discharge
  - ±30-kV Air Gap Discharge
- IEC 61000-4-4 EFT Protection
  - 80 A (5/50 ns)
- IEC 61000-4-5 Surge Protection
  - 25 A (8/20 μs)
  - Low Surge Clamping Voltage 6.5 V at 25 A lpp
- IO Capacitance:
  - 4.5 pF (Typical)
- DC Breakdown Voltage: 5.5 V (Minimum)
- Ultra Low Leakage Current: 5 nA (Typical)
- Supports High Speed Interfaces up to 5 Gbps
- Industrial Temperature Range: -40°C to +125°C
- Easy Flow-Through Routing Package (ESDS312)

# **Applications**

- **End Equipment** 
  - **Ethernet Switches**
  - Access Points
  - Gateways
  - **Printers**
  - DVR and NVR
- Interfaces
  - Ethernet 10/100/1000 Mbps
  - **USB 2.0**
  - GPIO

# 3 Description

The ESDS314, ESDS312 devices are unidirectional TVS ESD protection diode array for Ethernet, USB and general purpose data line surge protection up to 25 A (8/20 μs) . The ESDS314, ESDS312 devices are rated to dissipate ESD strikes at the maximum level specified in the IEC 61000-4-2 international standard (Level 4).

The devices features a 4.5-pF IO capacitance per channel making it ideal for protecting high-speed interfaces such as Ethernet 10/100/1000, USB 2.0 and GPIO. The low dynamic resistance and low clamping voltage ensure system level protection against transient events.

The ESDS314, ESDS312 devices are offered in the industry standard 5-Pin SOT23 packages.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE              | BODY SIZE (NOM)              |
|-------------|----------------------|------------------------------|
| ESDS314     | SOT23 (5)            | 2.9 mm x 1.6 mm x<br>1.25 mm |
| ESDS312     | SOT23 (5); 2 NC pins | 2.9 mm x 1.6 mm x<br>1.25 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Typical Application Schematic





# **Table of Contents**

| 1 | Features 1                            |    | 7.3 Feature Description                              |    |
|---|---------------------------------------|----|------------------------------------------------------|----|
| 2 | Applications 1                        | _  | 7.4 Device Functional Modes                          |    |
| 3 | Description 1                         | 8  | Application and Implementation                       |    |
| 4 | Revision History2                     |    | 8.1 Application Information                          | 9  |
| 5 | Pin Configuration and Functions 3     |    | 8.2 Typical Application                              | 9  |
| 6 | Specifications4                       | 9  | Power Supply Recommendations                         | 11 |
| - | 6.1 Absolute Maximum Ratings          | 10 | Layout                                               | 11 |
|   | 6.2 ESD Ratings -JEDEC Specifications |    | 10.1 Layout Guidelines                               | 11 |
|   | 6.3 ESD Ratings - IEC Specifications  |    | 10.2 Layout Example                                  | 11 |
|   | 6.4 Recommended Operating Conditions  | 11 | Device and Documentation Support                     | 12 |
|   | 6.5 Thermal Information               |    | 11.1 Receiving Notification of Documentation Updates | 12 |
|   | 6.6 Electrical Characteristics5       |    | 11.2 Community Resources                             | 12 |
|   | 6.7 Typical Characteristics           |    | 11.3 Trademarks                                      | 12 |
| 7 | Detailed Description 8                |    | 11.4 Electrostatic Discharge Caution                 | 12 |
| • | 7.1 Overview 8                        |    | 11.5 Glossary                                        | 12 |
|   | 7.2 Functional Block Diagram          | 12 | Mechanical, Packaging, and Orderable Information     | 12 |
|   | 7.2 I unctional block biogram         |    |                                                      |    |

# 4 Revision History

| Cł | hanges from Revision A (July 2018) to Revision B     | Pag |
|----|------------------------------------------------------|-----|
| •  | Changed from Advanced Information to Production Data |     |
|    |                                                      |     |
| Cł | hanges from Original (May 2018) to Revision A        | Pag |
| •  | Changed from Product Preview to Advance Information  |     |



# 5 Pin Configuration and Functions



# **Pin Functions for ESDS312**

| F    | PIN |      | DESCRIPTION                                                                        |  |  |  |
|------|-----|------|------------------------------------------------------------------------------------|--|--|--|
| NAME | NO. | TYPE | DESCRIPTION                                                                        |  |  |  |
| I/O1 | 4   | 1/0  | Sugge/FCD protected channels. Connect to the lines being protected                 |  |  |  |
| I/O2 | 5   | I/O  | Surge/ESD protected channels. Connect to the lines being protected.                |  |  |  |
| GND  | 2   | GND  | Ground. Connect to ground.                                                         |  |  |  |
| NC   | 1   | NC   | Not connected; Used for optional straight-through routing. Can be left floating or |  |  |  |
| NC   | 3   | NC   | grounded                                                                           |  |  |  |

#### **Pin Functions for ESDS314**

| PIN  |     | TYPE | DESCRIPTION                                                          |  |  |
|------|-----|------|----------------------------------------------------------------------|--|--|
| Name | No. | ITPE | DESCRIPTION                                                          |  |  |
| I/O1 | 1   |      |                                                                      |  |  |
| I/O2 | 3   | 1/0  | Course/FCD restanted sharpels. Coursest to the lines hairs and stand |  |  |
| I/O3 | 4   | I/O  | Surge/ESD protected channels. Connect to the lines being protected.  |  |  |
| I/O4 | 5   |      |                                                                      |  |  |
| GND  | 2   | GND  | Ground. Connect to ground                                            |  |  |



# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                               |                                | MIN | MAX | UNIT |
|-----------------------------------------------|--------------------------------|-----|-----|------|
| IEC 61000-4-4<br>Electrical Fast<br>Transient | Peak Power at 25 °C            |     | 80  | А    |
| IEC 61000-4-5                                 | Peak Power at 25 °C            |     | 170 | W    |
| Surge (t <sub>p</sub> 8/20 µs                 | Peak Current at 25 °C          |     | 25  | Α    |
| T <sub>A</sub>                                | Operating free-air temperature | -40 | 125 | °C   |
| T <sub>stg</sub>                              | Storage temperature            | -65 | 155 | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings -JEDEC Specifications

|                    | -                       |                                                                               | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatio discharge | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001, allpins <sup>(1)</sup> | ±2500 | W    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specificationJESD22-C101, all pins (2)  | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. [Following sentence optional; see the wiki.] Manufacturing with less than 500-V HBM is possible with the necessary precautions. [Following sentence optional; see the wiki.] Pins listed as ±WWW V and/or ±XXX V may actually have higher performance.

# 6.3 ESD Ratings - IEC Specifications

|                    |                         |                                           | VALUE  | UNIT |
|--------------------|-------------------------|-------------------------------------------|--------|------|
| M                  | Floatroatatic disabores | IEC 61000-4-2 Contact Discharge, all pins | ±30000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | IEC 61000-4-2 Air Discharge, all pins     | ±30000 | V    |

#### 6.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                | MIN | NOM MAX | UNIT |
|----------------|--------------------------------|-----|---------|------|
| $V_{IN}$       | Input voltage                  | 0   | 3.6     | ٧    |
| T <sub>A</sub> | Operating Free Air Temperature | -40 | 125     | °C   |

#### 6.5 Thermal Information

|                        |                                              | ESDS312      | ESDS314      |      |
|------------------------|----------------------------------------------|--------------|--------------|------|
|                        | THERMAL METRIC (1)                           | DBV (SOT-23) | DBV (SOT-23) | UNIT |
|                        |                                              | 5 PINS       | 5 PINS       |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 163.9        | 127.6        | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 113.4        | 78.9         | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 76.9         | 43.9         | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 59.8         | 24.5         | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter | 76.8         | 43.7         | °C/W |
| R <sub>θ</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A          | N/A          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. [Following sentence optional; see the wiki.] Manufacturing with less than 250-V CDM is possible with the necessary precautions. [Following sentence optional; see the wiki.] Pins listed as ±YYY V and/or ±ZZZ V may actually have higher performance.



#### 6.6 Electrical Characteristics

At TA = 25°C unless otherwise noted

|                      | PARAMETER                                        | TEST CONDITIONS                                                                          | MIN | TYP  | MAX  | UNIT |
|----------------------|--------------------------------------------------|------------------------------------------------------------------------------------------|-----|------|------|------|
| V <sub>RWM</sub>     | Reverse stand-off voltage                        | I <sub>IO</sub> < 500 nA, across operating temperature range                             |     |      | 3.6  | V    |
| I <sub>LEAKAGE</sub> | Leakage current at 3.6 V                         | V <sub>IO</sub> = 3.6 V, Any IO pin to GND                                               |     | 5    | 50   | nA   |
| V <sub>BRF</sub>     | Breakdown voltage, IO to GND (1)                 | I <sub>IO</sub> = 1 mA                                                                   | 4.5 |      | 7.5  | V    |
| V <sub>FWD</sub>     | Forward Voltage, GND to IO                       | I <sub>IO</sub> = 1 mA                                                                   |     | 0.8  |      | V    |
| V <sub>HOLD</sub>    | Holding Voltage, IO to GND (2)                   | I <sub>IO</sub> = 1 mA                                                                   |     | 5    |      | V    |
| V <sub>CLAMP</sub>   |                                                  | I <sub>PP</sub> = 1 A, Any IO pin to GND                                                 |     | 5    |      | V    |
| V <sub>CLAMP</sub>   |                                                  | I <sub>PP</sub> = 12 A, Any IO pin to GND                                                |     | 5.6  |      | V    |
| V <sub>CLAMP</sub>   | 0.000                                            | I <sub>PP</sub> = 25 A, Any IO pin to GND                                                |     | 6.5  |      | V    |
| V <sub>CLAMP</sub>   | Surge Clamping voltage, t <sub>p</sub> = 8/20 μs | I <sub>PP</sub> = 1 A, GND to any IO pin                                                 |     | 1    |      | V    |
| V <sub>CLAMP</sub>   |                                                  | I <sub>PP</sub> = 12 A, GND to any IO pin                                                |     | 2.1  |      | V    |
| V <sub>CLAMP</sub>   |                                                  | I <sub>PP</sub> = 25 A, GND to any IO pin                                                |     | 3.6  |      | V    |
| V <sub>CLAMP</sub>   | TI D Olemaia a Vallana I de 100 a a              | I <sub>PP</sub> = 16 A, Any IO pin to GND                                                |     | 5.5  |      | V    |
| V <sub>CLAMP</sub>   | TLP Clamping Voltage, t <sub>p</sub> = 100 ns    | I <sub>PP</sub> = 16 A, GND to any IO pin                                                |     | 2.2  |      | V    |
| C <sub>LINE</sub>    | Line capacitance, Any IO to GND                  | $V_{IO} = 0 \text{ V}, V_{p-p} = 30 \text{ mV}, f = 1 \text{ MHz}$                       |     | 4.5  | 5.5  | pF   |
| $\Delta C_{LINE}$    | Variation of line capacitance                    | C <sub>LINE1</sub> - C <sub>LINE2</sub> , V <sub>IO</sub> = 0 V, Vp-p = 30 mV, f = 1 MHz |     | 0.05 | 0.1  | pF   |
| C <sub>CROSS</sub>   | Line-to-line capacitance                         | V <sub>IO</sub> = 0V, V <sub>rms</sub> = 30 mV, f = 1 MHz                                |     | 2.25 | 2.75 | pF   |

<sup>(1)</sup> VBRF and VBRR are defined as the voltage obtained at 1 mA when sweeping the voltage up, before the device latches into the snapback state

<sup>(2)</sup> VHOLD is defined as the voltage when 1 mA is applied, after the device has successfully latched into the snapback state.

# TEXAS INSTRUMENTS

# 6.7 Typical Characteristics



Submit Documentation Feedback

Copyright © 2018, Texas Instruments Incorporated



# **Typical Characteristics (continued)**



Copyright © 2018, Texas Instruments Incorporated

Product Folder Links: ESDS312 ESDS314



# 7 Detailed Description

#### 7.1 Overview

The ESDS314, ESDS312 devices are unidirectional ESD Protection Diode with a low capacitance. These devices can dissipate high surge currents upto 25 A (8/20 µs) and ESD strikes above the maximum level specified by the IEC 61000-4-2 International Standard. The low capacitance makes this device ideal for protecting high-speed signal interfaces such as Ethernet 10/100/1000 Mbps and general purpose high speed data lines.

# 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 IEC 61000-4-4 EFT Protection

The I/O pins of ESDS314 and ESDS312 can withstand surge events (IEC 61000-4-5, 8/20  $\mu$ s waveform) up to 25 A and 170 W. These devices also provide ESD protection up to  $\pm 30$ -kV contact and  $\pm 30$ -kV air gap per IEC 61000-4-2 standard. The I/O pins can withstand an electrical fast transient burst of up to 80 A (IEC 61000-4-4 5/50 ns waveform, 4 kV with 50- $\Omega$  impedance). The capacitance between each I/O pin to ground is 4.5 pF (typical) and 5.5 pF (maximum). This device supports data rates up to 1 Gbps.

The reverse DC breakdown voltage of each I/O pin is a minimum of 4.5 V. This ensures that sensitive equipment is protected from surges above the reverse standoff voltage of 3.6 V. The I/O pins feature an ultra-low leakage current of 100 nA (maximum) with a bias of 3.6 V. This device features an industrial operating range of –40°C to +125°C.

#### 7.4 Device Functional Modes

The ESDS314, ESDS312 devices are a passive integrated circuit that triggers when voltages are above  $V_{BRF}$  or below 0.7 V. During ESD events, voltages as high as  $\pm 30$  kV (air) can be directed to ground via the internal diode network. When the voltages on the protected line fall below the trigger levels of ESDS314, ESDS312 (usually within a few nano-seconds) the devices reverts to passive.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The ESDS314, ESDS312 devices are diode type TVS which is used to provide a path to ground for dissipating surge and ESD events on high-speed signal lines between a human interface connector and a system. As the current from surge or ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low  $R_{\rm DYN}$  of the triggered TVS holds this voltage,  $V_{\rm CLAMP}$ , to a safe level for the protected IC.

# 8.2 Typical Application



Figure 13. ESDS314 Protecting the Ethernet 1Gbps Interface

#### 8.2.1 Design Requirements

A typical operation for the ESDS314 would be protecting a high speed dataline similar to one shown in Figure 13. In this example, the ESDS314 is protecting an Ethernet PHY's data lines that has a nominal operating voltage of 3.6 V. Many of the Ethernet interfaces that connect to long cables require protection against  $\pm 1$  kV surge test through a 42- $\Omega$  coupling resistor and a 0.5  $\mu$ F capacitor, equaling roughly 24 A of surge current. Without any input protection, if a surge event is caused by lightning, coupling, ringing, or any other fault condition, this input voltage will rise to hundreds of volts for multiple microseconds, harming the device.

For Ethernet 1000Base-T (1Gbps), application design parameters listed in Table 1 are known.

**Table 1. Design Parameters** 

| DESIGN PARAMETER                             | VALUE      |
|----------------------------------------------|------------|
| Signal range on differential data line pairs | 0 to 3.6 V |
| Operating frequency                          | 125 MHz    |



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Signal Range

The ESDS314 has 4 identical surge protection channels with each channel supporting a signal range of 0 to 3.6 V. The device will work well with any Ethernet PHY that drives the single ended voltage on the data line up to a 3.6 V.

#### 8.2.2.2 Operating Frequency

The ESDS314 has a capacitance of 4.5 pF (typical) and can support the 125 MHz operation of Ethernet 1000Base-T application

#### 8.2.3 Application Curves



Figure 14. Differential Insertion Loss vs. Frequency



# 9 Power Supply Recommendations

The ESDS314, ESDS312 devices are passive ESD devices and there is no need to power it. Take care not to violate the recommended I/O specification (0 V to 3.6 V) to ensure the device functions properly.

# 10 Layout

# 10.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer must minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- · Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

### 10.2 Layout Example



Figure 15. Layout Example for 4-channel Device



# 11 Device and Documentation Support

#### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

26-Sep-2018

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| ESDS312DBVR      | ACTIVE | SOT-23       | DBV     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   |                | Samples |
| ESDS314DBVR      | ACTIVE | SOT-23       | DBV     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   |                | Samples |
| PESDS314DBVT     | ACTIVE | SOT-23       | DBV     | 5    | 250     | TBD                        | Call TI          | Call TI            | -40 to 125   |                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

26-Sep-2018

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2018

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device Device | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ESDS312DBVR   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ESDS314DBVR   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 25-Sep-2018



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ESDS312DBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |  |
| ESDS314DBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073253/P





SMALL OUTLINE TRANSISTOR



# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated