

SLVSBW9B-APRIL 2013-REVISED JANUARY 2014

# LOW-VOLTAGE MOTOR DRIVER IC

Check for Samples: DRV8832-Q1

# **FEATURES**

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following **Results:** 
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C4B
- H-Bridge Voltage-Controlled Motor Driver
  - Drives DC Motor, One Winding of a Stepper Motor, or Other Actuators/Loads
  - Efficient PWM Voltage Control for Constant Motor Speed With Varying Supply Voltages
  - Low MOSFET On-Resistance: HS + LS 450 mΩ
- 1-A Maximum DC/RMS or Peak Drive Current
- 2.75-V to 6.8-V Operating Supply Voltage Range

- 300-nA (Typical) Sleep Mode Current
- **Reference Voltage Output** ٠
- **Current Limit Circuit**
- **Fault Output** •
- Thermally Enhanced Surface Mount Packages

### APPLICATIONS

- **Battery-Powered:** 
  - Printers
  - Toys
  - Robotics \_
  - Cameras \_
  - Phones
- Small Actuators, Pumps, etc.

# DESCRIPTION

The DRV8832-Q1 provides an integrated motor driver solution for battery-powered toys, printers, and other lowvoltage or battery-powered motion control applications. The device has one H-bridge driver, and can drive one DC motor or one winding of a stepper motor, as well as other loads like solenoids. The output driver block consists of N-channel and P-channel power MOSFET's configured as an H-bridge to drive the motor winding.

Provided with sufficient PCB heatsinking, the DRV8832-Q1 can supply up to 1-A of DC/RMS or peak output current. It operates on power supply voltages from 2.75 V to 6.8 V.

To maintain constant motor speed over varying battery voltages while maintaining long battery life, a PWM voltage regulation method is provided. An input pin allows programming of the regulated voltage. A built-in voltage reference output is also provided.

Internal protection functions are provided for over current protection, short circuit protection, under voltage lockout and overtemperature protection.

The DRV8832-Q1 also provides a current limit function to regulate the motor current during conditions like motor startup or stall, as well as a fault output pin to signal a host processor of a fault condition.

The DRV8832-Q1 is available in tiny 3-mm x 3-mm 10-pin MSOP package with PowerPAD<sup>™</sup> (Eco-friendly: RoHS & no Sb/Br).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

# DRV8832-Q1

#### SLVSBW9B-APRIL 2013-REVISED JANUARY 2014

| ORDERING INFORMATION <sup>(1)</sup> |                        |             |                          |                     |  |  |  |  |  |  |
|-------------------------------------|------------------------|-------------|--------------------------|---------------------|--|--|--|--|--|--|
| T <sub>A</sub>                      | PACKAGE <sup>(2)</sup> | )           | ORDERABLE PART<br>NUMBER | TOP-SIDE<br>MARKING |  |  |  |  |  |  |
| 40°C to 125°C                       |                        | Reel of 250 | DRV8832QDGQRQ1           | 8832Q               |  |  |  |  |  |  |
| -40°C to 125°C                      | PowerPAD™ (MSOP) - DGQ | Tube of 80  | DRV8832QDGQQ1            | 8832Q               |  |  |  |  |  |  |

For the most current packaging and ordering information, see the Package Option Addendum at the end of this document, or see the TI (1) web site at www.ti.com.

(2)Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

> This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

80

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **DEVICE INFORMATION**

#### **Functional Block Diagram**



ÈXAS

www.ti.com

2



#### www.ti.com

#### Table 1. TERMINAL FUNCTIONS

| NAME   | PIN | I/O <sup>(1)</sup> | DESCRIPTION              | EXTERNAL COMPONENTS<br>OR CONNECTIONS                                              |
|--------|-----|--------------------|--------------------------|------------------------------------------------------------------------------------|
| GND    | 5   | -                  | Device ground            |                                                                                    |
| VCC    | 4   | -                  | Device and motor supply  | Bypass to GND with a 0.1-µF (minimum) ceramic capacitor.                           |
| IN1    | 9   | I                  | Bridge A input 1         | Logic high sets OUT1 high                                                          |
| IN2    | 10  | I                  | Bridge A input 2         | Logic high sets OUT2 high                                                          |
| VREF   | 8   | 0                  | Reference voltage output | Reference voltage output                                                           |
| VSET   | 7   | I                  | Voltage set input        | Input voltage sets output regulation voltage                                       |
| FAULTn | 6   | OD                 | Fault output             | Open-drain output driven low if fault condition present                            |
| OUT1   | 3   | 0                  | Bridge output 1          | Connect to motor winding                                                           |
| OUT2   | 1   | 0                  | Bridge output 2          | Connect to motor winding                                                           |
| ISENSE | 2   | IO                 | Current sense resistor   | Connect current sense resistor to GND.<br>Resistor value sets current limit level. |

(1) Directions: I = input, O = output, OZ = tri-state output, OD = open-drain output, IO = input/output



DGQ PACKAGE

## ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup>

|                  |                                                      | VALUE                 | UNIT     |
|------------------|------------------------------------------------------|-----------------------|----------|
| VCC              | Power supply voltage range                           | -0.3 to 7             | V        |
|                  | Input pin voltage range                              | –0.5 to 7             | V        |
|                  | Peak motor drive output current <sup>(3)</sup>       | Internally limited    | A        |
|                  | Continuous motor drive output current <sup>(3)</sup> | 1                     | A        |
|                  | Continuous total power dissipation                   | See Dissipation Ratin | gs table |
| TJ               | Operating virtual junction temperature range         | -40 to 150            | °C       |
| T <sub>stg</sub> | Storage temperature range                            | -60 to 150            | °C       |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

(3) Power dissipation and thermal limits must be observed.



### THERMAL INFORMATION

|                    |                                                             | DRV8832-Q1 |       |
|--------------------|-------------------------------------------------------------|------------|-------|
|                    | THERMAL METRIC <sup>(1)</sup>                               | DGQ        | UNITS |
|                    |                                                             | 10 PINS    |       |
| θ <sub>JA</sub>    | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 69.3       |       |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 63.5       |       |
| θ <sub>JB</sub>    | Junction-to-board thermal resistance <sup>(4)</sup>         | 51.6       | 0000  |
| τιΨ                | Junction-to-top characterization parameter <sup>(5)</sup>   | 1.5        | °C/W  |
| ΨЈВ                | Junction-to-board characterization parameter <sup>(6)</sup> | 23.2       |       |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | 9.5        |       |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                  |                                                           | MIN  | NOM MAX | UNIT |
|------------------|-----------------------------------------------------------|------|---------|------|
| V <sub>CC</sub>  | Motor power supply voltage range                          | 2.75 | 6.8     | V    |
| I <sub>OUT</sub> | Continuous or peak H-bridge output current <sup>(1)</sup> | 0    | 1       | А    |

(1) Power dissipation and thermal limits must be observed.



www.ti.com

# ELECTRICAL CHARACTERISTICS

 $V_{CC}$  = 2.75 V to 6.8 V,  $T_A$  = -40°C to 125°C (unless otherwise noted)

| PARAMETER           |                                                        | TEST CONDITIONS                                                                                      | MIN       | TYP   | MAX      | UNIT |
|---------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------|-------|----------|------|
| POWER S             | UPPLIES                                                |                                                                                                      |           |       |          |      |
| Ivcc                | VCC operating supply current                           | $V_{CC} = 5 V$                                                                                       |           | 1.4   | 2        | mA   |
| IVCCQ               | VCC sleep mode supply current                          | V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C                                                         |           | 0.3   | 1        | μA   |
|                     | VCC undervoltage lockout                               | V <sub>CC</sub> rising                                                                               |           | 2.575 | 2.75     |      |
| V <sub>UVLO</sub>   | voltage                                                | V <sub>CC</sub> falling                                                                              |           | 2.47  |          | V    |
| LOGIC-LE            | VEL INPUTS                                             | · · · · ·                                                                                            |           |       |          |      |
| V <sub>IL</sub>     | Input low voltage                                      |                                                                                                      |           | 0.    | 25 x VCC | V    |
| V <sub>IH</sub>     | Input high voltage                                     |                                                                                                      | 0.5 x VCC |       |          | V    |
| I <sub>IL</sub>     | Input low current                                      | V <sub>IN</sub> = 0                                                                                  | -10       |       | 10       | μA   |
| I <sub>IH</sub>     | Input high current                                     | V <sub>IN</sub> = 3.3 V                                                                              |           |       | 50       | μA   |
| LOGIC-LE            | VEL OUTPUTS (FAULTn)                                   |                                                                                                      |           |       |          |      |
| V <sub>OL</sub>     | Output low voltage                                     | $V_{CC} = 5 V, I_{OL} = 4 mA^{(1)}$                                                                  |           | 0.5   |          | V    |
| H-BRIDGE            | FETS                                                   |                                                                                                      |           |       |          |      |
|                     |                                                        | V <sub>CC</sub> = 5 V, I <sub>O</sub> = 0.8 A, T <sub>J</sub> = 125°C                                |           | 340   | 450      |      |
| R <sub>DS(ON)</sub> | HS FET on resistance                                   | $V_{CC} = 5 \text{ V}, \text{ I}_{O} = 0.8 \text{ A}, \text{ T}_{\text{J}} = 25^{\circ}\text{C}$     |           | 250   |          | mΩ   |
| D                   |                                                        | $V_{CC} = 5 \text{ V}, \text{ I}_{O} = 0.8 \text{ A}, \text{ T}_{\text{J}} = 125^{\circ}\text{C}$    |           | 270   | 360      |      |
| R <sub>DS(ON)</sub> | LS FET on resistance                                   | $V_{CC} = 5 \text{ V}, \text{ I}_{O} = 0.8 \text{ A}, \text{ T}_{\text{J}} = 25^{\circ}\text{C}$     |           | 200   |          | mΩ   |
| I <sub>OFF</sub>    | Off-state leakage current                              |                                                                                                      | -20       |       | 20       | μA   |
| MOTOR D             | RIVER                                                  |                                                                                                      |           |       |          |      |
| t <sub>R</sub>      | Rise time                                              | $V_{CC} = 3 V$ , load = 4 $\Omega$                                                                   | 50        |       | 300      | ns   |
| t <sub>F</sub>      | Fall time                                              | $V_{CC} = 3 V$ , load = 4 $\Omega$                                                                   | 50        |       | 300      | ns   |
| f <sub>SW</sub>     | Internal PWM frequency                                 |                                                                                                      |           | 44.5  |          | kHz  |
| PROTECT             | ION CIRCUITS                                           |                                                                                                      |           |       |          |      |
| I <sub>OCP</sub>    | Overcurrent protection trip level                      |                                                                                                      | 1.3       |       | 3        | А    |
| t <sub>OCP</sub>    | OCP deglitch time                                      |                                                                                                      |           | 2     |          | μs   |
| T <sub>TSD</sub>    | Thermal shutdown temperature                           | Die temperature <sup>(1)</sup>                                                                       | 150       | 160   | 180      | °C   |
| VOLTAGE             | CONTROL                                                |                                                                                                      |           |       |          |      |
| V <sub>REF</sub>    | Reference output voltage                               |                                                                                                      | 1.235     | 1.285 | 1.335    | V    |
| $\Delta V_{LINE}$   | Line regulation                                        | $V_{CC} = 3.3 \text{ V to 6 V}, V_{OUT} = 3 \text{ V}^{(1)}$<br>$I_{OUT} = 500 \text{ mA}$           |           | ±1    |          | %    |
| $\Delta V_{LOAD}$   | Load regulation                                        | $V_{CC} = 5 \text{ V}, V_{OUT} = 3 \text{ V}$<br>$I_{OUT} = 200 \text{ mA to } 800 \text{ mA}^{(1)}$ |           | ±1    |          | %    |
| CURRENT             |                                                        |                                                                                                      |           |       |          |      |
| V <sub>ILIM</sub>   | Current limit sense voltage                            |                                                                                                      | 160       | 200   | 240      | mV   |
| t <sub>ILIM</sub>   | Current limit fault deglitch time                      |                                                                                                      |           | 275   |          | ms   |
| R <sub>ISEN</sub>   | Current limit set resistance (external resistor value) |                                                                                                      | 0         |       | 1        | Ω    |

(1) Not production tested.

TEXAS INSTRUMENTS

SLVSBW9B-APRIL 2013-REVISED JANUARY 2014



#### FUNCTIONAL DESCRIPTION

#### **Power Supervisor**

The DRV8832 is capable of entering a low-power sleep mode by bringing both of the INx control inputs logic low. The outputs will be disabled Hi-Z.

In order to exit the sleep mode, bring either or both of the INx inputs logic high. This will enable the H-bridges. When exiting the sleep mode, the FAULTn pin will pulse low.

#### **PWM Motor Driver**

The DRV8832-Q1 contains an H-bridge motor driver with PWM voltage-control circuitry with current limit circuitry. A block diagram of the motor control circuitry is shown below.

FXAS

**NSTRUMENTS** 



Figure 3. Motor Control Circuitry

#### **Bridge Control**

The IN1 and IN2 control pins enable the H-bridge outputs. The following table shows the logic:

| IN1 | IN2 | OUT1 | OUT2 | Function    |
|-----|-----|------|------|-------------|
| 0   | 0   | Z    | Z    | Sleep/coast |
| 0   | 1   | L    | Н    | Reverse     |
| 1   | 0   | Н    | L    | Forward     |
| 1   | 1   | Н    | Н    | Brake       |

#### Table 2. H-Bridge Logic

When both bits are zero, the output drivers are disabled and the device is placed into a low-power sleep state. The current limit fault condition (if present) is also cleared. Note that when transitioning from either brake or sleep mode to forward or reverse, the voltage control PWM starts at zero duty cycle. The duty cycle slowly ramps up to the commanded voltage. This can take up to 12 ms to go from sleep to 100% duty cycle. Because of this, high-speed PWM signals cannot be applied to the IN1 and IN2 pins. To control motor speed, use the VSET pin as described below.

Because of the sleep mode functionality described previously, when applying an external PWM to the DRV8832-Q1, hold one input logic high while applying a PWM signal to the other. If the logic input is held low instead, then the device will cycle in and out of sleep mode, causing the FAULTn pin to pulse low on every sleep mode exit.

#### Voltage Regulation

The DRV8832-Q1 provides the ability to regulate the voltage applied to the motor winding. This feature allows constant motor speed to be maintained even when operating from a varying supply voltage such as a discharging battery.

The DRV8832-Q1 uses a pulse-width modulation (PWM) technique instead of a linear circuit to minimize current consumption and maximize battery life.



SLVSBW9B-APRIL 2013-REVISED JANUARY 2014

The circuit monitors the voltage difference between the output pins and integrates it, to get an average DC voltage value. This voltage is divided by 4 and compared to the VSET pin voltage. If the averaged output voltage (divided by 4) is lower than VSET, the duty cycle of the PWM output is increased; if the averaged output voltage (divided by 4) is higher than VSET, the duty cycle is decreased.

During PWM regulation, the H-bridge is enabled to drive current through the motor winding during the PWM on time. This is shown in the diagram below as case 1. The current flow direction shown indicates the state when IN1 is high and IN2 is low.

Note that if the programmed output voltage is greater than the supply voltage, the device will operate at 100% duty cycle and the voltage regulation feature will be disabled. In this mode the device behaves as a conventional H-bridge driver.

During the PWM off time, winding current is re-circulated by enabling both of the high-side FETs in the bridge. This is shown as case 2 below.



Figure 4. Voltage Regulation

#### Reference Output

The DRV8832-Q1 includes a reference voltage output that can be used to set the motor voltage. Typically for a constant-speed application, VSET is driven from VREF through a resistor divider to provide a voltage equal to 1/4 the desired motor drive voltage.

For example, if VREF is connected directly to VSET, the voltage will be regulated at 5.14 V. If the desired motor voltage is 3 V, VREF should be 0.75 V. This can be obtained with a voltage divider using 53 k $\Omega$  from VREF to VSET, and 75 k $\Omega$  from VSET to GND.



(1)

SLVSBW9B-APRIL 2013-REVISED JANUARY 2014

## **Current Limit**

A current limit circuit is provided to protect the system in the event of an overcurrent condition, such as what would be encountered if driving a DC motor at start-up or with an abnormal mechanical load (stall condition).

The motor current is sensed by monitoring the voltage across an external sense resistor. When the voltage exceeds a reference voltage of 200 mV for more than approximately 3  $\mu$ s, the PWM duty cycle is reduced to limit the current through the motor to this value. This current limit allows for starting the motor while controlling the current.

If the current limit condition persists for some time, it is likely that a fault condition has been encountered, such as the motor being run into a stop or a stalled condition. An overcurrent event must persist for approximately 275 ms before the fault is registered. After approximately 275 ms, a fault signaled to the host by driving the FAULTn signal low. Operation of the motor driver will continue.

The current limit fault condition is self-clearing and will be released when the abnormal load (stall condition) is removed.

The resistor used to set the current limit must be less than 1  $\Omega$ . Its value may be calculated as follows:

$$R_{\rm ISENSE} = \frac{200 \ mV}{I_{\rm LIMIT}}$$

Where:

R<sub>ISENSE</sub> is the current sense resistor value.

I<sub>LIMIT</sub> is the desired current limit (in mA).

If the current limit feature is not needed, the ISENSE pin may be directly connected to ground.

### **Protection Circuits**

The DRV8832-Q1 is fully protected against undervoltage, overcurrent and overtemperature events.

#### **Overcurrent Protection (OCP)**

An analog current limit circuit on each FET limits the current through the FET by removing the gate drive. If this analog current limit persists for longer than the OCP time, all FETs in the H-bridge will be disabled, and the FAULTn signal will be driven low. The device will remain disabled until VCC is removed and re-applied.

Overcurrent conditions are sensed independently on both high and low side devices. A short to ground, supply, or across the motor winding will all result in an overcurrent shutdown. Note that OCP is independent of the current limit function, which is typically set to engage at a lower current level; the OCP function is intended to prevent damage to the device under abnormal (e.g., short-circuit) conditions.

#### Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge will be disabled and the FAULTn signal will be driven low. Once the die temperature has fallen to a safe level operation will automatically resume.

#### Undervoltage Lockout (UVLO)

If at any time the voltage on the VCC pins falls below the undervoltage lockout threshold voltage, all circuitry in the device will be disabled, the FAULTn signal will be driven low, and internal logic will be reset. Operation will resume when VCC rises above the UVLO threshold.



www.ti.com

## THERMAL INFORMATION

### **Thermal Protection**

The DRV8832-Q1 has thermal shutdown (TSD) as described above. If the die temperature exceeds approximately 160°C, the device will be disabled until the temperature drops to a safe level.

Any tendency of the device to enter TSD is an indication of either excessive power dissipation, insufficient heatsinking, or too high an ambient temperature.

### **Power Dissipation**

Power dissipation in the DRV8832-Q1 is dominated by the power dissipated in the output FET resistance, or  $R_{DS(ON)}$ . Average power dissipation when running a stepper motor can be roughly estimated by Equation 2.

$$P_{TOT} = 2 \cdot R_{DS(ON)} \cdot (I_{OUT(RMS)})^2$$

(2)

where  $P_{TOT}$  is the total power dissipation,  $R_{DS(ON)}$  is the resistance of each FET, and  $I_{OUT(RMS)}$  is the RMS output current being applied to each winding.  $I_{OUT(RMS)}$  is equal to the approximately 0.7x the full-scale output current setting. The factor of 2 comes from the fact that at any instant two FETs are conducting winding current for each winding (one high-side and one low-side).

The maximum amount of power that can be dissipated in the device is dependent on ambient temperature and heatsinking.

Note that  $R_{DS(ON)}$  increases with temperature, so as the device heats, the power dissipation increases. This must be taken into consideration when sizing the heatsink.

### Heatsinking

The PowerPAD<sup>™</sup> package uses an exposed pad to remove heat from the device. For proper operation, this pad must be thermally connected to copper on the PCB to dissipate heat. On a multi-layer PCB with a ground plane, this can be accomplished by adding a number of vias to connect the thermal pad to the ground plane. On PCBs without internal planes, copper area can be added on either side of the PCB to dissipate heat. If the copper area is on the opposite side of the PCB from the device, thermal vias are used to transfer the heat between top and bottom layers.

For details about how to design the PCB, refer to TI application report SLMA002, " PowerPAD<sup>™</sup> Thermally Enhanced Package" and TI application brief SLMA004, " PowerPAD<sup>™</sup> Made Easy", available at www.ti.com.

In general, the more copper area that can be provided, the more power can be dissipated.



#### www.ti.com

## **REVISION HISTORY**

| Cł | hanges from Revision A (August 2013) to Revision B | age |
|----|----------------------------------------------------|-----|
| •  | Added Power Supervisor section                     | . 6 |
| •  | Changed Bridge Control section                     | . 7 |
| •  | Changed Current Limit section                      | . 9 |
| •  | Changed Thermal Shutdown (TSD) section             | . 9 |



31-Dec-2013

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type      | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|-------------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |                   | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| DRV8832QDGQQ1    | ACTIVE | MSOP-<br>PowerPAD | DGQ     | 10   | 80      | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 8832Q          | Samples |
| DRV8832QDGQRQ1   | ACTIVE | MSOP-<br>PowerPAD | DGQ     | 10   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 8832Q          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

31-Dec-2013

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF DRV8832-Q1 :

Catalog: DRV8832

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DRV8832QDGQRQ1              | MSOP-<br>Power<br>PAD | DGQ                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

31-Dec-2013



\*All dimensions are nominal

| Device         | Package Type  | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|---------------|-----------------|------|------|-------------|------------|-------------|
| DRV8832QDGQRQ1 | MSOP-PowerPAD | DGQ             | 10   | 2500 | 367.0       | 367.0      | 35.0        |

DGQ (S-PDSO-G10)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: Α. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  F. Falls within JEDEC MO-187 variation BA-T.

PowerPAD is a trademark of Texas Instruments.





NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated