



[Order](#page-80-0)  $\overline{\phantom{a}}$  Now



Support &  $22$ **[Community](#page-80-0)** 

# **[DRV8350](http://www.ti.com/product/drv8350?qgpn=drv8350), [DRV8350R](http://www.ti.com/product/drv8350r?qgpn=drv8350r) [DRV8353](http://www.ti.com/product/drv8353?qgpn=drv8353), [DRV8353R](http://www.ti.com/product/drv8353r?qgpn=drv8353r)**

SLVSDY6 –AUGUST 2018

# **DRV835x 100-V Three-Phase Smart Gate Driver**

# <span id="page-0-2"></span>**1 Features**

Texas

**INSTRUMENTS** 

- 9 to 100-V, Triple Half-Bridge Gate Driver
	- Optional Integrated Buck Regulator
	- Optional Triple Low-Side Current Shunt **Amplifiers**
- **Smart Gate Drive Architecture** 
	- Adjustable Slew Rate Control For EMI **Performance**
	- $-$  V<sub>GS</sub> Handshake and Minimum Dead-Time Insertion to Prevent Shoot-Through
	- 50-mA to 1-A Peak Source Current
	- 100-mA to 2-A Peak Sink Current
	- dV/dt Mitigation Through Strong Pulldown
- Integrated Gate Driver Power Supplies
	- High-Side Doubler Charge Pump For 100% PWM Duty Cycle Control
	- Low-Side Linear Regulator
- Integrated [LM5008A](http://www.ti.com/product/LM5008A) Buck Regulator
	- 6 to 95-V Operating Voltage Range
	- 2.5 to 75-V, 350-mA Output Capability
	- Integrated Triple Current Shunt Amplifiers
	- Adjustable Gain (5, 10, 20, 40 V/V)
	- Bidirectional or Unidirectional Support
- 6x, 3x, 1x, and Independent PWM Modes
	- Supports 120° Sensored Operation
- SPI or Hardware Interface Available
- Low-Power Sleep Mode (20  $\mu$ A at  $V_{VM} = 48-V$ )
- <span id="page-0-0"></span>Integrated Protection Features
	- VM Undervoltage Lockout (UVLO)
	- Gate Drive Supply Undervoltage (GDUV)
	- MOSFET V<sub>DS</sub> Overcurrent Protection (OCP)
	- MOSFET Shoot-Through Prevention
	- Gate Driver Fault (GDF)
	- Thermal Warning and Shutdown (OTW/OTSD)
	- Fault Condition Indicator (nFAULT)

# <span id="page-0-3"></span><span id="page-0-1"></span>**2 Applications**

- 3-Phase Brushless-DC (BLDC) Motor Modules
- Fans, Blowers, and Pumps
- E-Bikes, E-Scooters, and E-Mobility
- Power and Garden Tools, Lawn Mowers
- Drones, Robotics, and RC Toys
- Factory Automation and Textile Machines

# **3 Description**

The DRV835x family of devices are highly-integrated gate drivers for three-phase brushless DC (BLDC) motor applications. These applications include fieldoriented control (FOC), sinusoidal current control, and trapezoidal current control of BLDC motors. The device variants provide optional integrated current shunt amplifiers to support different motor control schemes and a buck regulator to power the gate driver or external controller.

The DRV835x uses smart gate drive (SGD) architecture to decrease the number of external components that are typically necessary for MOSFET slew rate control and protection circuits. The SGD architecture also optimizes dead time to prevent shoot-through conditions, provides flexibility in decreasing electromagnetic interference (EMI) by MOSFET slew rate control, and protects against gate short circuit conditions through  $V_{GS}$  monitors. A strong gate pulldown circuit helps prevent unwanted dV/dt parasitic gate turn on events

Various PWM control modes (6x, 3x, 1x, and independent) are supported for simple interfacing to the external controller. These modes can decrease the number of outputs required of the controller for the motor driver PWM control signals. This family of devices also includes 1x PWM mode for simple sensored trapezoidal control of a BLDC motor by using an internal block commutation table.



## **Device Information[\(1\)](#page-0-0)**

(1) For all available packages, see the orderable addendum at the end of the data sheet.

(2) Device is available for preview only.

## **Simplified Schematic**





SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback* Copyright © 2018, Texas Instruments Incorporated

2



## <span id="page-2-0"></span>**5 Device Comparison Table**



# **6 Pin Configuration and Functions**

<span id="page-2-1"></span>

#### **Pin Functions—32-Pin DRV8350 Devices**



(1) PWR = power,  $I = input$ ,  $O = output$ ,  $NC = no$  connection,  $OD = open$ -drain

Copyright © 2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback*

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

### **Pin Functions—32-Pin DRV8350 Devices (continued)**



#### **DRV8350RH RGZ Package 48-Pin VQFN With Exposed Thermal Pad Top View**



#### **DRV8350RS RGZ Package 48-Pin VQFN With Exposed Thermal Pad Top View**



Instruments

Texas

4

*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback* Copyright © 2018, Texas Instruments Incorporated



## **Pin Functions—48-Pin DRV8350R Devices**



**[www.ti.com](http://www.ti.com)** SLVSDY6 –AUGUST 2018



(1) PWR = power,  $I = input$ ,  $O = output$ ,  $NC = no$  connection,  $OD = open$ -drain

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

### **Pin Functions—48-Pin DRV8350R Devices (continued)**





#### **Pin Functions—40-Pin DRV8353 Devices**



(1) PWR = power,  $I = input$ ,  $O = output$ ,  $NC = no$  connection,  $OD = open$ -drain



**[www.ti.com](http://www.ti.com)** SLVSDY6 –AUGUST 2018

## **Pin Functions—40-Pin DRV8353 Devices (continued)**



7



SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**



#### **Pin Functions—48-Pin DRV8353R Devices**



(1) PWR = power,  $I = input$ ,  $O = output$ ,  $NC = no$  connection,  $OD = open$ -drain

*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback* Copyright © 2018, Texas Instruments Incorporated



**[www.ti.com](http://www.ti.com)** SLVSDY6 –AUGUST 2018

### **Pin Functions—48-Pin DRV8353R Devices (continued)**



SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

## <span id="page-9-0"></span>**7 Specifications**

## <span id="page-9-1"></span>**7.1 Absolute Maximum Ratings**

at  $T_A = -40^{\circ}$ C to +125°C (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) VDRAIN pin voltage with respect to high-side gate pin (GHx) and phase node pin voltage (SHx) should be limited to 102 V maximum. This will limit the GHx and SHx pin negative voltage capability when VDRAIN is greater than 92 V.

**ISTRUMENTS** 

**EXAS** 



**[www.ti.com](http://www.ti.com)** SLVSDY6 –AUGUST 2018

## <span id="page-10-0"></span>**7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±2000 V may actually have higher performance.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±500 V may actually have higher performance.

## <span id="page-10-1"></span>**7.3 Recommended Operating Conditions**

at  $T_A = -40^{\circ}$ C to +125°C (unless otherwise noted)



(1) Power dissipation and thermal limits must be observed.

### <span id="page-10-2"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the [Semiconductor](http://www.ti.com/lit/SPRA953) and IC Package Thermal Metrics application report.

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

**NSTRUMENTS** 

Texas

## <span id="page-11-0"></span>**7.5 Electrical Characteristics**

at  $T_A = -40^{\circ}$ C to +125°C, V<sub>VM</sub> = 9 to 75 V, V<sub>VDRAIN</sub> = 9 to 100 V, V<sub>VIN</sub> = 48 V (unless otherwise noted)



*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback* Copyright © 2018, Texas Instruments Incorporated



## **Electrical Characteristics (continued)**

at  $T_A = -40^{\circ}$ C to +125°C, V<sub>VM</sub> = 9 to 75 V, V<sub>VDRAIN</sub> = 9 to 100 V, V<sub>VIN</sub> = 48 V (unless otherwise noted)



SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

## **Electrical Characteristics (continued)**

at  $T_A = -40^{\circ}$ C to +125°C, V<sub>VM</sub> = 9 to 75 V, V<sub>VDRAIN</sub> = 9 to 100 V, V<sub>VIN</sub> = 48 V (unless otherwise noted)





### **Electrical Characteristics (continued)**

at  $T_A = -40^{\circ}$ C to +125°C, V<sub>VM</sub> = 9 to 75 V, V<sub>VDRAIN</sub> = 9 to 100 V, V<sub>VIN</sub> = 48 V (unless otherwise noted)



Copyright © 2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback*

15

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**



## **Electrical Characteristics (continued)**

at  $T_A = -40^{\circ}$ C to +125°C, V<sub>VM</sub> = 9 to 75 V, V<sub>VDRAIN</sub> = 9 to 100 V, V<sub>VIN</sub> = 48 V (unless otherwise noted)



*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback* Copyright © 2018, Texas Instruments Incorporated



## **Electrical Characteristics (continued)**

at  $T_A = -40^{\circ}$ C to +125°C, V<sub>VM</sub> = 9 to 75 V, V<sub>VDRAIN</sub> = 9 to 100 V, V<sub>VIN</sub> = 48 V (unless otherwise noted)



SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

**NSTRUMENTS** 

Texas

## <span id="page-17-0"></span>**7.6 SPI Timing Requirements**

at  $T_A = -40^{\circ}$ C to +125°C,  $V_{VM} = 9$  to 75 V (unless otherwise noted)





**Figure 1. SPI Slave Mode Timing Diagram**

# **7.7 Typical Characteristics**

<span id="page-17-1"></span>



**[www.ti.com](http://www.ti.com)** SLVSDY6 –AUGUST 2018

### **Typical Characteristics (continued)**



SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

Texas **INSTRUMENTS** 

## **Typical Characteristics (continued)**





## <span id="page-20-0"></span>**8 Detailed Description**

<span id="page-20-1"></span>The DRV835x family of devices are integrated 100-V gate drivers for three-phase motor drive applications. These devices decrease system component count, cost, and complexity by integrating three independent halfbridge gate drivers, charge pump and linear regulator for the high-side and low-side gate driver supply voltages, optional triple current shunt amplifiers, and an optional 350-mA buck regulator. A standard serial peripheral interface (SPI) provides a simple method for configuring the various device settings and reading fault diagnostic information through an external controller. Alternatively, a hardware interface (H/W) option allows for configuring the most commonly used settings through fixed external resistors.

The gate drivers support external N-channel high-side and low-side power MOSFETs and can drive up to 1-A source, 2-A sink peak currents with a 25-mA average output current. The high-side gate drive supply voltage is generated using a doubler charge-pump architecture that regulates the VCP output to  $V<sub>UPRAIN</sub> + 10.5-V$ . The lowside gate drive supply voltage is generated using a linear regulator from the VM power supply that regulates the VGLS output to 14.5-V. The VGLS supply is further regulated to 11-V on the GLx low-side gate driver outputs. A smart gate-drive architecture provides the ability to dynamically adjust the output gate-drive current strength allowing for the gate driver to control the power MOSFET  $V_{DS}$  switching speed. This allows for the removal of external gate drive resistors and diodes reducing BOM component count, cost, and PCB area. The architecture also uses an internal state machine to protect against gate-drive short-circuit events, control the half-bridge dead time, and protect against dV/dt parasitic turnon of the external power MOSFET.

The gate drivers can operate in either a single or dual supply architecture. In the single supply architecture, VM can be tied to VDRAIN and is regulated to the correct supply voltages internally. In the dual supply architecture, VM can be connected to a lower voltage supply from a more efficient switching regulator to improve the device efficiency. VDRAIN stays connected to the external MOSFETs to set the correct charge pump and overcurrent monitor reference.

The DRV8353 and DRV8353R devices integrate three, bidirectional current-shunt amplifiers for monitoring the current level through each of the external half-bridges using a low-side shunt resistor. The gain setting of the shunt amplifier can be adjusted through the SPI or hardware interface with the SPI providing additional flexibility to adjust the output bias point.

The DRV8350R and DRV8353R devices integrate a 350-mA buck regulator that can be used to power an external controller or other logic circuits. The buck regulator is implemented as a separate internal die that can use either the same or a different power supply from the gate driver.

In addition to the high level of device integration, the DRV835x family of devices provides a wide range of integrated protection features. These features include power-supply undervoltage lockout (UVLO), gate drive undervoltage lockout (GDUV),  $V_{DS}$  overcurrent monitoring (OCP), gate-driver short-circuit detection (GDF), and overtemperature shutdown (OTW/OTSD). Fault events are indicated by the nFAULT pin with detailed information available in the SPI registers on the SPI device version.

The DRV835x family of devices are available in 0.5-mm pin pitch, QFN surface-mount packages. The QFN sizes are 5  $\times$  5 mm for the 32-pin package, 6  $\times$  6 mm for the 40-pin package, and 7  $\times$  7 mm for the 48-pin package.

Texas **INSTRUMENTS** 

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

## <span id="page-21-0"></span>**8.2 Functional Block Diagram**



**Figure 14. Block Diagram for DRV8350H**





**Figure 15. Block Diagram for DRV8350S**

**TEXAS INSTRUMENTS** 



**Figure 16. Block Diagram for DRV8350RH**





**Figure 17. Block Diagram for DRV8350RS**

**NSTRUMENTS** 

Texas



**Figure 18. Block Diagram for DRV8353H**





**Figure 19. Block Diagram for DRV8353S**

**TEXAS INSTRUMENTS** 











### <span id="page-29-0"></span>**8.3 Feature Description**

### **8.3.1 Three Phase Smart Gate Drivers**

The DRV835x family of devices integrates three, half-bridge gate drivers, each capable of driving high-side and low-side N-channel power MOSFETs. The VCP doubler charge pump provides the correct gate bias voltage to the high-side MOSFET across a wide operating voltage range in addition to providing 100% duty-cycle support. The internal VGLS linear regulator provides the gate-bias voltage for the low-side MOSFETs. The half-bridge gate drivers can be used in combination to drive a three-phase motor or separately to drive other types of loads.

The DRV835x family of devices implement a smart gate-drive architecture which allows the user to dynamically adjust the gate drive current without requiring external gate current limiting resistors. Additionally, this architecture provides a variety of protection features for the external MOSFETs including automatic dead-time insertion, parasitic dV/dt gate turnon prevention, and gate-fault detection.

#### *8.3.1.1 PWM Control Modes*

The DRV835x family of devices provides four different PWM control modes to support various commutation and control methods. Texas Instruments does not recommend changing the MODE pin or PWM\_MODE register during operation of the power MOSFETs. Set all INHx and INLx pins to logic low before making a MODE or PWM\_MODE change.

#### **8.3.1.1.1 6x PWM Mode (PWM\_MODE = 00b or MODE Pin Tied to AGND)**

<span id="page-29-1"></span>In this mode, each half-bridge supports three output states: low, high, or high-impedance (Hi-Z). The corresponding INHx and INLx signals control the output state as listed in [Table](#page-29-1) 1.





#### **8.3.1.1.2 3x PWM** Mode (PWM MODE = 01b or MODE Pin = 47 k $\Omega$  to AGND)

<span id="page-29-2"></span>In this mode, the INHx pin controls each half-bridge and supports two output states: low or high. The INLx pin is used to change the half-bridge to high impedance. If the high-impedance (Hi-Z) sate is not required, tie all INLx pins logic high. The corresponding INHx and INLx signals control the output state as listed in [Table](#page-29-2) 2.



### **Table 2. 3x PWM Mode Truth Table**

#### **8.3.1.1.3 1x PWM Mode (PWM\_MODE = 10b or MODE Pin = Hi-Z)**

In this mode, the DRV835x family of devices uses 6-step block commutation tables that are stored internally. This feature allows for a three-phase BLDC motor to be controlled using a single PWM sourced from a simple controller. The PWM is applied on the INHA pin and determines the output frequency and duty cycle of the halfbridges.

The half-bridge output states are managed by the INLA, INHB, and INLB pins which are used as state logic inputs. The state inputs can be controlled by an external controller or connected directly to hall sensor digital outputs from the motor (INLA = HALL\_A,  $IMBB = HALL_B$ ,  $INLB = HALL_C$ ). The 1x PWM mode usually operates with synchronous rectification, however it can be configured to use asynchronous diode freewheeling rectification on SPI devices. This configuration is set using the 1PWM\_COM bit through the SPI registers.

The INHC input controls the direction through the 6-step commutation table which is used to change the direction of the motor when hall sensors are directly controlling the INLA, INHB, and INLB state inputs. Tie the INHC pin low if this feature is not required.



The INLC input brakes the motor by turning off all high-side MOSFETs and turning on all low-side MOSFETs when it is pulled low. This brake is independent of the states of the other input pins. Tie the INLC pin high if this feature is not required.



### **Table 3. Synchronous 1x PWM Mode**

## **Table 4. Asynchronous 1x PWM Mode 1PWM\_COM = 1 (SPI Only)**



[Figure](#page-30-0) 22 and [Figure](#page-30-1) 23 show the different possible configurations in 1x PWM mode.





## <span id="page-30-1"></span><span id="page-30-0"></span>**8.3.1.1.4 Independent PWM Mode (PWM\_MODE = 11b or MODE Pin Tied to DVDD)**

In this mode, the corresponding input pin independently controls each high-side and low-side gate driver. This control mode allows for the external controller to bypass the internal dead-time handshake of the DRV835x or to utilize the high-side and low-side drivers to drive separate high-side and low-side loads with each half-bridge. These types of loads include unidirectional brushed DC motors, solenoids, and low-side and high-side switches. In this mode, If the system is configured in a half-bridge configuration, shoot-through occurs when the high-side and low-side MOSFETs are turned on at the same time.

Copyright © 2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback*

**FXAS NSTRUMENTS** 



**Table 5. Independent PWM Mode Truth Table**

Because the high-side and low-side  $\vee_{D\text{S}}$  overcurrent monitors share the SHx sense line, using both of the monitors is not possible if both the high-side and low-side gate drivers are being operated independently.

In this case, connect the SHx pin to the high-side driver and disable the  $V_{DS}$  overcurrent monitors as shown in [Figure](#page-31-0) 24.



**Figure 24. Independent PWM High-Side and Low-Side Drivers**

<span id="page-31-0"></span>If the half-bridge is used to implement only a high-side or low-side driver, using the  $V_{DS}$  overcurrent monitors is still possible. Connect the SHx pin as shown in [Figure](#page-31-1) 25 or [Figure](#page-31-1) 26. The unused gate driver and the corresponding input can be left disconnected.



<span id="page-31-1"></span>*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback* Copyright © 2018, Texas Instruments Incorporated



#### *8.3.1.2 Device Interface Modes*

**[DRV8350](http://www.ti.com/product/drv8350?qgpn=drv8350), [DRV8350R](http://www.ti.com/product/drv8350r?qgpn=drv8350r)**

The DRV835x family of devices support two different interface modes (SPI and hardware) to allow the end application to design for either flexibility or simplicity. The two interface modes share the same four pins, allowing the different versions to be pin to pin compatible. This allows for application designers to evaluate with one interface version and potentially switch to another with minimal modifications to their design.

#### **8.3.1.2.1 Serial Peripheral Interface (SPI)**

The SPI devices support a serial communication bus that allows for an external controller to send and receive data with the DRV835x. This allows for the external controller to configure device settings and read detailed fault information. The interface is a four wire interface utilizing the SCLK, SDI, SDO, and nSCS pins.

- The SCLK pin is an input which accepts a clock signal to determine when data is captured and propagated on SDI and SDO.
- The SDI pin is the data input.
- The SDO pin is the data output. The SDO pin uses an open-drain structure and requires an external pullup resistor.
- The nSCS pin is the chip select input. A logic low signal on this pin enables SPI communication with the DRV835x.

For more information on the SPI, see the *SPI [Communication](#page-53-1)* section.

#### **8.3.1.2.2 Hardware Interface**

Hardware interface devices convert the four SPI pins into four resistor configurable inputs, GAIN, IDRIVE, MODE, and VDS. This allows for the application designer to configure the most commonly used device settings by tying the pin logic high or logic low, or with a simple pullup or pulldown resistor. This removes the requirement for an SPI bus from the external controller. General fault information can still be obtained through the nFAULT pin.

- The GAIN pin configures the current shunt amplifier gain.
- The IDRIVE pin configures the gate drive current strength.
- The MODE pin configures the PWM control mode.
- The VDS pin configures the voltage threshold of the  $V_{DS}$  overcurrent monitors.

For more information on the hardware interface, see the *Pin [Diagrams](#page-38-0)* section.







**Figure 27. SPI Figure 28. Hardware Interface**

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**



### *8.3.1.3 Gate Driver Voltage Supplies and Input Supply Configurations*

The high-side gate-drive voltage supply is created using a doubler charge pump that operates from the VM and VDRAIN voltage supply inputs. The charge pump allows the gate driver to correctly bias the high-side MOSFET gate with respect to the source across a wide input supply voltage range. The charge pump is regulated to keep a fixed output voltage of  $V_{VDRAIN}$  + 10.5 V and supports an average output current of 25 mA. When  $V_{VM}$  is less than 12 V, the charge pump operates in full doubler mode and generates  $V_{VCP} = 2 \times V_{VM} - 1.5$  V with respect to V<sub>VDRAIN</sub> when unloaded. The charge pump is continuously monitored for undervoltage to prevent under-driven MOSFET conditions.

The charge pump requires a X5R or X7R, 1-µF, 16-V ceramic capacitor between the VDRAIN and VCP pins to act as the storage capacitor. Additionally, a X5R or X7R, 47-nF, VDRAIN-rated ceramic capacitor is required between the CPH and CPL pins to act as the flying capacitor.



**Figure 29. Charge Pump Architecture**

The low-side gate drive voltage is created using a linear regulator that operates from the VM voltage supply input. The VGLS linear regulator allows the gate driver to correctly bias the low-side MOSFET gate with respect to ground. The VGLS linear regulator output is fixed at 14.5 V and further regulated to 11-V on the GLx outputs during operation. The VGLS regulator supports an output current of 25 mA. The VGLS linear regulator is monitored for undervoltage to prevent under driver MOSFET conditions. The VGLS linear regulator requires a X5R or X7R, 1-µF, 16-V ceramic capacitor between VGLS and GND.

Since the charge pump output is regulated to  $V_{VDRAIN}$  + 10.5 V this allows for VM to be supplied either directly from the high voltage motor supply (up to 75 V) to support a single supply system or from a low voltage gate driver power supply derived from a switching or linear regulator to improve the device efficiency or utilize an externally available power supply. On the DRV8350R and DRV8353R devices the integrated buck regulator can be used to create the efficient low voltage supply for VM without the need for an additional regulator. [Figure](#page-34-0) 30 and [Figure](#page-34-1) 31 show examples of the DRV835x configured in either single supply or dual supply configuration.



**[www.ti.com](http://www.ti.com)** SLVSDY6 –AUGUST 2018



**Figure 30. Single Supply Example**

**Figure 31. Dual Supply Example**

### <span id="page-34-1"></span><span id="page-34-0"></span>*8.3.1.4 Smart Gate Drive Architecture*

The DRV835x gate drivers use an adjustable, complimentary, push-pull topology for both the high-side and lowside drivers. This topology allows for both a strong pullup and pulldown of the external MOSFET gates.

Additionally, the gate drivers use a smart gate-drive architecture to provide additional control of the external power MOSFETs, take additional steps to protect the MOSFETs, and allow for optimal tradeoffs between efficiency and robustness. This architecture is implemented through two components called IDRIVE and TDRIVE which are detailed in the *IDRIVE: MOSFET [Slew-Rate](#page-35-0) Control* section and *TDRIVE: [MOSFET](#page-35-1) Gate Drive [Control](#page-35-1)* section. [Figure](#page-35-2) 32 shows the high-level functional block diagram of the gate driver.

The IDRIVE gate-drive current and TDRIVE gate-drive time should be initially selected based on the parameters of the external power MOSFET used in the system and the desired rise and fall times (see the *[Application](#page-64-0) and [Implementation](#page-64-0)* section).

The high-side gate driver also implements a Zener clamp diode to help protect the external MOSFET gate from overvoltage conditions in the case of external short-circuit events on the MOSFET.





**Figure 32. Gate Driver Block Diagram**

### <span id="page-35-2"></span><span id="page-35-0"></span>**8.3.1.4.1 IDRIVE: MOSFET Slew-Rate Control**

The IDRIVE component implements adjustable gate-drive current to control the MOSFET  $V_{DS}$  slew rates. The MOSFET  $V_{DS}$  slew rates are a critical factor for optimizing radiated emissions, energy and duration of diode recovery spikes, dV/dt gate turnon leading to shoot-through, and switching voltage transients related to parasitics in the external half-bridge. IDRIVE operates on the principal that the MOSFET  $V_{DS}$  slew rates are predominately determined by the rate of gate charge (or gate current) delivered during the MOSFET  $Q_{GD}$  or Miller charging region. By allowing the gate driver to adjust the gate current, it can effectively control the slew rate of the external power MOSFETs.

IDRIVE allows the DRV835x family of devices to dynamically switch between gate drive currents either through a register setting on SPI devices or the IDRIVE pin on hardware interface devices. The SPI devices provide 16  $I_{DRIVE}$  settings ranging between 50-mA to 1-A source and 100-mA to 2-A sink. Hardware interface devices provides 7  $I_{DRIVF}$  settings between the same ranges. The gate drive current setting is delivered to the gate during the turnon and turnoff of the external power MOSFET for the  $t_{DRIVE}$  duration. After the MOSFET turnon or turnoff, the gate driver switches to a smaller hold  $I_{HOLD}$  current to improve the gate driver efficiency. Additional details on the IDRIVE settings are described in the *[Register](#page-55-0) Maps* section for the SPI devices and in the *Pin [Diagrams](#page-38-0)* section for the hardware interface devices.

### <span id="page-35-1"></span>**8.3.1.4.2 TDRIVE: MOSFET Gate Drive Control**

The TDRIVE component is an integrated gate-drive state machine that provides automatic dead time insertion through switching handshaking, parasitic dV/dt gate turnon prevention, and MOSFET gate-fault detection.

The first component of the TDRIVE state machine is automatic dead-time insertion. Dead time is period of time between the switching of the external high-side and low-side MOSFETs to make sure that they do not cross conduct and cause shoot-through. The DRV835x family of devices use  $V_{GS}$  voltage monitors to measure the MOSFET gate-to-source voltage and determine the correct time to switch instead of relying on a fixed time value. This feature allows the gate-driver dead time to adjust for variation in the system such a temperature drift and variation in the MOSFET parameters. An additional digital dead time  $(t_{DEAD})$  can be inserted and is adjustable through the registers on SPI devices.


The automatic dead-time insertion has a limitation when the gate driver is transitioning from high-side MOSFET on to low-side MOSFET on when the phase current is coming into the external half-bridge. In this case, the highside diode will conduct during the dead-time and hold up the switch-node voltage to VDRAIN. In this case, an additional delay of approximately 100-200 ns is introduced into the dead-time handshake. This is introduced due to the need to discharge the voltage present on the internal  $V_{GS}$  detection circuit.

The second component focuses on parasitic dV/dt gate turnon prevention. To implement this, the TDRIVE state machine enables a strong pulldown ISTRONG current on the opposite MOSFET gate whenever a MOSFET is switching. The strong pulldown last for the TDRIVE duration. This feature helps remove parasitic charge that couples into the MOSFET gate when the half-bridge switch-node voltage slews rapidly.

The third component implements a gate-fault detection scheme to detect pin-to-pin solder defects, a MOSFET gate failure, or a MOSFET gate stuck-high or stuck-low voltage condition. This implementation is done with a pair of  $V_{GS}$  gate-to-source voltage monitors for each half-bridge gate driver. When the gate driver receives a command to change the state of the half-bridge it starts to monitor the gate voltage of the external MOSFET. If at the end of the t<sub>DRIVE</sub> period the V<sub>GS</sub> voltage has not reached the correct threshold the gate driver will report a fault. To make sure that a false fault is not detected, a  $t_{DRIVE}$  time should be selected that is longer than the time required to charge or discharge the MOSFET gate. The t<sub>DRIVE</sub> time does not increase the PWM time and will terminate if another PWM command is received while active. Additional details on the TDRIVE settings are described in the *[Register](#page-55-0) Maps* section for SPI devices and in the *Pin [Diagrams](#page-38-0)* section for hardware interface devices.



[Figure](#page-36-0) 33 shows an example of the TDRIVE state machine in operation.



### <span id="page-36-0"></span>**8.3.1.4.3 Propagation Delay**

The propagation delay time  $(t_{\text{od}})$  is measured as the time between an input logic edge to a detected output change. This time has three parts consisting of the digital input deglitcher delay, the digital propagation delay, and the delay through the analog gate drivers.

The input deglitcher prevents high-frequency noise on the input pins from affecting the output state of the gate drivers. To support multiple control modes and dead time insertion, a small digital delay is added as the input command propagates through the device. Lastly, the analog gate drivers have a small delay that contributes to the overall propagation delay of the device.

Copyright © 2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback*

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

### **8.3.1.4.4** MOSFET V<sub>DS</sub> Monitors

The gate drivers implement adjustable  $V_{DS}$  voltage monitors to detect overcurrent or short-circuit conditions on the external power MOSFETs. When the monitored voltage is greater than the V<sub>DS</sub> trip point (V<sub>VDS OCP</sub>) for longer than the deglitch time  $(t<sub>OCP</sub>)$ , an overcurrent condition is detected and action is taken according to the device  $V_{DS}$  fault mode.

The high-side  $V_{DS}$  monitors measure the voltage between the VDRAIN and SHx pins. In devices with three current-shunt amplifiers (DRV8353 and DRV8353R), the low-side  $V_{DS}$  monitors measure the voltage between the SHx and SPx pins. If the current shunt amplifier is unused, tie the SP pins to the common ground point of the external half-bridges. On device options without the current shunt amplifiers (DRV8350 and DRV8350R) the lowside  $V_{DS}$  monitor measures between the SHx and SLx pins.

For the SPI devices, the low-side  $V_{DS}$  monitor reference point can be changed between the SPx and SNx pins if desired with the LS\_REF register setting. This is only for the low-side  $V_{DS}$  monitor. The high-side  $V_{DS}$  monitor stays between the VDRAIN and SHx pins.

The V<sub>VDS</sub> <sub>OCP</sub> threshold is programmable between 0.06 V and 2 V on SPI device and between 0.06 V and 1 V on hardware interface devices. Additional information on the V<sub>DS</sub> monitor levels are described in the *[Register](#page-55-0) Maps* section for SPI devices and in the *Pin [Diagrams](#page-38-0)* section hardware interface device.



**Figure 34. DRV8350 and DRV8350R V<sub>DS</sub> Monitors** 



**Figure** 35. DRV8353 and DRV8353R V<sub>DS</sub> Monitors

## **8.3.1.4.5 VDRAIN Sense and Reference Pin**

The DRV835x family of devices provides a separate sense and reference pin for the common point of the highside MOSFET drain. This pin is called VDRAIN. This pin allows the sense line for the overcurrent monitors (VDRAIN) and the power supply (VM) to stay separate and prevent noise on the VDRAIN sense line.

The VDRAIN pin serves as the reference point for the integrated charge pump. This makes sure that the charge pump reference stays with respect to the power MOSFET supply through voltage transient conditions.

Since the charge pump is referenced to VDRAIN, this also allows for VM to supplied either directed from the power MOSFET supply (VDRAIN) or from an independent supply. This allows for a configuration where VM can be supplied from an efficient low voltage supply to increase the device efficiency. On the DRV8350R and DRV8353R devices, the integrated buck regulator can be used to create the efficient low voltage supply.

## **8.3.2 DVDD Linear Voltage Regulator**

A 5-V, 10-mA linear regulator is integrated into the DRV835x family of devices and is available for use by external circuitry. This regulator can provide the supply voltage for low-current supporting circuitry. The output of the DVDD regulator should be bypassed near the DVDD pin with a X5R or X7R, 1-µF, 6.3-V ceramic capacitor routed directly back to the adjacent DGND or GND ground pin.

The DVDD nominal, no-load output voltage is 5 V. When the DVDD load current exceeds 10 mA, the regulator functions like a constant-current source. The output voltage drops significantly with a current load greater than 10 mA.



(1)





**Figure 36. DVDD Linear Regulator Block Diagram**

<span id="page-38-1"></span> $P = (V_{VM} - V_{DVDD}) \times I_{DVDD}$ Use [Equation](#page-38-1) 1 to calculate the power dissipated in the device because of the DVDD linear regulator.

<span id="page-38-2"></span> $P = (24 V - 3.3 V) \times 20 mA = 414 mW$ For example, at  $V_{VM} = 24$  V, drawing 20 mA out of DVDD results in a power dissipation as shown in [Equation](#page-38-2) 2. (2)

## <span id="page-38-0"></span>**8.3.3 Pin Diagrams**

<span id="page-38-3"></span>[Figure](#page-38-3) 37 shows the input structure for the logic-level pins, INHx, INLx, ENABLE, nSCS, SCLK, and SDI.



**Figure 37. Logic-Level Input Pin Structure**

[Figure](#page-39-0) 38 shows the structure of the four level input pins, MODE and GAIN, on hardware interface devices. The input can be set with an external resistor.



**Figure 38. Four Level Input Pin Structure**

<span id="page-39-0"></span>[Figure](#page-39-1) 39 shows the structure of the seven level input pins, IDRIVE and VDS, on hardware interface devices. The input can be set with an external resistor.



<span id="page-39-1"></span>



[Figure](#page-40-0) 40 shows the structure of the open-drain output pins nFAULT and SDO. The open-drain output requires an external pullup resistor to function correctly.



**Figure 40. Open-Drain Output Pin Structure**

## <span id="page-40-0"></span>**8.3.4 Low-Side Current-Shunt Amplifiers (DRV8353 and DRV8353R Only)**

The DRV8353 and DRV8353R integrate three, high-performance low-side current-shunt amplifiers for current measurements using low-side shunt resistors in the external half-bridges. Low-side current measurements are commonly used to implement overcurrent protection, external torque control, or brushless DC commutation with the external controller. All three amplifiers can be used to sense the current in each of the half-bridge legs or one amplifier can be used to sense the sum of the half-bridge legs. The current shunt amplifiers include features such as programmable gain, offset calibration, unidirectional and bidirectional support, and a voltage reference pin (VREF).

## *8.3.4.1 Bidirectional Current Sense Operation*

<span id="page-40-1"></span>The SOx pin on the DRV8353 and DRV8353R outputs an analog voltage equal to the voltage across the SPx and SNx pins multiplied by the gain setting ( $G<sub>CSA</sub>$ ). The gain setting is adjustable between four different levels (5 V/V, 10 V/V, 20 V/V, and 40 V/V). Use [Equation](#page-40-1) 3 to calculate the current through the shunt resistor.









**Figure 42. Bidirectional Current-Sense Output**



**Figure 43. Bidirectional Current Sense Regions**



(4)

## *8.3.4.2 Unidirectional Current Sense Operation (SPI only)*

<span id="page-42-0"></span>On the DRV8353 and DRV8353R SPI devices, use the VREF\_DIV bit to remove the VREF divider. In this case the shunt amplifier operates unidirectionally and SOx outputs an analog voltage equal to the voltage across the SPx and SNx pins multiplied by the gain setting  $(G_{CSA})$ . Use [Equation](#page-42-0) 4 to calculate the current through the shunt resistor.



**Figure 44. Unidirectional Current-Sense Configuration**



**Figure 45. Unidirectional Current-Sense Output**







## *8.3.4.3 Amplifier Calibration Modes*

To minimize DC offset and drift over temperature, a DC calibration mode is provided and enabled through the SPI register (CSA CAL X). This option is not available on hardware interface devices. When the calibration setting is enabled the inputs to the amplifier are shorted and the load is disconnected. DC calibration can be done at any time, even when the half-bridges are operating. For the best results, do the DC calibration during the switching OFF period to decrease the potential noise impact to the amplifier. A diagram of the calibration mode is shown below. When a CSA\_CAL\_X bit is enabled, the corresponding amplifier goes to the calibration mode.



**Figure 47. Amplifier Manual Calibration**

In addition to the manual calibration method provided on the SPI devices versions, the DRV835x family of devices provide an auto calibration feature on both the hardware and SPI device versions in order to minimize the amplifier input offset after power up and during run time to account for temperature and device variation.



Auto calibration occurs automatically on device power up for both the hardware and SPI device options. The power up auto calibration starts immediately after the VREF pin crosses the minimum operational VREF voltage. 50 us should be allowed for the power up auto calibration routine to complete after the VREF pin voltage crosses the minimum VREF operational voltage. The auto calibration functions by doing a trim routine of the amplifier to minimize the amplifier input offset. After this the amplifiers are ready for normal operation.

For the SPI device options, auto calibration can also be done again during run time by enabling the AUTO\_CAL register setting. Auto calibration can then be commanded with the corresponding CSA\_CAL\_X register setting to rerun the auto calibration routine. During auto calibration all of the amplifiers will be configured for the max gain setting in order to improve the accuracy of the calibration routine.

## *8.3.4.4 MOSFET VDS Sense Mode (SPI Only)*

The current-sense amplifiers on the DRV8353 and DRV8353R SPI devices can be configured to amplify the voltage across the external low-side MOSFET  $V_{DS}$ . This allows for the external controller to measure the voltage drop across the MOSFET  $R_{DS(on)}$  without the shunt resistor and then calculate the half-bridge current level.

To enable this mode set the CSA\_FET bit to 1. The positive input of the amplifier is then internally connected to the SHx pin with an internal clamp to prevent high voltage on the SHx pin from damaging the sense amplifier inputs. During this mode of operation, the SPx pins should stay connected to the source of the low-side MOSFET as it serves as the reference for the low-side gate driver. When the CSA\_FET bit is set to 1, the negative reference for the low-side  $V_{DS}$  monitor is automatically set to SNx, regardless of the state of the LS\_REF bit state. This setting is implemented to prevent disabling of the low-side  $V_{DS}$  monitor.

If the system operates in MOSFET  $V_{DS}$  sensing mode, route the SHx and SNx pins with Kelvin connections across the drain and source of the external low-side MOSFETs.



**Figure 48. Resistor Sense Configuration**<br>**Figure 49. V<sub>DS</sub> Sense Configuration** 

### Copyright © 2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback*

### **[DRV8350](http://www.ti.com/product/drv8350?qgpn=drv8350), [DRV8350R](http://www.ti.com/product/drv8350r?qgpn=drv8350r) [DRV8353](http://www.ti.com/product/drv8353?qgpn=drv8353), [DRV8353R](http://www.ti.com/product/drv8353r?qgpn=drv8353r)** SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**



When operating in MOSFET V<sub>DS</sub> sense mode, the amplifier is enabled at the end of the t<sub>DRIVE</sub> time. At this time, the amplifier input is connected to the SHx pin, and the SOx output is valid. When the low-side MOSFET receives a signal to turn off, the amplifier inputs, SPx and SNx, are shorted together internally.

### **8.3.5 Step-Down Buck Regulator**

The DRV8350R and DRV8353R have an integrated buck regulator [\(LM5008A](http://www.ti.com/product/LM5008A)) to supply power for an external controller or system voltage rail.

The LM5008A regulator is an easy-to-use buck (step-down) DC-DC regulator that operates from 6-V to 95-V supply voltage. The device is intended for step-down conversions from 12-V, 24-V, and 48-V unregulated, semiregulated and fully-regulated supply rails. With integrated buck power MOSFET, the LM5008A delivers up to 350-mA DC load current with exceptional efficiency and low input quiescent current in a very small solution size.

Designed for simple implementation, an almost fixed-frequency, constant on-time (COT) operation with discontinuous conduction mode (DCM) at light loads is ideal for low-noise, high current, fast transient load requirements. Control loop compensation is not required reducing design time and external component count.

The LM5008A incorporates other features for comprehensive system requirements, including VCC undervoltage lockout (UVLO), gate drive undervoltage lockout, maximum duty cycle limiter, intelligent current limit off-timer, a precharge switch, and thermal shutdown with automatic recovery. These features enable a flexible and easy-touse platform for a wide range of applications. The pin arrangement is designed for simple and optimized PCB layout, requiring only a few external components.

For additional details and design information refer to the *[LM5008A](http://www.ti.com/lit/pdf/SNVS583G) 100-V 350-mA Constant On-Time Buck Switching [Regulator](http://www.ti.com/lit/pdf/SNVS583G)* data sheet.



## *8.3.5.1 Functional Block Diagram*

<span id="page-45-0"></span>**Figure 50. Functional Block Diagram**



### *8.3.5.2 Feature Description*

### **8.3.5.2.1 Control Circuit Overview**

The LM5008A is a Buck DC-DC regulator that uses a control scheme in which the on-time varies inversely with line voltage  $(V_{\text{IN}})$ . Control is based on a comparator and the on-time one-shot, with the output voltage feedback (FB) compared to an internal reference (2.5 V). If the FB level is below the reference the buck switch is turned on for a fixed time determined by the line voltage and a programming resistor  $(R_T)$ . Following the ON period, the switch stays off for at least the minimum off-timer period of 300 ns. If FB is still below the reference at that time, the switch turns on again for another on-time period. This continues until regulation is achieved.

The LM5008A operates in discontinuous conduction mode at light load currents, and continuous conduction mode at heavy load current. In discontinuous conduction mode, current through the output inductor starts at zero and ramps up to a peak during the on-time, then ramps back to zero before the end of the off-time. The next ontime period starts when the voltage at FB falls below the internal reference; until then, the inductor current stays zero. In this mode, the operating frequency is lower than in continuous conduction mode and varies with load current. Therefore, at light loads, the conversion efficiency is kept because the switching losses decrease with the reduction in load and frequency. The discontinuous operating frequency can be calculated with [Equation](#page-46-0) 5.

<span id="page-46-0"></span>
$$
F = \left(\frac{V_{OUT}^2 \times L \times 1.04 \times 10^{20}}{R_L \times (R_T)^2}\right)
$$

where

 $R_1$  = the load resistance (5)  $(5)$ 

In continuous conduction mode, current flows continuously through the inductor and never ramps down to zero. In this mode the operating frequency is greater than the discontinuous mode frequency and stays relatively constant with load and line variations. The approximate continuous mode operating frequency can be calculated with [Equation](#page-46-1) 6.

$$
F = \left(\frac{V_{OUT}}{1.385 \times 10^{-10} \times R_{T}}\right)
$$
 (6)

<span id="page-46-1"></span>The output voltage ( $V_{OUT}$ ) is programmed by two external resistors as shown in [Figure](#page-45-0) 50. The regulation point can be calculated with [Equation](#page-46-2) 7.

$$
V_{\text{OUT}} = 2.5 \times (R_{\text{FB1}} + R_{\text{FB2}}) / R_{\text{FB1}} \tag{7}
$$

<span id="page-46-2"></span>The LM5008A regulates the output voltage based on ripple voltage at the feedback input, requiring a minimum amount of ESR for the output capacitor C2. A minimum of 25 mV to 50 mV of ripple voltage at the feedback pin (FB) is required for the LM5008A. In cases where the capacitor ESR is too small, additional series resistance may be required (R3 in the *[Figure](#page-45-0) 50*).

For applications where lower output voltage ripple is required, the output can be taken directly from a low-ESR output capacitor as shown in [Figure](#page-46-3) 51. However, R3 slightly degrades the load regulation.





### <span id="page-46-3"></span>Copyright © 2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback*

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

### **8.3.5.2.2 Start-Up Regulator (V<sub>CC</sub>)**

The high voltage bias regulator is integrated within the LM5008A. The input pin (VIN) can be connected directly to line voltages between 6 V and 95 V, with transient capability to 100 V. Referring to the *[Figure](#page-45-0) 50*, when V<sub>IN</sub> is between 6 V and the bypass threshold (nominally 8.5 V), the bypass switch (Q2) is on, and V<sub>CC</sub> tracks V<sub>IN</sub> within 100 mV to 150 mV. The bypass switch on-resistance is approximately 100  $Ω$ , with inherent current limiting at approximately 100 mA. When V<sub>IN</sub> is above the bypass threshold Q2 is turned off, and V<sub>CC</sub> is regulated at  $\frac{1}{7}$  V. The  $V_{CC}$  regulator output current is limited at approximately 9.2 mA. When the LM5008A is shut down using the RT/SD pin, the  $V_{CC}$  bypass switch is shut off regardless of the voltage at  $V_{IN}$ .

When VIN exceeds the bypass threshold, the time required for Q2 to shut off is approximately 2 µs to 3 µs. The capacitor at VCC (C3) must be a minimum of 0.47  $\mu$ F to prevent the voltage at V<sub>CC</sub> from rising above its absolute maximum rating in response to a step input applied at  $V_{\text{IN}}$ . C3 must be placed as near as possible to the VCC and RTN pins. In applications with a relatively high input voltage, power dissipation in the bias regulator is a concern. An auxiliary voltage of between 7.5 V and 14 V can be diode connected to the VCC pin to shut off the  $V_{CC}$  regulator, thereby reducing internal power dissipation. The current required into the VCC pin is shown in the typical characteristics curves. Internally a diode connects VCC to VIN requiring that the auxiliary voltage be less than  $V_{IN}$ .

The turnon sequence is shown in [Figure](#page-47-0) 52. During the initial delay (t1), VCC ramps up at a rate determined by its current limit and C3 while internal circuitry stabilizes. When  $V_{CC}$  reaches the upper threshold of its undervoltage lockout (UVLO, typically 5.3 V), the buck switch is enabled. The inductor current increases to the current limit threshold ( $I_{LIM}$ ), and during t2 the  $V_{OUT}$  increases as the output capacitor charges up. When  $V_{OUT}$ reaches the intended voltage the average inductor current decreases (t3) to the nominal load current  $(I<sub>O</sub>)$ .



<span id="page-47-0"></span>

**FXAS** 

NSTRUMENTS



### **8.3.5.2.3 Regulation Comparator**

The feedback voltage at FB is compared to an internal 2.5-V reference. In normal operation (the output voltage is regulated), an on-time period is initiated when the voltage at FB falls below 2.5 V. The buck switch stays on for the on-time, causing the FB voltage to rise above 2.5 V. After the on-time period, the buck switch stays off until the FB voltage again falls below 2.5 V. During start-up, the FB voltage is below 2.5 V at the end of each on-time, resulting in the minimum off-time of 300 ns. Bias current at the FB pin is nominally 100 nA.

### **8.3.5.2.4 Overvoltage Comparator**

The feedback voltage at FB is compared to an internal 2.875-V reference. If the voltage at FB rises above 2.875 V, the on-time pulse is immediately terminated. This condition can occur if the input voltage or the output load change suddenly. The buck switch does not turn on again until the voltage at FB falls below 2.5 V.

### **8.3.5.2.5 On-Time Generator and Shutdown**

The on-time for the LM5008A is determined by the  $R<sub>T</sub>$  resistor and is inversely proportional to the input voltage  $(V_{N})$ , resulting in an almost constant frequency as Vin is varied over its range. The on-time equation for the LM5008A is [Equation](#page-48-0) 8.

 $T_{ON}$  = 1.385 × 10<sup>-10</sup> × R<sub>T</sub> / V<sub>IN</sub>

$$
^{(8)}
$$

<span id="page-48-0"></span> $R_T$  must be selected for a minimum on-time (at maximum  $V_{\text{IN}}$ ) greater than 400 ns, for correct current limit operation. This requirement limits the maximum frequency for each application, depending on  $V_{IN}$  and  $V_{OUT}$ .

The LM5008A can be remotely disabled by taking the  $R<sub>T</sub>/SD$  pin to ground. See [Figure](#page-48-1) 53. The voltage at the  $R_T/SD$  pin is between 1.5 V and 3 V, depending on  $V_{IN}$  and the value of the  $R_T$  resistor.



**Figure 53. Shutdown Implementation**

## <span id="page-48-1"></span>**8.3.5.2.6 Current Limit**

The LM5008A has an intelligent current limit OFF timer. If the current in the Buck switch exceeds 0.51 A the present cycle is immediately terminated and a non-resetable OFF timer is initiated. The length of off-time is controlled by an external resistor ( $R_{CL}$ ) and the FB voltage. When FB = 0 V, a maximum off-time is required, and the time is preset to 35 µs. This condition occurs when the output is shorted and during the initial part of start-up. This amount of time makes sure that safe short-circuit operation occurs up to the maximum input voltage of 95 V. In cases of overload where the FB voltage is above zero volts (not a short circuit), the current limit off-time is less than 35 µs. Reducing the off-time during less severe overloads decreases the amount of foldback, recovery time, and the start-up time. The off-time is calculated from [Equation](#page-48-2) 9.

$$
T_{\text{OFF}} = \left(\frac{10^{-5}}{0.285 + \frac{V_{\text{FB}}}{(6.35 \times 10^{-6} \times R_{\text{CL}})}}\right)
$$
(9)

<span id="page-48-2"></span>The current limit-sensing circuit is blanked for the first 50 ns to 70 ns of each on-time, so it is not falsely tripped by the current surge which occurs at turnon. The current surge is required by the re-circulating diode (D1) for its turnoff recovery.

Texas **NSTRUMENTS** 

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

### **8.3.5.2.7 N-Channel Buck Switch and Driver**

The LM5008A integrates an N-Channel Buck switch and associated floating high voltage gate driver. The gate driver circuit works in conjunction with an external bootstrap capacitor and an internal high voltage diode. A 0.01 µF ceramic capacitor (C4) connected between the BST pin and SW pin provides the voltage to the driver during the on-time.

During each off-time, the SW pin is at approximately 0 V and the bootstrap capacitor charges from  $V_{CC}$  through the internal diode. The minimum off-timer, set to 300 ns, makes sure that a minimum time each cycle to recharge the bootstrap capacitor.

The internal precharge switch at the SW pin is turned on for ≊ 150 ns during the minimum off-time period, ensuring sufficient voltage exists across the bootstrap capacitor for the on-time. This feature helps prevent operating problems which can occur during very light-load conditions, involving a long off-time, during which the voltage across the bootstrap capacitor could otherwise decrease to less than the threshold for the gate drive UVLO. The precharge switch also helps prevent start-up problems which can occur if the output voltage is precharged prior to turnon. After current limit detection, the precharge switch is turned on for the entire duration of the forced off-time.

### **8.3.5.2.8 Thermal Protection**

The LM5008A must be operated so the junction temperature does not exceed 125°C during normal operation. An internal Thermal Shutdown circuit is provided to shutdown the LM5008A in the event of a higher than normal junction temperature. When activated, typically at 165°C, the controller is forced into a low-power reset state by disabling the buck switch. This feature prevents catastrophic failures from accidental device overheating. When the junction temperature decreases below 140°C (typical hysteresis = 25°C), normal operation continues.

### **8.3.6 Gate Driver Protective Circuits**

The DRV835x family of devices are fully protected against VM undervoltage, charge pump and low-side regulator undervoltage, MOSFET  $V_{DS}$  overcurrent, gate driver shorts, and overtemperature events.

## *8.3.6.1 VM Supply and VDRAIN Undervoltage Lockout (UVLO)*

If at any time the input supply voltage on the VM pin falls below the  $V_{VM\ UV}$  threshold or voltage on VDRAIN pin falls below the  $V_{VDR-UV}$ , all of the external MOSFETs are disabled, the charge pump is disabled, and the nFAULT pin is driven low. The FAULT and UVLO bits are also latched high in the registers on SPI devices. Normal operation continues (gate driver operation and the nFAULT pin is released) when the undervoltage condition is removed. The UVLO bit stays set until cleared through the CLR FLT bit or an ENABLE pin reset pulse (t<sub>RST</sub>).

VM supply or VDRAIN undervoltage may also lead to VCP charge pump or VGLS regulator undervoltage conditions to report. This behavior is expected because the VCP and VGLS supply voltages are dependent on VM and VDRAIN pin voltages.

## *8.3.6.2 VCP Charge-Pump and VGLS Regulator Undervoltage Lockout (GDUV)*

If at any time the voltage on the VCP pin (charge pump) falls below the  $V_{VCP_U}$  threshold or voltage on the VGLS pin falls below the  $V_{VGLSUV}$  threshold, all of the external MOSFETs are disabled and the nFAULT pin is driven low. The FAULT and GDUV bits are also latched high in the registers on SPI devices. Normal operation continues (gate-driver operation and the nFAULT pin is released) when the undervoltage condition is removed. The GDUV bit stays set until cleared through the CLR FLT bit or an ENABLE pin reset pulse (t<sub>RST</sub>). Setting the DIS\_GDUV bit high on the SPI devices disables this protection feature. On hardware interface devices, the GDUV protection is always enabled.

## *8.3.6.3 MOSFET VDS Overcurrent Protection (VDS\_OCP)*

A MOSFET overcurrent event is sensed by monitoring the  $V_{DS}$  voltage drop across the external MOSFET R<sub>DS(on)</sub>. If the voltage across an enabled MOSFET exceeds the V<sub>VDS OCP</sub> threshold for longer than the t<sub>OCP</sub> <sub>DEG</sub> deglitch time, a VDS\_OCP event is recognized and action is done according to the OCP\_MODE. On hardware interface devices, the V<sub>VDS</sub> <sub>OCP</sub> threshold is set with the VDS pin, the t<sub>OCP</sub> DEG is fixed at 4 µs, and the OCP\_MODE is configured for 8-ms automatic retry but can be disabled by tying the VDS pin to DVDD. On SPI devices, the  $\rm V_{VDS\_OCP}$  threshold is set through the VDS\_LVL SPI register, the t $\rm_{OCP\_DEG}$  is set through the OCP\_DEG SPI register, and the OCP\_MODE bit can operate in four different modes:  $\rm V_{DS}$  latched shutdown,  $\rm V_{DS}$  automatic retry,  $V_{DS}$  report only, and  $V_{DS}$  disabled.



The MOSFET  $V_{DS}$  overcurrent protection operates in cycle-by-cycle (CBC) mode by default. This can be disabled on SPI device variants through the SPI registers. When in cycle-by-cycle (CBC) mode a new rising edge on the PWM inputs will clear an existing overcurrent fault.

Additionally, on SPI devices the OCP\_ACT register setting can be set to change the VDS\_OCP overcurrent response between linked and individual shutdown modes. When OCP\_ACT is 0, a VDS\_OCP fault will only effect the half-bridge in which it occurred. When OCP\_ACT is 1, all three half-bridges will respond to a VDS\_OCP fault on any of the other half-bridges. OCP\_ACT defaults to 0, individual shutdown mode.

### **8.3.6.3.1 VDS Latched Shutdown (OCP\_MODE = 00b)**

After a VDS OCP event in this mode, all the external MOSFETs are disabled and the nFAULT pin is driven low. The FAULT, VDS\_OCP, and corresponding MOSFET OCP bits are latched high in the SPI registers. Normal operation continues (gate driver operation and the nFAULT pin is released) when the VDS\_OCP condition is removed and a clear faults command is issued either through the CLR\_FLT bit or an ENABLE reset pulse  $(t_{RST})$ .

### **8.3.6.3.2 VDS Automatic Retry (OCP\_MODE = 01b)**

After a VDS\_OCP event in this mode, all the external MOSFETs are disabled and the nFAULT pin is driven low. The FAULT, VDS\_OCP, and corresponding MOSFET OCP bits are latched high in the SPI registers. Normal operation continues automatically (gate driver operation and the nFAULT pin is released) after the  $t_{RETRY}$  time elapses. The FAULT, VDS\_OCP, and MOSFET OCP bits stay latched until the  $t_{RETRY}$  period expires.

## **8.3.6.3.3 VDS Report Only (OCP\_MODE = 10b)**

No protective action occurs after a VDS\_OCP event in this mode. The overcurrent event is reported by driving the nFAULT pin low and latching the FAULT, VDS\_OCP, and corresponding MOSFET OCP bits high in the SPI registers. The gate drivers continue to operate as normal. The external controller manages the overcurrent condition by acting appropriately. The reporting clears (nFAULT pin is released) when the VDS\_OCP condition is removed and a clear faults command is issued either through the CLR\_FLT bit or an ENABLE reset pulse  $(t_{RST})$ .

### **8.3.6.3.4 VDS Disabled (OCP\_MODE = 11b)**

No action occurs after a VDS\_OCP event in this mode.

## *8.3.6.4 VSENSE Overcurrent Protection (SEN\_OCP)*

Half-bridge overcurrent is also monitored by sensing the voltage drop across the external current-sense resistor with the SP pin. If at any time, the voltage on the SP input of the current-sense amplifier exceeds the  $V_{SEN\_OCP}$ threshold for longer than the t<sub>OCP DEG</sub> deglitch time, a SEN\_OCP event is recognized and action is done according to the OCP\_MODE. On hardware interface devices, the  $V_{\text{SENSE}}$  threshold is fixed at 1 V, t<sub>OCP</sub> DEG is fixed at  $\frac{3}{4}$  µs, and the OCP\_MODE for  $V_{\text{SENSE}}$  is fixed for 8-ms automatic retry. On SPI devices, the  $V_{\text{SENSE}}$ threshold is set through the SEN\_LVL SPI register, the t<sub>OCP\_DEG</sub> is set through the OCP\_DEG SPI register, and the OCP\_MODE bit can operate in four different modes:  $V_{\text{SENSE}}$  latched shutdown,  $V_{\text{SENSE}}$  automatic retry,  $V_{\text{SENSE}}$  report only, and  $V_{\text{SENSE}}$  disabled.

The  $V_{\text{SENSF}}$  overcurrent protection operates in cycle-by-cycle (CBC) mode by default. This can be disabled on SPI device variants through the SPI registers. When in cycle-by-cycle (CBC) mode a new rising edge on the PWM inputs will clear an existing overcurrent fault.

Additionally, on SPI devices the OCP\_ACT register setting can be set to change the SEN\_OCP overcurrent response between linked and individual shutdown modes. When OCP\_ACT is 0, a SEN\_OCP fault will only effect the half-bridge in which it occurred. When OCP ACT is 1, all three half-bridges will respond to a SEN\_OCP fault on any of the other half-bridges. OCP\_ACT defaults to 0, individual shutdown mode.

### **8.3.6.4.1 VSENSE Latched Shutdown (OCP\_MODE = 00b)**

After a SEN\_OCP event in this mode, all the external MOSFETs are disabled and the nFAULT pin is driven low. The FAULT and SEN\_OCP bits are latched high in the SPI registers. Normal operation continues (gate driver operation and the nFAULT pin is released) when the SEN\_OCP condition is removed and a clear faults command is issued either through the CLR. FLT bit or an ENABLE reset pulse (t<sub>RST</sub>).

Copyright © 2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback*



### **8.3.6.4.2 VSENSE Automatic Retry (OCP\_MODE = 01b)**

After a SEN\_OCP event in this mode, all the external MOSFETs are disabled and the nFAULT pin is driven low. The FAULT, SEN\_OCP, and corresponding sense OCP bits are latched high in the SPI registers. Normal operation continues automatically (gate driver operation and the nFAULT pin is released) after the  $t_{RETRY}$  time elapses. The FAULT, SEN\_OCP, and sense OCP bits stay latched until the  $t_{RFTRY}$  period expires.

### **8.3.6.4.3 VSENSE Report Only (OCP\_MODE = 10b)**

No protective action occurs after a SEN\_OCP event in this mode. The overcurrent event is reported by driving the nFAULT pin low and latching the FAULT and SEN\_OCP bits high in the SPI registers. The gate drivers continue to operate. The external controller manages the overcurrent condition by acting appropriately. The reporting clears (nFAULT released) when the SEN\_OCP condition is removed and a clear faults command is issued either through the CLR\_FLT bit or an ENABLE reset pulse  $(t_{RST})$ .

### **8.3.6.4.4 VSENSE Disabled (OCP\_MODE = 11b or DIS\_SEN = 1b)**

No action occurs after a SEN\_OCP event in this mode. The SEN\_OCP bit can be disabled independently of the VDS\_OCP bit by using the DIS\_SEN SPI register.

## *8.3.6.5 Gate Driver Fault (GDF)*

The GHx and GLx pins are monitored such that if the voltage on the external MOSFET gate does not increase or decrease after the t<sub>DRIVE</sub> time, a gate driver fault is detected. This fault may be encountered if the GHx or GLx pins are shorted to the PGND, SHx, or VM pins. Additionally, a gate driver fault may be encountered if the selected  $I_{DRIVF}$  setting is not sufficient to turn on the external MOSFET within the t<sub>DRIVE</sub> period. After a gate drive fault is detected, all external MOSFETs are disabled and the nFAULT pin driven low. In addition, the FAULT, GDF, and corresponding VGS bits are latched high in the SPI registers. Normal operation continues (gate driver operation and the nFAULT pin is released) when the gate driver fault condition is removed and a clear faults command is issued either through the CLR\_FLT bit or an ENABLE reset pulse  $(t_{RST})$ . On SPI devices, setting the DIS\_GDF\_UVLO bit high disables this protection feature.

Gate driver faults can indicate that the selected  $I_{DRIVE}$  or  $t_{DRIVE}$  settings are too low to slew the external MOSFET in the desired time. Increasing either the  $I_{DRIVE}$  or  $t_{DRIVE}$  setting can resolve gate driver faults in these cases. Alternatively, if a gate-to-source short occurs on the external MOSFET, a gate driver fault is reported because of the MOSFET gate not turning on.

## *8.3.6.6 Overcurrent Soft Shutdown (OCP Soft)*

In the case of a MOSFET  $V_{DS}$  or  $V_{SENSE}$  overcurrent fault the driver uses a special shutdown sequence to protect the driver and MOSFETs from large voltage switching transients. These large voltage transients can be created when rapidly switching off the external MOSFETs when a large drain to source current is present, such as during an overcurrent event.

To mitigate this issue, the DRV835x family of devices reduce the  $I_{DRIVEN}$  pull down current setting for both the high-side and low-side gate drivers during the MOSFET turn off in response to the fault event. If the programmed I<sub>DRIVEN</sub> value is less than 1100 mA, the IDRIVEN value is set to the minimum I<sub>DRIVEN</sub> setting. If the programmed  $I_{DRIVFN}$  value is greater than or equal to 1100mA, the  $I_{DRIVFN}$  value is reduced by seven code settings.

## *8.3.6.7 Thermal Warning (OTW)*

If the die temperature exceeds the trip point of the thermal warning  $(T<sub>OTW</sub>)$ , the OTW bit is set in the registers of SPI devices. The device does no additional action and continues to function. When the die temperature falls below the hysteresis point of the thermal warning, the OTW bit clears automatically. The OTW bit can also be configured to report on the nFAULT pin and FAULT bit by setting the OTW\_REP bit to 1 through the SPI registers.



### *8.3.6.8 Thermal Shutdown (OTSD)*

If the die temperature exceeds the trip point of the thermal shutdown limit  $(T<sub>OTSD</sub>)$ , all the external MOSFETs are disabled, the charge pump is shut down, and the nFAULT pin is driven low. In addition, the FAULT and TSD bits are latched high. Normal operation continues (gate driver operation and the nFAULT pin is released) when the overtemperature condition is removed. The TSD bit stays latched high indicating that a thermal event occurred until a clear fault command is issued either through the CLR\_FLT bit or an ENABLE reset pulse  $(t_{RST})$ . This protection feature cannot be disabled.

## *8.3.6.9 Fault Response Table*



### **Table 6. Fault Action and Response**

## **8.4 Device Functional Modes**

## **8.4.1 Gate Driver Functional Modes**

### *8.4.1.1 Sleep Mode*

The ENABLE pin manages the state of the DRV835x family of devices. When the ENABLE pin is low, the device goes to a low-power sleep mode. In sleep mode, all gate drivers are disabled, all external MOSFETs are disabled, the VCP charge pump and VGLS regulator are disabled, the DVDD regulator is disabled, the sense amplifiers are disabled, and the SPI bus is disabled. In sleep mode all the device registers will reset to their default values. The t<sub>SLEEP</sub> time must elapse after a falling edge on the ENABLE pin before the device goes to sleep mode. The device comes out of sleep mode automatically if the ENABLE pin is pulled high. The t<sub>WAKE</sub> time must elapse before the device is ready for inputs.

In sleep mode and when  $V_{VM}$  <  $V_{UVLO}$ , all external MOSFETs are disabled. The high-side gate pins, GHx, are pulled to the SHx pin by an internal resistor and the low-side gate pins, GLx, are pulled to the PGND pin by an internal resistor.

Copyright © 2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback*



## **Device Functional Modes (continued)**

## *8.4.1.2 Operating Mode*

When the ENABLE pin is high and  $V_{VM} > V_{UVLO}$ , the device goes to operating mode. The t<sub>WAKE</sub> time must elapse before the device is ready for inputs. In this mode the charge pump, low-side gate regulator, DVDD regulator, and SPI bus are active

### *8.4.1.3 Fault Reset (CLR\_FLT or ENABLE Reset Pulse)*

In the case of device latched faults, the DRV835x family of devices goes to a partial shutdown state to help protect the external power MOSFETs and system.

When the fault condition has been removed the device can reenter the operating state by either setting the CLR\_FLT SPI bit on SPI devices or issuing a result pulse to the ENABLE pin on either interface variant. The ENABLE reset pulse  $(t_{RST})$  consists of a high-to-low-to-high transition on the ENABLE pin. The low period of the sequence should fall with the  $t_{RST}$  time window or else the device will start the complete shutdown sequence. The reset pulse has no effect on any of the regulators, device settings, or other functional blocks

### **8.4.2 Buck Regulator Functional Modes**

### *8.4.2.1 Shutdown Mode*

The RT/SD pin provides ON and OFF control for the LM5008A. When  $V_{SD}$  is below approximately 0.7 V, the device is in shutdown mode. Both the internal LDO and the switching regulator are off. The quiescent current in shutdown mode drops to 110 µA (typical) at  $V_{\text{IN}} = 48$  V. The LM5008A also employs V<sub>CC</sub> bias rail undervoltage protection. If the  $V_{CC}$  bias supply voltage is below its UV threshold, the regulator stays off.

### *8.4.2.2 Active Mode*

LM5008A is in active mode when the internal bias rail, VCC, is above its UV threshold. Depending on the load current, the device operates in either DCM or CCM mode.

<span id="page-53-0"></span>Whenever the load current is decreased to a level less than half the peak-to-peak inductor ripple current, the device goes to discontinuous conduction mode (DCM). Calculate the critical conduction boundary using [Equation](#page-53-0) 10.

$$
I_{\text{BOUNDARY}} = \frac{\Delta I_{L}}{2} = \frac{V_{\text{OUT}} \times (1 - D)}{2 \times L_{F} \times f_{\text{SW}}}
$$
\n(10)

When the inductor current reaches zero, the SW node becomes high impedance. Resonant ringing occurs at SW as a result of the LC tank circuit formed by the buck inductor and the parasitic capacitance at the SW node. At light loads, several pulses may be skipped in between switching cycles, effectively reducing the switching frequency and further improving light-load efficiency.

## **8.5 Programming**

This section applies only to the DRV835x SPI devices.

### **8.5.1 SPI Communication**

### *8.5.1.1 SPI*

On DRV835x SPI devices, an SPI bus is used to set device configurations, operating parameters, and read out diagnostic information. The SPI operates in slave mode and connects to a master controller. The SPI input data (SDI) word consists of a 16 bit word, with a 5 bit command and 11 bits of data. The SPI output data (SDO) word consists of 11-bit register data. The first 5 bits are don't care bits.

A valid frame must meet the following conditions:

- The SCLK pin should be low when the nSCS pin transitions from high to low and from low to high.
- The nSCS pin should be pulled high for at least 400 ns between words.
- When the nSCS pin is pulled high, any signals at the SCLK and SDI pins are ignored and the SDO pin is set Hi-Z.



### **[www.ti.com](http://www.ti.com)** SLVSDY6 –AUGUST 2018

## **Programming (continued)**

- Data is captured on the falling edge of SCLK and data is propagated on the rising edge of SCLK.
- The most significant bit (MSB) is shifted in and out first.
- A full 16 SCLK cycles must occur for transaction to be valid.
- If the data word sent to the SDI pin is not 16 bits, a frame error occurs and the data word is ignored.
- For a write command, the existing data in the register being written to is shifted out on the SDO pin following the 5 bit command data.
- The SDO pin is an open-drain output and requires an external pullup resistor.

## **8.5.1.1.1 SPI Format**

The SDI input data word is 16 bits long and consists of the following format:

- 1 read or write bit, W (bit B15)
- 4 address bits, A (bits B14 through B11)
- 11 data bits, D (bits B11 through B0)

Set the read/write bit (W0, B15) to 0b for a write command. Set the read/write bit (W0, B15) to 1b for a read command.

The SDO output data word is 16 bits long and the first 5 bits are don't care bits. The response word is the data currently in the register being accessed.

## **Table 7. SDI Input Data Word Format**



# **DON'T CARE BITS DATA** B15 B14 B13 B12 B11 B10 B9 B8 B7 B6 B5 B4 B3 B2 B1 B0 X | X | X | X | X | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0

**Table 8. SDO Output Data Word Format**



**[DRV8350](http://www.ti.com/product/drv8350?qgpn=drv8350), [DRV8350R](http://www.ti.com/product/drv8350r?qgpn=drv8350r) [DRV8353](http://www.ti.com/product/drv8353?qgpn=drv8353), [DRV8353R](http://www.ti.com/product/drv8353r?qgpn=drv8353r)** SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

## **8.6 Register Maps**

This section applies only to the DRV835x SPI devices.

Do not modify reserved registers or addresses not listed in the register maps ([Table](#page-55-1) 9). Writing to these registers may have unintended effects. For all reserved bits, the default value is 0. To help prevent erroneous SPI writes from the master controller, set the LOCK bits to lock the SPI registers.

**NOTE**

<span id="page-55-1"></span><span id="page-55-0"></span>

### **Table 9. Register Map**





### **8.6.1 Status Registers**

The status registers are used to reporting warning and fault conditions. The status registers are read-only registers

<span id="page-56-0"></span>Complex bit access types are encoded to fit into small table cells. [Table](#page-56-0) 10 shows the codes that are used for access types in this section.



### **Table 10. Status Registers Access Type Codes**

## *8.6.1.1 Fault Status Register 1 (address = 0x00h)*

The fault status register 1 is shown in [Figure](#page-56-1) 55 and described in [Table](#page-56-2) 11.

<span id="page-56-1"></span>Register access type: Read only

### **Figure 55. Fault Status Register 1**



## **Table 11. Fault Status Register 1 Field Descriptions**

<span id="page-56-2"></span>

**[DRV8350](http://www.ti.com/product/drv8350?qgpn=drv8350), [DRV8350R](http://www.ti.com/product/drv8350r?qgpn=drv8350r) [DRV8353](http://www.ti.com/product/drv8353?qgpn=drv8353), [DRV8353R](http://www.ti.com/product/drv8353r?qgpn=drv8353r)**

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

NSTRUMENTS

Texas

## *8.6.1.2 Fault Status Register 2 (address = 0x01h)*

The fault status register 2 is shown in [Figure](#page-57-0) 56 and described in [Table](#page-57-1) 12.

<span id="page-57-0"></span>Register access type: Read only

## **Figure 56. Fault Status Register 2**



## **Table 12. Fault Status Register 2 Field Descriptions**

<span id="page-57-1"></span>

*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback* Copyright © 2018, Texas Instruments Incorporated



### **8.6.2 Control Registers**

The control registers are used to configure the device. The control registers are read and write capable

<span id="page-58-0"></span>Complex bit access types are encoded to fit into small table cells. [Table](#page-58-0) 13 shows the codes that are used for access types in this section.



## **Table 13. Control Registers Access Type Codes**

## *8.6.2.1 Driver Control Register (address = 0x02h)*

The driver control register is shown in [Figure](#page-58-1) 57 and described in [Table](#page-58-2) 14.

Register access type: Read/Write

## **Figure 57. Driver Control Register**

<span id="page-58-1"></span>

## **Table 14. Driver Control Field Descriptions**

<span id="page-58-2"></span>

Copyright © 2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback*

Texas NSTRUMENTS

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

## *8.6.2.2 Gate Drive HS Register (address = 0x03h)*

The gate drive HS register is shown in [Figure](#page-59-0) 58 and described in [Table](#page-59-1) 15.

Register access type: Read/Write

## **Figure 58. Gate Drive HS Register**

<span id="page-59-0"></span>

<span id="page-59-1"></span>

## **Table 15. Gate Drive HS Field Descriptions**



## *8.6.2.3 Gate Drive LS Register (address = 0x04h)*

The gate drive LS register is shown in [Figure](#page-60-0) 59 and described in [Table](#page-60-1) 16.

<span id="page-60-0"></span>Register access type: Read/Write

## **Figure 59. Gate Drive LS Register**



## <span id="page-60-1"></span>**Table 16. Gate Drive LS Register Field Descriptions Bit Field Type Default Description** 10  $\begin{vmatrix} \text{CBC} \end{vmatrix}$  R/W  $\begin{vmatrix} 1b \end{vmatrix}$  Active only when OCP\_MODE = 01b 0b = For VDS\_OCP and SEN\_OCP, the fault is cleared after t<sub>RETRY</sub> **1b = For VDS\_OCP and SEN\_OCP, the fault is cleared when a new PWM input is given or after tRETRY** 9-8 TDRIVE R/W  $11b$  00b = 500-ns peak gate-current drive time 01b = 1000-ns peak gate-current drive time 10b = 2000-ns peak gate-current drive time **11b = 4000-ns peak gate-current drive time** 7-4 | IDRIVEP\_LS | R/W | 1111b |  $0000b = 50$  mA  $0001b = 50$  mA  $0010b = 100$  mA  $0011b = 150$  mA  $0100b = 300$  mA  $0101b = 350$  mA  $0110b = 400$  mA  $0111b = 450$  mA  $1000b = 550$  mA  $1001b = 600$  mA  $1010b = 650$  mA  $1011b = 700$  mA  $1100b = 850$  mA  $1101b = 900$  mA  $1110b = 950$  mA **1111b = 1000 mA** 3-0 IDRIVEN\_LS R/W 1111b 0000b = 100 mA  $0001b = 100$  mA  $0010b = 200$  mA  $0011b = 300$  mA  $0100b = 600$  mA  $0101b = 700$  mA  $0110b = 800$  mA  $0111b = 900 \text{ mA}$  $1000b = 1100$  mA  $1001b = 1200$  mA  $1010b = 1300$  mA  $1011b = 1400$  mA  $1100b = 1700$  mA  $1101b = 1800$  mA

61

 $1110b = 1900 \text{ mA}$ **1111b = 2000 mA**

Texas **NSTRUMENTS** 

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

## *8.6.2.4 OCP Control Register (address = 0x05h)*

The OCP control register is shown in [Figure](#page-61-0) 60 and described in [Table](#page-61-1) 17.

## <span id="page-61-0"></span>Register access type: Read/Write

## **Figure 60. OCP Control Register**



<span id="page-61-1"></span>



## *8.6.2.5 CSA Control Register (DRV8353 and DRV8353R Only) (address = 0x06h)*

The CSA control register is shown in [Figure](#page-62-0) 61 and described in [Table](#page-62-1) 18.

Register access type: Read/Write

<span id="page-62-0"></span>This register is only available with the DRV8353x family of devices.

## **Figure 61. CSA Control Register**



<span id="page-62-1"></span>

### **Table 18. CSA Control Field Descriptions**

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**



## *8.6.2.6 Driver Configuration Register (DRV8353 and DRV8353R Only) (address = 0x07h)*

The driver configuration register is shown in [Figure](#page-63-0) 62 and described in [Table](#page-63-1) 19.

Register access type: Read/Write

<span id="page-63-0"></span>This register is only available with the DRV8353 and DRV8353R devices.

## **Figure 62. Driver Configuration Register**



### **Table 19. Driver Configuration Field Descriptions**

<span id="page-63-1"></span>



## **9 Application and Implementation**

## **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## **9.1 Application Information**

The DRV835x family of devices are primarily used in three-phase brushless DC motor control applications. The design procedures in the *Typical [Application](#page-64-0)* section highlight how to use and configure the DRV835x family of devices.

## <span id="page-64-0"></span>**9.2 Typical Application**

### **9.2.1 Primary Application**

The DRV8353R is shown being used for a single supply, three-phase BLDC motor drive with individual halfbridge current sense in this application example.

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

## **Typical Application (continued)**



**Figure 63. Primary Application Schematic**

**INSTRUMENTS** 

Texas

66



## **Typical Application (continued)**

## *9.2.1.1 Design Requirements*

[Table](#page-66-0) 20 lists the example input parameters for the system design.

<span id="page-66-0"></span>

### **Table 20. Design Parameters**

## *9.2.1.2 Detailed Design Procedure*

[Table](#page-66-1) 21 lists the recommended values of the external components for the gate driver. [Table](#page-67-0) 22 lists the recommended values of the external components for the buck regulator.

<span id="page-66-1"></span>

### **Table 21. DRV835x Gate-Driver External Components**

(1) VCC is not a pin on the DRV835x family of devices, but a VCC supply voltage pullup is required for the open-drain output nFAULT and SDO. These pins can also be pulled up to DVDD.

### **[DRV8350](http://www.ti.com/product/drv8350?qgpn=drv8350), [DRV8350R](http://www.ti.com/product/drv8350r?qgpn=drv8350r) [DRV8353](http://www.ti.com/product/drv8353?qgpn=drv8353), [DRV8353R](http://www.ti.com/product/drv8353r?qgpn=drv8353r)**

<span id="page-67-0"></span>SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

 $C_{IN}$ 

 $C_{\text{BST}}^{(1)}$ 

 $C_{VCC}$ <sup>(1)</sup>

 $D_{SW}^{(1)}$ 

 $L_{SW}$ <sup>(1)</sup>

 $C_{OUT}$ <sup>(1)</sup>

 $R_{\text{OUT}}^{(1)}$ 

 $R_{FB1}^{(1)}$ 

 $R_{FB2}$ <sup>(1)</sup>



SW **OUT<sup>(2)</sup>** OUT<sup>(2)</sup> **OUT** OUT<sup>(2)</sup> Output filter inductor

OUT<sup>(2)</sup> GND GND Output ripple resistor

OUT<sup>(2)</sup>  $\vert$  GND  $\vert$  X5R or X7R, OUT-rated capacitor

(1) For detailed design procedures, refer to the *LM5008A 100-V 350-mA Constant On-Time Buck Switching [Regulator](http://www.ti.com/lit/pdf/SNVS583G)* data sheet.

(2) OUT is not a pin on the DRV8350R and DRV8353R devices, but the regulated output voltage of the buck regulator after the output inductor.

### <span id="page-67-5"></span>**9.2.1.2.1 External MOSFET Support**

<span id="page-67-2"></span><span id="page-67-1"></span>The DRV835x family of devices MOSFET support is based on the MOSFET gate charge, VCP charge-pump capacity, VGLS regulator capacity, and output PWM switching frequency. For a quick calculation of MOSFET driving capacity, use [Equation](#page-67-1) 11 and [Equation](#page-67-2) 12 for three phase BLDC motor applications.

**Trapezoidal 120° Commutation:** 
$$
I_{VCP/VGLS} > Q_g \times f_{PWM}
$$
 (11)

**Sinusoidal 180° Commutation:**  $I_{VCP/VGLS} > 3 \times Q_g \times f_{PWM}$ 

(1) FB GND

where

 $f_{\text{PWM}}$  is the maximum desired PWM switching frequency.

 $OUT<sup>(2)</sup>$  FB

- $Q_g$  is the MOSFET total gate charge
- $I_{VCP/VGLS}$  is the charge pump or low-side regulator capacity, dependent on the VM pin voltage.
- The MOSFET multiplier based on the commutation control method, may vary based on implementation. (12)

### *9.2.1.2.1.1 MOSFET Example*

If a system is using  $V_{VM}$  = 48 V ( $I_{VCP}$  = 25 mA) and a maximum PWM switching frequency of 45 kHz, then the VCP charge-pump and VGLS regulator can support MOSFETs using trapezoidal commutation with a  $Q<sub>q</sub> < 556$ nC, and MOSFETs using sinusoidal commutation with a  $Q_q$  < 185 nC.

### **9.2.1.2.2 IDRIVE Configuration**

The gate drive current strength,  $I_{DRIVE}$ , is selected based on the gate-to-drain charge of the external MOSFETs and the target rise and fall times at the outputs. If  $I_{DRIVE}$  is selected to be too low for a given MOSFET, then the MOSFET may not turn on completely within the  $t_{DRIVE}$  time and a gate drive fault may be asserted. Additionally, slow rise and fall times will lead to higher switching power losses. TI recommends adjusting these values in system with the required external MOSFETs and motor to determine the best possible setting for any application.

The  $I_{DRIVEP}$  and  $I_{DRIVEN}$  current for both the low-side and high-side MOSFETs are independently adjustable on SPI devices through the SPI registers. On hardware interface devices, both source and sink settings are selected at the same time on the IDRIVE pin.

<span id="page-67-3"></span>For MOSFETs with a known gate-to-drain charge  $\mathsf{Q}_{\sf gd}$ , desired rise time (t<sub>r</sub>), and a desired fall time (t<sub>f</sub>), use [Equation](#page-67-4) 13 and Equation 14 to calculate the value of  $I_{DRIVEP}$  and  $I_{DRIVEN}$  (respectively).

$$
I_{DRIVEN} > \frac{Q_{gd}}{t_f}
$$
 (13)  

$$
I_{DRIVEN} > \frac{Q_{gd}}{t_f}
$$
 (14)

### <span id="page-67-4"></span>*9.2.1.2.2.1 IDRIVE Example*

Use [Equation](#page-68-1) 15 and Equation 16 to calculate the value of I<sub>DRIVEP1</sub> and I<sub>DRIVEP2</sub> (respectively) for a gate to drain charge of 13 nC and a rise time from 100 to 300 ns.



Resistor divider to set buck output voltage



<span id="page-68-0"></span>

 $I_{DRIVER2} = \frac{13 \text{ nC}}{300 \text{ ns}} = 43 \text{ mA}$ DRIVEP1 =<br>PRIVER2 =  $I_{DRIVFP1} = \frac{13 \text{ nC}}{122 \text{ s}} = 130 \text{ mA}$ 100 ns  $=$ (15) (16)

<span id="page-68-1"></span>DRIVEP2 =<br>t a value<br>0-mA sou<br>Equation<br>e of 13 n Select a value for  $I_{DRIVFP}$  that is between 43 mA and 130 mA. For this example, the value of  $I_{DRIVFP}$  was selected as 100-mA source.

<span id="page-68-2"></span>Use [Equation](#page-68-3) 17 and Equation 18 to calculate the value of I<sub>DRIVEN1</sub> and I<sub>DRIVEN2</sub> (respectively) for a gate to drain charge of 13 nC and a fall time from 50 to 150 ns.

$$
I_{DRIVEN1} = \frac{13 \text{ nC}}{50 \text{ ns}} = 260 \text{ mA}
$$
\n
$$
I_{DRIVEN2} = \frac{13 \text{ nC}}{150 \text{ ns}} = 87 \text{ mA}
$$
\n(18)

<span id="page-68-3"></span> $V_{\rm DRIVEN2} = \frac{1}{150 \text{ ns}} = 67 \text{ mJ}$ <br>t a value for  $I_{\rm DRIVEN}$  that is bot-<br>0-mA sink.<br>2.3  $V_{\rm DS}$  Overcurrent Monitor<br> $V_{\rm DS}$  monitors are configure<br>FETs as shown in Equation  $V_{\rm DS\_OCP} > I_{\rm max} \times R_{\rm DS(0n)max}$ Select a value for  $I_{DRIVEN}$  that is between 87 mA and 260 mA. For this example, the value of  $I_{DRIVEN}$  was selected as 200-mA sink.

### **9.2.1.2.3 V<sub>DS</sub>** Overcurrent Monitor Configuration

<span id="page-68-4"></span>The V<sub>DS</sub> monitors are configured based on the worst-case motor current and the R<sub>DS(on)</sub> of the external MOSFETs as shown in [Equation](#page-68-4) 19.

$$
V_{DS\_OCP} > I_{max} \times R_{DS(on)max} \tag{19}
$$

### *9.2.1.2.3.1 VDS Overcurrent Example*

The goal of this example is to set the  $\rm V_{DS}$  monitor to trip at a current greater than 75 A. According to the *[CSD19535KCS](http://www.ti.com/lit/pdf/SLPS484) 100 V N-Channel NexFET™ Power MOSFET data sheet, the R<sub>DS(on)</sub> value is 2.2 times higher at* 175°C, and the maximum R<sub>DS(on)</sub> value at a V<sub>GS</sub> of 10 V is 3.6 mΩ at T<sub>A</sub> = 25°C. From these values, the approximate worst-case value of  $\overline{R}_{DS(on)}$  is 2.2 × 3.6 m $\Omega$  = 7.92 m $\Omega$ .

<span id="page-68-5"></span>Using [Equation](#page-68-5) 19 with a value of 7.92 m $\Omega$  for R<sub>DS(on)</sub> and a worst-case motor current of 75 A, Equation 20 shows the calculated desired value of the  $V_{DS}$  overcurrent monitors.

$$
V_{DS\_OCP} > 75 A \times 7.92 m\Omega
$$

$$
V_{DS\_OCP} > 0.594 V \tag{20}
$$

For this example, the value of  $V_{DS,OCP}$  was selected as 0.6 V.

The SPI devices allow for adjustment of the deglitch time for the  $V_{DS}$  overcurrent monitor. The deglitch time can be set to 1  $\mu$ s, 2  $\mu$ s, 4  $\mu$ s, or 8  $\mu$ s.

### **9.2.1.2.4 Sense-Amplifier Bidirectional Configuration (DRV8353 and DRV8353R)**

The sense amplifier gain on the DRV8353 and DRV8353R devices and sense resistor value are selected based on the target current range, VREF reference voltage, sense-resistor power rating, and operating temperature range. In bidirectional operation of the sense amplifier, the dynamic range at the output is approximately calculated as shown in [Equation](#page-68-6) 21.

$$
V_{O} = (V_{VREF} - 0.25 V) - \frac{V_{VREF}}{2}
$$
 (21)

<span id="page-68-7"></span><span id="page-68-6"></span>Use [Equation](#page-68-7) 22 to calculate the approximate value of the selected sense resistor with  $V<sub>O</sub>$  calculated using [Equation](#page-68-6) 21.

$$
R = \frac{V_O}{A_V \times I} \qquad P_{\text{SENSE}} > I_{\text{RMS}}^2 \times R \tag{22}
$$

From [Equation](#page-68-6) 21 and [Equation](#page-68-7) 22, select a target gain setting based on the power rating of the target sense resistor.

Copyright © 2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback*

### *9.2.1.2.4.1 Sense-Amplifier Example*

**[DRV8350](http://www.ti.com/product/drv8350?qgpn=drv8350), [DRV8350R](http://www.ti.com/product/drv8350r?qgpn=drv8350r) [DRV8353](http://www.ti.com/product/drv8353?qgpn=drv8353), [DRV8353R](http://www.ti.com/product/drv8353r?qgpn=drv8353r)**

In this system example, the value of VREF voltage is 3.3 V with a sense current from –40 to +40 A. The linear range of the SOx output is 0.25 V to  $V_{VREF}$  – 0.25 V (from the  $V_{LINEAR}$  specification). The differential range of the sense amplifier input is  $-0.3$  to  $+0.3$  V (V<sub>DIFF</sub>).

$$
V_{O} = (3.3 \text{ V} - 0.25 \text{ V}) - \frac{3.3 \text{ V}}{2} = 1.4 \text{ V}
$$
\n
$$
1.4 \text{ V}
$$
\n(23)

$$
R = \frac{1.4 \text{ V}}{A_V \times 40 \text{ A}} \quad 2 \text{ W} > 28.3^2 \times R \to R < 2.5 \text{ m}\Omega
$$
\n
$$
R = \frac{1.4 \text{ V}}{1.4 \text{ V}} \tag{24}
$$

$$
2.5 \text{ m}\Omega > \frac{1.4 \text{ V}}{\text{A}_{\text{V}} \times 40 \text{ A}} \rightarrow \text{A}_{\text{V}} > 14 \tag{25}
$$

Therefore, the gain setting must be selected as 20 V/V or 40 V/V and the value of the sense resistor must be less than 2.5 mΩ to meet the power requirement for the sense resistor. For this example, the gain setting was selected as 20 V/V. The value of the resistor and worst case current can be verified that R < 2.5 m $\Omega$  and  $I_{max}$  = 40 A does not violate the differential range specification of the sense amplifier input  $(V_{SPxD})$ .

### **9.2.1.2.5 Single Supply Power Dissipation**

Design care must be taken to make sure that the thermal ratings of the DRV835x are not violated during normal operation of the device. The is especially critical in higher voltage and higher ambient operation applications where power dissipation or the device ambient temperature are increased.

To determine the temperature of the device in single supply operation, first the power internal power dissipation must be calculated. The internal power dissipation has four primary components:

- VCP charge pump power dissipation  $(P_{VCP})$
- VGLS low-side regulator power dissipation  $(P_{VGIS})$
- VM device nominal power dissipation  $(P_{VM})$
- VIN buck regulator power dissipation ( $P_{\text{BUCH}}$ )

<span id="page-69-0"></span>The values of P<sub>VCP</sub> and P<sub>VGLS</sub> can be approximated by referring to *External [MOSFET](#page-67-5) Support* to first determine  $I_{VCP}$  and  $I_{VGLS}$  and then referring to [Equation](#page-69-1) 26 and Equation 27.

$$
P_{VCP} = I_{VCP} \times (V_{VM} + V_{VDRAIN})
$$
\n
$$
P_{VGLS} = I_{VGLS} \times V_{VM}
$$
\n(26)

<span id="page-69-5"></span><span id="page-69-2"></span><span id="page-69-1"></span>The value of P<sub>VM</sub> can be calculated by referring to the data sheet parameter for  $I_{VM}$  current and [Equation](#page-69-2) 28.



The value of P<sub>BUCK</sub> can be calculated with the buck output voltage (V<sub>VCC</sub>), buck output current ( $I_{VCC}$ ), and by referring to the typical characteristic curve for efficiency  $(η)$  in the LM5008A data sheet.

<span id="page-69-3"></span>The total power dissipation is then calculated by summing the four components as shown in [Equation](#page-69-3) 31.

$$
P_{\text{tot}} = P_{\text{VCP}} + P_{\text{VGLS}} + P_{\text{VM}} + P_{\text{BUCK}} \tag{31}
$$

<span id="page-69-4"></span>Lastly, the device junction temperature can be estimate by referring to *Thermal [Information](#page-10-0)* and [Equation](#page-69-4) 32.

$$
T_{\rm J} \text{max} = T_{\rm A} \text{max} + (R_{\rm \theta,IA} \times P_{\rm tot})
$$
\n(32)

The information in *Thermal [Information](#page-10-0)* is based off of a standardized test metric for package and PCB thermal dissipation. The actual values may vary based on the actual PCB design used in the application.

**ISTRUMENTS** 



### **[www.ti.com](http://www.ti.com)** SLVSDY6 –AUGUST 2018

In this application example the device is configured for single supply operation. This configuration requires only one power supply for the DRV835x but comes at the tradeoff of increased internal power dissipation. The junction temperature is estimated in the example below.

Use [Equation](#page-67-1) 11 to calculate the value of  $I_{VCP}$  and  $I_{VGIS}$  for a MOSFET gate charge of 78 nC, all 3 high-side and 3 low-side MOSFETs switching, and a switching frequency of 45 kHz.

 $I_{VCP/VGLS} = 78 \text{ nC} \times 3 \times 45 \text{ kHz} = 10.5 \text{ mA}$  (33)

Use [Equation](#page-69-3) 26, Equation 27, Equation 28, Equation 29, and Equation 31 to calculate the value of  $P_{\text{tot}}$  for  $V_{VM}$  =  $V_{VDRAIN} = V_{VIN} = 48$  V,  $I_{VM} = 9.5$  mA,  $I_{VCP} = 10.5$  mA,  $I_{VGLS} = 10.5$  mA,  $V_{VCC} = 3.3$  V,  $I_{VCC} = 100$  mA, and  $\eta =$ 86 %.

$$
P_{VCP} = 10.5 \text{ mA} \times (48 \text{ V} + 48 \text{ V}) = 1 \text{ W}
$$
\n(34)

 $P_{VGLS} = 10.5 \text{ mA} \times 48 \text{ V} = 0.5 \text{ W}$  (35)

$$
P_{VM} = 9.5 \text{ mA} \times 48 \text{ V} = 0.5 \text{ W}
$$
\n
$$
P_{BICK} = [(3.3 \text{ V} \times 100 \text{ mA}) / 0.86] - (3.3 \text{ V} \times 100 \text{ mA}) = 0.054 \text{ W}
$$
\n(36)

$$
P_{\text{tot}} = 1 W + 0.5 W + 0.5 W + 0.054 = 2.054 W
$$
\n(38)

Lastly, to estimate the device junction temperature during operation, use [Equation](#page-69-4) 32 to calculate the value of T<sub>J</sub>max for T<sub>A</sub>max = 60°C, R<sub>θJA</sub> = 26.6°C/W for the RGZ package, and P<sub>tot</sub> = 2.054 W. Again, please note that the  $R<sub>0JA</sub>$  is highly dependent on the PCB design used in the actual application and should be verified. For more information about traditional and new thermal metrics, see the *[Semiconductor](http://www.ti.com/lit/pdf/spra953) and IC Package Thermal Metrics* [application](http://www.ti.com/lit/pdf/spra953) report.

 $T_{\text{J}}$ max = 60°C + (26.6°C/W × 2.054 W) = 115°C (39)

As shown in this example, the device is within its operational limits, but is operating almost to its maximum operational junction temperature. Design care should be taken in the single supply configuration to correctly manage the power dissipation of the device.

### **9.2.1.2.7 Buck Regulator Configuration (DRV8350R and DRV8353R)**

For a detailed design procedure and information on selecting the correct buck regulator external components, refer to *LM5008A 100-V 350-mA Constant On-Time Buck Switching [Regulator](http://www.ti.com/lit/pdf/SNVS583G)*.

### *9.2.1.3 Application Curves*



**[DRV8350](http://www.ti.com/product/drv8350?qgpn=drv8350), [DRV8350R](http://www.ti.com/product/drv8350r?qgpn=drv8350r) [DRV8353](http://www.ti.com/product/drv8353?qgpn=drv8353), [DRV8353R](http://www.ti.com/product/drv8353r?qgpn=drv8353r)**

## Texas **ISTRUMENTS**

### **[DRV8350](http://www.ti.com/product/drv8350?qgpn=drv8350), [DRV8350R](http://www.ti.com/product/drv8350r?qgpn=drv8350r) [DRV8353](http://www.ti.com/product/drv8353?qgpn=drv8353), [DRV8353R](http://www.ti.com/product/drv8353r?qgpn=drv8353r)**

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**



*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback* Copyright © 2018, Texas Instruments Incorporated


**[www.ti.com](http://www.ti.com)** SLVSDY6 –AUGUST 2018



SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**

Texas **INSTRUMENTS** 

#### **9.2.2 Alternative Application**

In this application, the DRV8353R is configured to use one sense amplifier in unidirectional mode for a summing current sense scheme often used in trapezoidal or hall-based BLDC commutation control. Additionally, the device is configured in dual supply mode using the integrated buck regulator for the VM gate drive voltage supply to decrease internal power dissipation.





*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback* Copyright © 2018, Texas Instruments Incorporated



#### *9.2.2.1 Design Requirements*

[Table](#page-74-0) 23 lists the example design input parameters for system design.

<span id="page-74-0"></span>

#### **Table 23. Design Parameters**

#### *9.2.2.2 Detailed Design Procedure*

#### **9.2.2.2.1 Sense Amplifier Unidirectional Configuration**

The sense amplifiers are configured to be unidirectional through the registers on SPI devices by writing a 0 to the VREF\_DIV bit.

The sense-amplifier gain and sense resistor values are selected based on the target current range, VREF, sense-resistor power rating, and operating temperature range. In unidirectional operation of the sense amplifier, use [Equation](#page-74-1) 40 to calculate the approximate value of the dynamic range at the output.

$$
V_{O} = (V_{VREF} - 0.25 V) - 0.25 V = V_{VREF} - 0.5 V
$$
\n(40)

<span id="page-74-2"></span><span id="page-74-1"></span>Use [Equation](#page-74-2) 41 to calculate the approximate value of the selected sense resistor.

$$
R = \frac{V_O}{A_V \times I} \qquad P_{\text{SENSE}} > I_{\text{RMS}}^2 \times R
$$
  
where  

$$
V_O = V_{\text{VREF}} - 0.5 \text{ V}
$$
 (41)

From [Equation](#page-74-1) 40 and [Equation](#page-74-2) 41, select a target gain setting based on the power rating of a target sense resistor.

#### *9.2.2.2.1.1 Sense-Amplifier Example*

•  $V_O = V_{VREF} - 0.5$  V<br>Equation 40 and Equation<br>or.<br>2.1.1 Sense-Amplifier Exam<br>s system example, the valu<br>output for the DRV8353x de<br>e of the sense-amplifier inpu<br> $V_O = 3.3$  V  $- 0.5$  V = 2.8 V In this system example, the value of  $V_{VREF}$  is 3.3 V with a sense current from 0 to 40 A. The linear range of the SOx output for the DRV8353x device is 0.25 V to V<sub>VREF</sub> – 0.25 V (from the V<sub>LINEAR</sub> specification). The differential range of the sense-amplifier input is  $-0.3$  to  $+0.3$  V (V<sub>DIFF</sub>).

$$
V_{O} = 3.3 \text{ V} - 0.5 \text{ V} = 2.8 \text{ V}
$$
\n
$$
\tag{42}
$$

$$
R = \frac{2.8 \text{ V}}{A_V \times 40 \text{ A}} \quad 3 \text{ W} > 28.3^2 \times R \rightarrow R < 3.75 \text{ m}\Omega
$$
 (43)

$$
3.75 \text{ m}\Omega > \frac{2.8 \text{ V}}{A_V \times 40 \text{ A}} \to A_V > 18.7
$$
 (44)

#### **[DRV8350](http://www.ti.com/product/drv8350?qgpn=drv8350), [DRV8350R](http://www.ti.com/product/drv8350r?qgpn=drv8350r) [DRV8353](http://www.ti.com/product/drv8353?qgpn=drv8353), [DRV8353R](http://www.ti.com/product/drv8353r?qgpn=drv8353r)**

SLVSDY6 –AUGUST 2018 **[www.ti.com](http://www.ti.com)**



Therefore, the gain setting must be selected as 20 V/V or 40 V/V and the value of the sense resistor must be less than 3.75 mΩ to meet the power requirement for the sense resistor. For this example, the gain setting was selected as 20 V/V. The value of the resistor and worst-case current can be verified that R < 3.75 mΩ and  $I_{max}$  = 40 A does not violate the differential range specification of the sense amplifier input  $(V_{SPxD})$ .

#### *9.2.2.2.1.2 Dual Supply Power Dissipation*

Design care must be taken to make sure that the thermal ratings of the DRV835x are not violated during normal operation of the device. The is especially critical in higher voltage and higher ambient operation applications where power dissipation or the device ambient temperature are increased.

To determine the temperature of the device in dual supply operation, first the internal power dissipation must be calculated. The internal power dissipation has four primary components:

- VCP Charge pump power dissipation  $(P_{VCP})$
- VGLS low-side regulator power dissipation  $(P_{VGIS})$
- VM device nominal power dissipation  $(P_{VM})$
- VIN buck regulator power dissipation ( $P_{\text{Buck}}$ )

<span id="page-75-0"></span>The value of P<sub>VCP</sub> and P<sub>VGLS</sub> can be approximated by referring to *External [MOSFET](#page-67-0) Support* to first determine  $I_{VCP}$  and  $I_{VGLS}$  and then referring to [Equation](#page-75-1) 45 and Equation 46.

$$
P_{VCP} = I_{VCP} \times (V_{VM} + V_{VDRAIN})
$$
\n(45)

$$
P_{VGLS} = I_{VGLS} \times V_{VM} \tag{46}
$$

<span id="page-75-5"></span><span id="page-75-2"></span><span id="page-75-1"></span>The value of  $P_{VM}$  can be calculated by referring to the datasheet parameter for  $I_{VM}$  current and [Equation](#page-75-2) 47.

$$
P_{VM} = I_{VM} \times V_{VM}
$$
\n
$$
P_{BUCK} = (P_{O} / \eta) - P_{O}
$$
\n
$$
where
$$
\n
$$
P_{O} = V_{VCC} \times I_{VCC}
$$
\n(49) (49)

The value of P<sub>BUCK</sub> can be calculated with the buck output voltage (V<sub>VCC</sub>), buck output current ( $I_{VCC}$ ), and by referring to the typical characteristic curve for efficiency (η) in the LM5008A data sheet.

<span id="page-75-3"></span>The total power dissipation is then calculated by summing the four components as shown in [Equation](#page-75-3) 50.

$$
P_{\text{tot}} = P_{\text{VCP}} + P_{\text{VGLS}} + P_{\text{VM}} + P_{\text{BUCK}} \tag{50}
$$

<span id="page-75-4"></span>Lastly, the device junction temperature can be estimate by referring to the *Thermal [Information](#page-10-0)* and [Equation](#page-75-4) 51.

$$
T_{J} \text{max} = T_{A} \text{max} + (R_{\theta J A} \times P_{\text{tot}}) \tag{51}
$$

Note that the information in the *Thermal [Information](#page-10-0)* is based off of a standardized test metric for package and PCB thermal dissipation. The actual values may vary based on the actual PCB design used in the application.

#### *9.2.2.2.1.3 Dual Supply Power Dissipation Example*

In this application example the device is configured for dual supply operation. dual supply operation helps to decrease the internal power dissipation by providing the gate driver with a lower supply voltage. This can be derived from the internal buck regulator or an external power supply. The junction temperature is estimated in the example below.

Use [Equation](#page-67-1) 11 to calculate the value of  $I_{VCP}$  and  $I_{VGLS}$  for a MOSFET gate charge of 78 nC, 1 high-side and 1 low-side MOSFETs switch at a time, and a switching frequency of 20 kHz.

 $I_{VCP/(GLS)} = 78 \text{ nC} \times 1 \times 20 \text{ kHz} = 1.56 \text{ mA}$  (52)

Use equation [Equation](#page-75-3) 45, Equation 46, Equation 47, Equation 48, and Equation 50 to calculate the value of  $P_{\text{tot}}$ for  $V_{VM}$  = 12 V,  $V_{VDRAIN}$  = 48 V,  $V_{VIN}$  = 48 V,  $I_{VM}$  = 9.5 mA,  $I_{VCP}$  = 1.56 mA,  $I_{VGLS}$  = 1.56 mA,  $V_{VCC}$  = 12 V,  $I_{VCC}$  = 150 mA, and  $η = 86$  %.

 $P_{VCP} = 1.56 \text{ mA} \times (12 \text{ V} + 48 \text{ V}) = 0.1 \text{ W}$  (53)

**[www.ti.com](http://www.ti.com)** SLVSDY6 –AUGUST 2018



Lastly, to estimate the device junction temperature during operation, use [Equation](#page-75-4) 51 to calculate the value of T<sub>J</sub>max for T<sub>A</sub>max = 105°C, R<sub>θJA</sub> = 26.6°C/W for the RGZ package, and P<sub>tot</sub> = 0.51 W. Again, note that the R<sub>θJA</sub> is highly dependent on the PCB design used in the actual application and should be verified. For more information about traditional and new thermal metrics, refer to the *[Semiconductor](http://www.ti.com/lit/pdf/spra953) and IC Package Thermal Metrics* [application](http://www.ti.com/lit/pdf/spra953) report.

$$
T_{\rm J} \text{max} = 105^{\circ} \text{C} + (26.6^{\circ} \text{C/W} \times 0.51 \text{ W}) = 119^{\circ} \text{C}
$$
 (58)

### **10 Power Supply Recommendations**

The DRV835x family of devices are designed to operate from an input voltage supply (VM) range between 9 V and 75 V. A 0.1-µF ceramic capacitor rated for VM must be placed as near to the device as possible. In addition, a bulk capacitor must be included on the VM pin but can be shared with the bulk bypass capacitance for the external power MOSFETs. Additional bulk capacitance is required to bypass the external half-bridge MOSFETs and should be sized according to the application requirements.

### **10.1 Bulk Capacitance Sizing**

Having appropriate local bulk capacitance is an important factor in motor drive system design. It is usually beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size. The amount of local capacitance depends on a variety of factors including:

- The highest current required by the motor system
- The power supply's type, capacitance, and ability to source current
- The amount of parasitic inductance between the power supply and motor system
- The acceptable supply voltage ripple
- Type of motor (brushed DC, brushless DC, stepper)
- The motor startup and braking methods

The inductance between the power supply and motor drive system will limit the rate current can change from the power supply. If the local bulk capacitance is too small, the system will respond to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage stays stable and high current can be quickly supplied.

The data sheet provides a recommended minimum value, but system level testing is required to determine the appropriate sized bulk capacitor.





Copyright © 2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDY6&partnum=DRV8350) Feedback*



### **11 Layout**

#### **11.1 Layout Guidelines**

Bypass the VM pin to the GND pin using a low-ESR ceramic bypass capacitor with a recommended value of 0.1 µF. Place this capacitor as near to the VM pin as possible with a thick trace or ground plane connected to the GND pin. Additionally, bypass the VM pin using a bulk capacitor rated for VM. This component can be electrolytic. This capacitance must be at least 10 µF.

Additional bulk capacitance is required to bypass the high current path on the external MOSFETs. This bulk capacitance should be placed such that it minimizes the length of any high current paths through the external MOSFETs. The connecting metal traces should be as wide as possible, with numerous vias connecting PCB layers. These practices minimize inductance and allow the bulk capacitor to deliver high current.

Place a low-ESR ceramic capacitor between the CPL and CPH pins. This capacitor should be 47 nF, rated for VDRAIN, and be of type X5R or X7R. Additionally, place a low-ESR ceramic capacitor between the VCP and VDRAIN pins and VGLS and GNDs. These capacitors should be 1 µF, rated for 16 V, and be of type X5R or X7R.

Bypass the DVDD pin to the GND/DGND pin with a 1-µF low-ESR ceramic capacitor rated for 6.3 V and of type X5R or X7R. Place this capacitor as near to the pin as possible and minimize the path from the capacitor to the GND/DGND pin.

The VDRAIN pin can be shorted directly to the VM pin for single supply application configurations. However, if a significant distance is between the device and the external MOSFETs, use a dedicated trace to connect to the common point of the drains of the high-side external MOSFETs. Do not connect the SLx pins directly to GND. Instead, use dedicated traces to connect these pins to the sources of the low-side external MOSFETs. These recommendations allow for more accurate  $V_{DS}$  sensing of the external MOSFETs for overcurrent detection.

Minimize the loop length for the high-side and low-side gate drivers. The high-side loop is from the GHx pin of the device to the high-side power MOSFET gate, then follows the high-side MOSFET source back to the SHx pin. The low-side loop is from the GLx pin of the device to the low-side power MOSFET gate, then follows the low-side MOSFET source back to the SPx/SLx pins.

#### **11.1.1 Buck-Regulator Layout Guidelines**

Layout is a critical portion of good power supply design. The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI:

- Put the feedback network resistors near the FB pin and away from the inductor to minimize coupling noise into the feedback pin.
- Put the input bypass capacitor near the VIN pin to decrease copper trace resistance which effects input voltage ripple of the device.
- Put the inductor near the SW pin to decrease magnetic and electrostatic noise.
- Put the output capacitor near the junction of the inductor and the diode. The inductor, diode, and  $C_{\text{OUT}}$  trace should be as short as possible to decrease conducted and radiated noise and increase overall efficiency.
- Make the ground connection for the diode,  $C_{VIN}$ , and  $C_{OUT}$  as small as possible and tie it to the system ground plane in only one spot (preferably at the  $C<sub>OUT</sub>$  ground point) to minimize conducted noise in the system ground plane.

For more detail on switching power supply layout considerations refer to the *AN-1149 Layout [Guidelines](http://www.ti.com/lit/pdf/SNVA021) for Switching Power Supplies* [application](http://www.ti.com/lit/pdf/SNVA021) report.



**[www.ti.com](http://www.ti.com)** SLVSDY6 –AUGUST 2018

#### **11.2 Layout Example**



**Figure 75. Layout Example**



### **12 Device and Documentation Support**

#### **12.1 Device Support**

#### **12.1.1 Device Nomenclature**

The following figure shows a legend for interpreting the complete device name:



### **12.2 Documentation Support**

#### **12.2.1 Related Documentation**

For related documentation, refer to:

- Texas Instruments, *[DRV8353Rx-EVM](http://www.ti.com/lit/pdf/SLVUB79) User's Guide* user's guide
- Texas Instruments, *[DRV8353Rx-EVM](http://www.ti.com/lit/pdf/SLVU791) GUI User's Guide*
- Texas Instruments, *[DRV8353Rx-EVM](http://www.ti.com/lit/pdf/SLVUBH8) InstaSPIN™ Software Quick Start Guide*
- Texas Instruments, *LM5008A 100-V 350-mA Constant On-Time Buck Switching [Regulator](http://www.ti.com/lit/pdf/SNVS583)* data sheet
- Texas Instruments, *[CSD19535KCS](http://www.ti.com/lit/pdf/SLPS484) 100 V N-Channel NexFET™ Power MOSFET* data sheet
- Texas Instruments, *[Understanding](http://www.ti.com/lit/pdf/SLVA714) IDRIVE and TDRIVE In TI Motor Gate Drivers* application report
- Texas Instruments, *Motor Drive [Protection](http://www.ti.com/lit/pdf/SLVA966) with TI Smart Gate Drive* TI TechNote
- Texas Instruments, *Reduce Motor Drive BOM and PCB Area with TI Smart Gate Drive* TI [TechNote](http://www.ti.com/lit/pdf/SLVA960)
- Texas Instruments, *Reducing EMI Radiated [Emissions](http://www.ti.com/lit/pdf/SLVA989) with TI Smart Gate Drive* TI TechNote
- Texas Instruments, *Hardware Design [Considerations](http://www.ti.com/lit/pdf/SLVA654) for an Efficient Vacuum Cleaner using BLDC Motor*
- Texas Instruments, *Hardware Design [Considerations](http://www.ti.com/lit/pdf/SLVA642) for an Electric Bicycle using BLDC Motor*
- Texas Instruments, *[Industrial](http://www.ti.com/lit/pdf/SLYY046) Motor Drive Solution Guide*
- Texas Instruments, *Layout Guidelines for Switching Power Supplies* [application](http://www.ti.com/lit/pdf/SNVA021) report
- Texas Instruments, *QFN/SON PCB [Attachment](http://www.ti.com/lit/pdf/SLUA271)* application report
- Texas Instruments, *Sensored 3-Phase BLDC Motor Control Using [MSP430™](http://www.ti.com/lit/pdf/SLAA503) application report*
- Texas Instruments, *AN-1149 Layout Guidelines for Switching Power Supplies* [application](http://www.ti.com/lit/pdf/SNVA021) report



#### **12.3 Related Links**

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.



#### **Table 24. Related Links**

#### **12.4 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.5 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### **12.6 Trademarks**

NexFET, InstaSPIN, MSP430, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### **12.7 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **12.8 Glossary**

#### [SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

#### **13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**







**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

## **MECHANICAL DATA**



- Quad Flatpack, No-Leads (QFN) package configuration.  $\mathbb{C}.$
- The package thermal pad must be soldered to the board for thermal and mechanical performance. D.
- Ε. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. F. Falls within JEDEC MO-220.



# **GENERIC PACKAGE VIEW**

# **RGZ 48 VQFN - 1 mm max height**

**7 x 7, 0.5 mm pitch** PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4224671/A



# **PACKAGE OUTLINE**

## **RGZ0048L VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

## **RGZ0048L VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **RGZ0048L VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **MECHANICAL DATA**



- NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. Α.
	- Β. This drawing is subject to change without notice.
	- $C.$ QFN (Quad Flatpack No-Lead) Package configuration.
	- $\bigtriangleup$  The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html\)](http://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](http://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated