

# Multirate to 2.7 Gb/s Clock and Data Recovery IC with Integrated Limiting Amp

# ADN2819

#### **FEATURES**

**Meets SONET requirements for jitter transfer/generation/tolerance Quantizer sensitivity: 4 mV typical Adjustable slice level: ±100 mV 1.9 GHz minimum bandwidth Patented clock recovery architecture Loss of signal detect range: 3 mV to 15 mV Single reference clock frequency for all rates, including 15/14 (7%) wrapper rate Choice of 19.44 MHz, 38.88 MHz, 77.76 MHz, or 155.52 MHz REFCLK LVPECL/LVDS/LVCMOS/LVTTL compatible inputs (LVPECL/LVDS only at 155.52 MHz) 19.44 MHz oscillator on-chip to be used with external crystal Loss of lock indicator Loopback mode for high speed test data Output squelch and bypass features Single-supply operation: 3.3 V Low power: 540 mW typical 7 mm × 7 mm 48-lead LFCSP APPLICATIONS SONET OC-3/-12/-48, SDH STM-1/-4/-16, GbE and 15/14 FEC rates WDM transponders Regenerators/repeaters Test equipment** 

#### **PRODUCT DESCRIPTION**

The ADN2819 provides the receiver functions of quantization, signal level detect, and clock and data recovery at rates of OC-3, OC-12, OC-48, Gigabit Ethernet, and 15/14 FEC rates.All SONET jitter requirements are met, including jitter transfer, jitter generation, and jitter tolerance.All specifications are quoted for –40°C to +85°C ambient temperature, unless otherwise noted.

The device is intended for WDM system applications, and can be used with either an external reference clock or an on-chip oscillator with external crystal. Both native rates and 15/14 rate digital wrappers are supported by the ADN2819, without any change of reference clock.

This device, together with a PIN diode and a TIA preamplifier, can implement a highly integrated, low cost, low power, fiber optic receiver.

The receiver front end signal detect circuit indicates when the input signal level has fallen below a user-adjustable threshold. The signal detect circuit has hysteresis to prevent chatter at the output.

The ADN2819 is available in a compact 7 mm  $\times$  7 mm, 48-lead chip scale package.



#### **FUNCTIONAL BLOCK DIAGRAM**

#### Figure 1.

**Backplane applications** 

**Rev. B Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 [www.analog.com](http://www.analog.com/) Fax: 781.326.8703 © 2004 Analog Devices, Inc. All rights reserved.**

# TABLE OF CONTENTS



### **REVISION HISTORY**

#### **5/04—Data Sheet Changed from Rev. A to Rev. B**



### **1/03—Data Sheet Changed from Rev. 0 to Rev. A**





### <span id="page-2-0"></span>**SPECIFICATIONS**

Table 1. T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, VCC = V<sub>MIN</sub> to V<sub>MAX</sub>, VEE = 0 V, C<sub>F</sub> = 4.7 µF, SLICEP = SLICEN = VCC, unless otherwise noted.



<span id="page-3-0"></span>

| <b>Parameter</b>                                          | <b>Conditions</b>                    | Min         | <b>Typ</b> | <b>Max</b> | Unit |
|-----------------------------------------------------------|--------------------------------------|-------------|------------|------------|------|
| Setup Time                                                | T <sub>s</sub> (See Figure 3)        |             |            |            |      |
|                                                           | $OC-48$                              | 140         |            |            | ps   |
|                                                           | GbE                                  | 350         |            |            | ps   |
|                                                           | $OC-12$                              | 750         |            |            | ps   |
|                                                           | $OC-3$                               | 3145        |            |            | ps   |
| <b>Hold Time</b>                                          | T <sub>H</sub> (See Figure 3)        |             |            |            |      |
|                                                           | $OC-48$                              | 150         |            |            | ps   |
|                                                           | GbE                                  | 350         |            |            | ps   |
|                                                           | $OC-12$                              | 750         |            |            | ps   |
|                                                           | $OC-3$                               | 3150        |            |            | ps   |
| REFCLK DC INPUT CHARACTERISTICS                           |                                      |             |            |            |      |
| Input Voltage Range                                       | @ REFCLKP or REFCLKN                 | $\mathbf 0$ |            | <b>VCC</b> | v    |
| Peak-to-Peak Differential Input                           |                                      | 100         |            |            | mV   |
| Common-Mode Level                                         | DC-coupled, single-ended             |             | VCC/2      |            | V    |
| TEST DATA DC INPUT CHARACTERISTICS <sup>4</sup> (TDINP/N) | <b>CML</b> inputs                    |             |            |            |      |
| Peak-to-Peak Differential Input Voltage                   |                                      |             | 0.8        |            | v    |
| <b>LVTTL DC INPUT CHARACTERISTICS</b>                     |                                      |             |            |            |      |
| Input High Voltage                                        | V <sub>IH</sub>                      | 2.0         | $\vee$     |            |      |
| Input Low Voltage                                         | $V_{\parallel}$                      |             |            | 0.8        | V    |
| Input Current                                             | $V_{IN} = 0.4 V$ or $V_{IN} = 2.4 V$ | $-5$        |            | $+5$       | μA   |
| Input Current (SEL0 and SEL1 Only) <sup>5</sup>           | $V_{IN} = 0.4 V$ or $V_{IN} = 2.4 V$ | $-5$        |            | $+50$      | μA   |
| LVTTL DC OUTPUT CHARACTERISTICS                           |                                      |             |            |            |      |
| Output High Voltage                                       | $V_{OH}$ , $I_{OH} = -2.0$ mA        | 2.4         |            |            | ٧    |
| <b>Output Low Voltage</b>                                 | $V_{OL}$ , $I_{OL}$ = +2.0 mA        |             |            | 0.4        | v    |

<span id="page-4-0"></span>

 $\overline{a}$ 

<sup>5</sup> SEL0 and SEL1 have internal pull-down resistors, causing higher I<sub>H</sub>.

<span id="page-4-1"></span>

<span id="page-4-3"></span><span id="page-4-2"></span>

<sup>&</sup>lt;sup>1</sup> PIN and NIN should be differentially driven, ac-coupled for optimum sensitivity.<br><sup>2</sup> PWD measurement made on quantizer outputs in bypass mode.<br><sup>3</sup> Jitter tolerance measurements are equipment limited.<br><sup>4</sup> TDINP/N are CM

### <span id="page-5-0"></span>ABSOLUTE MAXIMUM RATINGS

**Table 2.** 



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **THERMAL CHARACTERISTICS Thermal Resistance**

48-lead LFCSP, 4-layer board with exposed paddle soldered to VCC

 $\theta_{JA} = 25^{\circ}C/W$ 

### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# <span id="page-6-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. 48-Lead LFCSP Pin Configuration

**Table 3. Pin Function Descriptions**

 $\overline{a}$ 

<span id="page-6-1"></span>

1 Type: P = Power, AI = Analog Input, AO = Analog Output, DI = Digital Input, DO = Digital Output.

<span id="page-7-2"></span><span id="page-7-0"></span>

Figure 4. LOS Comparator Trip Point Programming



<span id="page-7-1"></span>Figure 7. Single-Ended vs. Differential Output Specifications

### <span id="page-8-0"></span>DEFINITION OF TERMS **MAXIMUM, MINIMUM, AND TYPICAL SPECIFICATIONS**

Specifications for every parameter are derived from statistical analyses of data taken on multiple devices from multiple wafer lots. Typical specifications are the mean of the distribution of the data for that parameter. If a parameter has a maximum (or a minimum), that value is calculated by adding to (or subtracting from) the mean six times the standard deviation of the distribution. This procedure is intended to tolerate production variations. If the mean shifts by 1.5 standard deviations, the remaining 4.5 standard deviations still provide a failure rate of only 3.4 parts per million. For all tested parameters, the test limits are guardbanded to account for tester variation and therefore guarantee that no device is shipped outside of data sheet specifications.

### **INPUT SENSITIVITY AND INPUT OVERDRIVE**

Sensitivity and overdrive specifications for the quantizer involve offset voltage, gain, and noise. The relationship between the logic output of the quantizer and the analog voltage input is shown in [Figure 8.](#page-8-1) For a sufficiently large positive input voltage, the output is always Logic 1; similarly for negative inputs, the output is always Logic 0. However, the transitions between output Logic Levels 1 and 0 are not at precisely defined input voltage levels, but occur over a range of input voltages.Within this zone of confusion, the output may be either 1 or 0, or it may even fail to attain a valid logic state. The width of this zone is determined by the input voltage noise of the quantizer. The center of the zone of confusion is the quantizer input offset voltage. Input overdrive is the magnitude of signal required to guarantee the correct logic level with  $1 \times 10^{-10}$  confidence level.

<span id="page-8-1"></span>

Figure 8. Input Sensitivity and Input Overdrive

### **SINGLE-ENDED VS. DIFFERENTIAL**

AC-coupling is typically used to drive the inputs to the quantizer. The inputs are internally dc biased to a commonmode potential of ~0.6 V. Driving the ADN2819 single-ended and observing the quantizer input with an oscilloscope probe at the point indicated in [Figure 9 s](#page-8-2)hows a binary signal with an average value equal to the common-mode potential and instantaneous values above and below the average value. It is convenient to measure the peak-to-peak amplitude of this signal and to call the minimum required value the quantizer sensitivity. Referring to [Figure](#page-8-1) 8, since both positive and negative offsets need to be accommodated, the sensitivity is twice the overdrive.

<span id="page-8-2"></span>

Figure 9. Single-Ended Sensitivity Measurement

<span id="page-8-3"></span>

Figure 10. Differential Sensitivity Measurement

Driving the ADN2819 differentially (see [Figure 10\)](#page-8-3), sensitivity seems to improve by observing the quantizer input with an oscilloscope probe. This is an illusion caused by the use of a single-ended probe.A 5 mV p-p signal appears to drive the ADN2819 quantizer. However, the single-ended probe measures only half the signal. The true quantizer input signal is twice this value since the other quantizer input is complementary to the signal being observed.

### <span id="page-9-0"></span>**LOS RESPONSE TIME**

The LOS response time is the delay between the removal of the input signal and indication of loss of signal (LOS) at SDOUT. The ADN2819's response time is 300 ns typ when the inputs are dc-coupled. In practice, the time constant of ac-coupling at the quantizer input determines the LOS response time.

### **JITTER SPECIFICATIONS**

The ADN2819 CDR is designed to achieve the best bit-errorrate (BER) performance, and has exceeded the jitter transfer, generation, and tolerance specifications proposed for SONET/SDH equipment defined in the Telcordia Technologies specification.

Jitter is the dynamic displacement of digital signal edges from their long-term average positions measured in UI (unit intervals), where  $1$  UI = 1 bit period. Jitter on the input data can cause dynamic phase errors on the recovered clock sampling edge. Jitter on the recovered clock causes jitter on the retimed data.

The following sections summarize the specifications of the jitter generation, transfer, and tolerance in accordance with the Telcordia document (GR-253-CORE, Issue 3, September 2000) for the optical interface at the equipment level, and the ADN2819 performance with respect to those specifications.

#### **Jitter Generation**

Jitter generation specification limits the amount of jitter that can be generated by the device with no jitter and wander applied at the input. For OC-48 devices, the band-pass filter has a 12 kHz high-pass cutoff frequency, with a roll-off of 20 dB/decade and a low-pass cutoff frequency of at least 20 MHz. The jitter generated should be less than 0.01 UI rms and 0.1 UI p-p.

### **Jitter Transfer**

Jitter transfer function is the ratio of the jitter on the output signal to the jitter applied on the input signal versus the frequency. This parameter measures the limited amount of jitter on an input signal that can be transferred to the output signal (see [Figure 11\)](#page-9-1).

<span id="page-9-1"></span>

Figure 11. Jitter Transfer Curve

#### **Jitter Tolerance**

Jitter tolerance is defined as the peak-to-peak amplitude of the sinusoidal jitter applied on the input signal that causes a 1 dB power penalty. This is a stress test that is intended to ensure no additional penalty is incurred under the operating conditions (see [Figure 12\)](#page-9-2). [Figure 13](#page-9-3) shows the typical OC-48 jitter tolerance performance of the ADN2819.

<span id="page-9-3"></span><span id="page-9-2"></span>

Figure 13. OC-48 Jitter Tolerance Curve

<span id="page-10-0"></span>

Figure 14. Jitter Transfer and Jitter Tracking BW

<span id="page-10-2"></span>

|         | <b>Jitter Transfer</b> |                |                | <b>Jitter Tolerance</b> |                |                   |                |                     |
|---------|------------------------|----------------|----------------|-------------------------|----------------|-------------------|----------------|---------------------|
|         |                        | <b>ADN2819</b> | Implementation | <b>Mask Corner</b>      |                | <b>SONET Spec</b> | <b>ADN2819</b> | Implementation      |
| Rate    | SONET Spec $(fC)$      | (kHz)          | Margin         | Freauency               | <b>ADN2819</b> | $(UI p-p)$        | $(UI p-p)$     | Margin <sup>1</sup> |
| OC-48   | 2 MHz                  | 590            | 3.4            | 1 MHz                   | 4.8 MHz        | 0.15              | 1.0            | 6.67                |
| $OC-12$ | 500 kHz                | 140            | 3.6            | 250 kHz                 | 4.8 MHz        | 0.15              | 1.0            | 6.67                |
| $OC-3$  | 130 kHz                | 48             | 2.7            | 65 kHz                  | 600 kHz        | 0.15              | 1.0            | 6.67                |

<span id="page-10-1"></span><sup>&</sup>lt;sup>1</sup> Jitter tolerance measurements limited by test equipment capabilities.

 $\overline{a}$ 

# <span id="page-11-0"></span>THEORY OF OPERATION

The ADN2819 is a delay-locked and phase-locked loop circuit for clock recovery and data retiming from an NRZ encoded data stream. The phase of the input data signal is tracked by two separate feedback loops that share a common control voltage.A high speed delay-locked loop path uses a voltage controlled phase shifter to track the high frequency components of the input jitter.A separate phase control loop, comprised of the VCO, tracks the low frequency components of the input jitter. The initial frequency of the VCO is set by a third loop that compares the VCO frequency with the reference frequency and sets the coarse tuning voltage. The jitter tracking phase-locked loop controls the VCO by the fine tuning control.

The delay- and phase-locked loops together track the phase of the input data signal. For example, when the clock lags input data, the phase detector drives the VCO to a higher frequency and increases the delay through the phase shifter. Both of these actions serve to reduce the phase error between the clock and data. The faster clock picks up phase while the delayed data loses phase. Since the loop filter is an integrator, the static phase error is driven to zero.

Another view of the circuit is that the phase shifter implements the zero required for the frequency compensation of a secondorder phase-locked loop. This zero is placed in the feedback path and therefore does not appear in the closed-loop transfer function. Jitter peaking in a conventional second-order phaselocked loop is caused by the presence of this zero in the closedloop transfer function. Since this circuit has no zero in the closed-loop transfer, jitter peaking is minimized.

The delay- and phase-locked loops together simultaneously provide wideband jitter accommodation and narrow-band jitter filtering. The linearized block diagram in [Figure 15](#page-11-1) shows that the jitter transfer function,  $Z(s)/X(s)$ , is a second-order low-pass providing excellent filtering. Note that the jitter transfer has no zero, unlike an ordinary second-order phase-locked loop. This means the main PLL loop has low jitter peaking (see [Figure 16\)](#page-12-0), which makes this circuit ideal for signal regenerator applications where jitter peaking in a cascade of regenerators can contribute to hazardous jitter accumulation.

<span id="page-11-1"></span>



The error transfer,  $e(s)/X(s)$ , has the same high-pass form as an ordinary phase-locked loop. This transfer function is free to be optimized to give excellent wideband jitter accommodation since the jitter transfer function,  $Z(s)/X(s)$ , provides the narrowband jitter filtering. See [Table 4](#page-10-2) for error transfer bandwidths and jitter transfer bandwidths at the various data rates.

The delay-locked and phase-locked loops contribute to overall jitter accommodation.At low frequencies of input jitter on the data signal, the integrator in the loop filter provides high gain to track large jitter amplitudes with small phase error. In this case, the VCO is frequency modulated, and jitter is tracked as in an ordinary phase-locked loop. The amount of low frequency jitter that can be tracked is a function of the VCO tuning range.A wider tuning range gives larger accommodation of low frequency jitter. The internal loop control voltage remains small for small phase errors, so the phase shifter remains close to the center of its range, and therefore contributes little to the low frequency jitter accommodation.

At medium jitter frequencies, the gain and tuning range of the VCO are not large enough to track the input jitter. In this case, the VCO control voltage becomes large and saturates, and the VCO frequency dwells at one or the other extreme of its tuning range. The size of the VCO tuning range therefore has only a small effect on the jitter accommodation. The delay-locked loop control voltage is now larger; thus, the phase shifter takes on the burden of tracking the input jitter. The phase shifter range, in UI, can be seen as a broad plateau on the jitter tolerance curve. The phase shifter has a minimum range of 2 UI at all data rates.

The gain of the loop integrator is small for high jitter frequencies, so larger phase differences are needed to make the loop control voltage big enough to tune the range of the phase shifter. Large phase errors at high jitter frequencies cannot be tolerated. In this region, the gain of the integrator determines the jitter accommodation. Since the gain of the loop integrator declines linearly with frequency, jitter accommodation is lower with higher jitter frequency.At the highest frequencies, the loop gain is very small and little tuning of the phase shifter can be expected. In this case, jitter accommodation is determined by the eye opening of the input data, the static phase error, and the residual loop jitter generation. The jitter accommodation is roughly 0.5 UI in this region. The corner frequency between the declining slope and the flat region is the closed-loop bandwidth of the delay-locked loop, which is roughly 5 MHz for OC-12, OC-48, and GbE data rates, and 600 kHz for OC-3 data rates.

<span id="page-12-0"></span>

Figure 16. Jitter Response vs. Conventional PLL

# <span id="page-13-0"></span>FUNCTIONAL DESCRIPTION

### **MULTIRATE CLOCK AND DATA RECOVERY**

The ADN2819 will recover clock and data from serial bit streams at OC-3, OC-12, OC-48, and GbE data rates as well as the 15/14 FEC rates. The output of the 2.5 GHz VCO is divided down in order to support the lower data rates. The data rate is selected by the SEL[2..0] inputs (see [Table 5\)](#page-13-1).



### <span id="page-13-1"></span>**Table 5. Data Rate Selection**

### **LIMITING AMPLIFIER**

The limiting amplifier has differential inputs (PIN/NIN) that are internally terminated with 50  $\Omega$  to an on-chip voltage reference (VREF =  $0.6$  V typically). These inputs are normally ac-coupled, although dc-coupling is possible as long as the input common-mode voltage remains above 0.4 V (see [Figure 26,](#page-19-2) [Figure 27,](#page-19-3) and [Figure 28 i](#page-19-1)n the [Applications Information](#page-16-1)  section). Input offset is factory trimmed to achieve better than 4 mV typical sensitivity with minimal drift. The limiting amplifier can be driven differentially or single-ended.

### **SLICE ADJUST**

The quantizer slicing level can be offset by  $\pm 100$  mV to mitigate the effect of amplified spontaneous emission (ASE) noise by applying a differential voltage input of  $\pm 0.8$  V to SLICEP/N inputs. If no adjustment of the slice level is needed, SLICEP/N should be tied to VCC.

### **LOSS OF SIGNAL (LOS) DETECTOR**

The receiver front end level signal detect circuit indicates when the input signal level has fallen below a user adjustable threshold. The threshold is set with a single external resistor from Pin 1, THRADJ, to GND. The LOS comparator trip point versus the resistor value is illustrated in [Figure 4](#page-7-0) (this is only valid for  $SLICEP = SLICEN = VCC$ ). If the input level to the ADN2819 drops below the programmed LOS threshold, SDOUT (Pin 45) will indicate the loss of signal condition with a Logic 1. The LOS response time is  $\sim$ 300 ns by design, but it is dominated by the RC time constant in ac-coupled applications.

If the LOS detector is used, the quantizer slice adjust pins must both be tied to VCC. This is to avoid interaction with the LOS threshold level.

Note that it is not expected to use both LOS and slice adjust at the same time. Systems with optical amplifiers need the slice adjust to evade ASE. However, a loss of signal in an optical link that uses optical amplifiers causes the optical amplifier output to be full-scale noise. Under this condition, the LOS would not detect the failure. In this case, the loss of lock signal indicates the failure because the CDR circuitry is unable to lock onto a signal that is full-scale noise.

### **REFERENCE CLOCK**

There are three options for providing the reference frequency to the ADN2819: differential clock, single-ended clock, or crystal oscillator. See [Figure 17,](#page-13-2) [Figure](#page-13-3) 18, and [Figure 19](#page-14-2) for example configurations.

<span id="page-13-2"></span>

Figure 17. Differential REFCLK Configuration

<span id="page-13-3"></span>

Figure 18. Single-Ended REFCLK Configuration

<span id="page-14-2"></span><span id="page-14-0"></span>

Figure 19. Crystal Oscillator Configuration

The ADN2819 can accept any of the following reference clock frequencies: 19.44 MHz, 38.88 MHz, and 77.76 MHz at LVTTL/ LVCMOS/LVPECL/LVDS levels, or 155.52 MHz at LVPECL/ LVDS levels via the REFCLKN/P inputs, independent of data rate (including Gigabit Ethernet and wrapper rates). The input buffer accepts any differential signal with a peak-to-peak differential amplitude of greater than 100 mV (e.g., LVPECL or LVDS) or a standard single-ended low voltage TTL input, providing maximum system flexibility. The appropriate division ratio can be selected using the REFSEL0/1 pins, according to [Table 6.](#page-14-1) Phase noise and duty cycle of the reference clock are not critical, and 100 ppm accuracy is sufficient.

#### <span id="page-14-1"></span>**Table 6. Reference Frequency Selection**



An on-chip oscillator to be used with an external crystal is also provided as an alternative to using the REFCLKN/P inputs. Details of the recommended crystal are given in [Table 7.](#page-14-3)

<span id="page-14-3"></span>**Table 7. Required Crystal Specifications** 

| <b>Parameter</b>             | Value                   |  |  |  |
|------------------------------|-------------------------|--|--|--|
| Mode                         | Series Resonant         |  |  |  |
| Frequency/Overall Stability  | 19.44 MHz $\pm$ 100 ppm |  |  |  |
| <b>Frequency Accuracy</b>    | $±100$ ppm              |  |  |  |
| <b>Temperature Stability</b> | $±100$ ppm              |  |  |  |
| Aging                        | $±100$ ppm              |  |  |  |
| FSR                          | 50 $\Omega$ max         |  |  |  |

REFSEL must be tied to VCC when the REFCLKN/P inputs are active, or tied to VEE when the oscillator is used. No connection between the XO pin and the REFCLK input is necessary (see [Figure 17,](#page-13-2) [Figure 18,](#page-13-3) and [Figure 19\)](#page-14-2). Note that the crystal should operate in series resonant mode, which renders it insensitive to external parasitics. No trimming capacitors are required.

### **LOCK DETECTOR OPERATION**

The lock detector monitors the frequency difference between the VCO and the reference clock, and deasserts the loss of lock signal when the VCO is within 500 ppm of center frequency. This enables the phase loop, which then maintains phase lock, unless the frequency error exceeds 0.1%. Should this occur, the loss of lock signal is reasserted and control returns to the frequency loop, which will reacquire and maintain a stable clock signal at the output. The frequency loop requires a single external capacitor between CF1 and CF2. The capacitor specification is given in [Table 8.](#page-14-4)

#### <span id="page-14-4"></span>Table 8. Recommended C<sub>F</sub> Capacitor Specification





Figure 20. Transfer Function LOL

<span id="page-15-1"></span><span id="page-15-0"></span>

Figure 21. Test Modes

### **SQUELCH MODE**

When the squelch input is driven to a TTL high state, the clock and data outputs are set to the zero state to suppress downstream processing. If desired, this pin can be directly driven by the LOS (loss of signal) detector output (SDOUT). If the squelch function is not required, the pin should be tied to VEE.

### **TEST MODES: BYPASS AND LOOPBACK**

When the bypass input is driven to a TTL high state, the quantizer output is connected directly to the buffers driving the data out pins, thus bypassing the clock recovery circuit (see [Figure 21\)](#page-15-1). This feature can help the system deal with nonstandard bit rates.

The loopback mode can be invoked by driving the LOOPEN pin to a TTL high state, which facilitates system diagnostic testing. This connects the test inputs (TDINP/N) to the clock and data recovery circuit (per [Figure 21\)](#page-15-1). The test inputs have internal 50  $Ω$  terminations, and can be left floating when not in use. TDINP/N are CML inputs and can only be dc-coupled when being driven by CML outputs. The TDINP/N inputs must be ac-coupled if driven by anything other than CML outputs. Bypass and loopback modes are mutually exclusive: only one of these modes can be used at any given time. The ADN2819 is put into an indeterminate state if both the BYPASS and LOOPEN pins are set to Logic 1 at the same time.

### <span id="page-16-1"></span><span id="page-16-0"></span>APPLICATIONS INFORMATION

### **PCB DESIGN GUIDELINES**

Proper RF PCB design techniques must be used for optimal performance.

#### **Power Supply Connections and Ground Planes**

Use of one low impedance ground plane to both analog and digital grounds is recommended. The VEE pins should be soldered directly to the ground plane to reduce series inductance. If the ground plane is an internal plane and connections to the ground plane are made through vias, multiple vias may be used in parallel to reduce the series inductance, especially on Pins 33 and 34, which are the ground returns for the output buffers.

Use of a 10  $\mu$ F electrolytic capacitor between VCC and GND is recommended at the location where the 3.3 V supply enters the PCB. Use of 0.1  $\mu$ F and 1 nF ceramic chip capacitors should be placed between IC power supply VCC and GND as close as possible to the ADN2819 VCC pins. Again, if connections to the supply and ground are made through vias, the use of multiple vias in parallel will help to reduce series inductance, especially on Pins 35 and 36, which supply power to the high speed CLKOUTP/N and DATAOUTP/N output buffers. Refer to the schematic in [Figure 22](#page-17-0) for recommended connections.

#### **Transmission Lines**

Use of 50  $\Omega$  transmission lines are required for all high frequency input and output signals to minimize reflections, including PIN, NIN, CLKOUTP, CLKOUTN, DATAOUTP, and DATAOUTN (also REFCLKP/N for a 155.52 MHz REFCLK). It is also recommended that the PIN/NIN input traces are matched in length and that the CLKOUTP/N and DATAOUTP/N traces are matched in length. All high speed CML outputs, CLKOUTP/N and DATAOUTP/N, also require 100 Ω back termination chip resistors connected between the output pin and VCC. These resistors should be placed as close as possible to the output pins. These 100  $\Omega$  resistors are in parallel with on-chip 100  $\Omega$  termination resistors to create a 50 Ω back termination (see [Figure 23\)](#page-17-1).

The high speed inputs, PIN and NIN, are internally terminated with 50  $\Omega$  to an internal reference voltage (see [Figure 24\)](#page-17-2). A 0.1 µF capacitor is recommended between VREF, Pin 4, and GND to provide an ac ground for the inputs.

As with any high speed mixed-signal design, take care to keep all high speed digital traces away from sensitive analog nodes.

#### **Soldering Guidelines for Chip Scale Package**

The lands on the 48-lead LFCSP are rectangular. The printed circuit board pad for these should be 0.1 mm longer than the package land length and 0.05 mm wider than the package land width. The land should be centered on the pad. This ensures that the solder joint size is maximized. The bottom of the chip scale package has a central exposed pad. The pad on the printed circuit board should be at least as large as this exposed pad. The user must connect the exposed pad to analog VCC. If vias are used, they should be incorporated into the pad at 1.2 mm pitch grid. The via diameter should be between 0.3 mm and 0.33 mm; the via barrel should be plated with 1 oz. copper to plug the via.

<span id="page-17-0"></span>

<span id="page-17-2"></span>Figure 22. Typical Application Circuit

<span id="page-17-1"></span>

Figure 24. AC-Coupled Input Configuration

### <span id="page-18-0"></span>**CHOOSING AC-COUPLING CAPACITORS**

The choice of ac-coupling capacitors at the input (PIN, NIN) and output (DATAOUTP, DATAOUTN) of the ADN2819 must be chosen such that the device works properly at the lower OC-3 and higher OC-48 data rates.When choosing the capacitors, the time constant formed with the two 50  $\Omega$  resistors in the signal path must be considered.When a large number of consecutive identical digits (CIDs) are applied, the capacitor voltage can drop due to baseline wander (see Figure 23), causing pattern dependent jitter (PDJ).

For the ADN2819 to work robustly at both OC-3 and OC-48, a minimum capacitor of 1.6 µF to PIN/NIN and 0.1 µF on DATAOUTP/DATAOUTN should be used. This is based on the assumption that 1000 CIDs must be tolerated and that the PDJ should be limited to 0.01 UI p-p.



**NOTES**

**1. DURING DATA PATTERNS WITH HIGH TRANSITION DENSITY, DIFFERENTIAL DC VOLTAGE AT V1 AND V2 IS 0.**

**2. WHENTHE OUTPUT OFTHE TIA GOESTO CID, V1 AND V1b ARE DRIVENTO DIFFERENT DC LEVELS. V2 AND V2b DISCHARGE TO THE VREF LEVEL,**

WHICH EFFECTIVELY INTRODUCES A DIFFERENTIAL DC OFFSET ACROSS THE AC COUPLING CAPACITORS.<br>3. WHEN THE BURST OF DATA STARTS AGAIN,THE DIFFERENTIAL DC OFFSET ACROSS THE AC COUPLING CAPACITORS IS APPLIED TO THE INPUT LEVELS, **CAUSING A DC SHIFT INTHE DIFFERENTIAL INPUT. THIS SHIFT IS LARGE ENOUGH SUCHTHAT ONE OFTHE STATES, EITHER HIGH OR LOW DEPENDING ON** 02999-B-025 THE LEVELS OF V1 AND V1b WHEN THE TIA WENT TO CID, IS CANCELLED OUT. THE QUANTIZER WILL NOT RECOGNIZE THIS AS A VALID STATE.<br>4. THE DC OFFSET SLOWLY DISCHARGES UNTIL THE DIFFERENTIAL INPUT VOLTAGE EXCEEDS THE SENSITIVITY O 999-B **ABLETO RECOGNIZE BOTH HIGH AND LOW STATES ATTHIS POINT.**

Figure 25. Example of Baseline Wander

### <span id="page-19-0"></span>**DC-COUPLED APPLICATION**

The inputs to the ADN2819 can also be dc-coupled. This may be necessary in burst mode applications where there are long periods of CIDs and baseline wander cannot be tolerated. If the inputs to the ADN2819 are dc-coupled, care must be taken not to violate the input range and common-mode level requirements of the ADN2819 (see [Figure 26,](#page-19-2) [Figure 27,](#page-19-3) and [Figure 28\)](#page-19-1). If dc-coupling is required, and the output levels of the TIA do not adhere to the levels shown in [Figure 27 a](#page-19-3)nd [Figure 28,](#page-19-1) there needs to be level shifting and/or an attenuator between the TIA outputs and the ADN2819 inputs.

### **LOL TOGGLING DURING LOSS OF INPUT DATA**

If the input data stream is lost due to a break in the optical link (or for any reason), the clock output from the ADN2819 will stay within 1000 ppm of the VCO center frequency as long as there is a valid reference clock. The LOL pin toggles at a rate of several kHz because the LOL pin toggles between a Logic 1 and a Logic 0, while the frequency loop and phase loop swap control of the VCO. The chain of events is as follows:

- The ADN2819 is locked to the input data stream;  $LOL = 0$ .
- The input data stream is lost due to a break in the link. The VCO frequency drifts until the frequency error is greater than 1000 ppm. LOL is asserted to a Logic 1 as control of the VCO is passed back to the frequency loop.
- The frequency loop pulls the VCO to within 500 ppm of its center frequency. Control of the VCO is passed back to the phase loop and LOL is deasserted to a Logic 0.
- The phase loop tries to acquire, but there is no input data present so the VCO frequency drifts.
- The VCO frequency drifts until the frequency error is greater than 1000 ppm. LOL is asserted to a Logic 1 as control of the VCO is passed back to the frequency loop. This process is repeated until a valid input data stream is re-established.

<span id="page-19-2"></span>

<span id="page-19-3"></span>Figure 26. ADN2819 with DC-Coupled Inputs



<span id="page-19-1"></span>

Figure 28. Maximum Allowed DC-Coupled Input Levels

# <span id="page-20-0"></span>OUTLINE DIMENSIONS



#### **ORDERING GUIDE**



<span id="page-20-3"></span><span id="page-20-1"></span> $1 Z = Pb$  Free.

<span id="page-20-2"></span> $\overline{a}$ 

# **NOTES**

# **NOTES**

# **NOTES**



**© 2004 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C02999–0–5/04(B)**

www.analog.com

Rev. B | Page 24 of 24