# **JANALOG** JFET Input Instrumentation Amplifier with<br>**DEVICES** Rail-to-Rail Outnut in MSOP Package Rail-to-Rail Output in MSOP Package

AD8220

#### <span id="page-0-0"></span>**FEATURES**

**Low input currents 10 pA maximum input bias current (B grade) 0.6 pA maximum input offset current (B grade) High CMRR 100 dB CMRR (minimum), G = 10 (B grade) 80 dB CMRR (minimum) to 5 kHz, G = 1 (B grade) Excellent ac specifications and low power 1.5 MHz bandwidth (G = 1) 14 nV/√Hz input noise (1 kHz) Slew rate: 2 V/μs 750 μA quiescent supply current (maximum) Versatile MSOP package Rail-to-rail output Input voltage range to below negative supply rail 4 kV ESD protection 4.5 V to 36 V single supply ±2.25 V to ±18 V dual supply Gain set with single resistor (G = 1 to 1000) Qualified for automotive applications** 

#### <span id="page-0-1"></span>**APPLICATIONS**

**Medical instrumentation Precision data acquisition Transducer interfaces** 

### <span id="page-0-3"></span>**GENERAL DESCRIPTION**

The AD8220 is the first single-supply, JFET input instrumentation amplifier available in an MSOP package. Designed to meet the needs of high performance, portable instrumentation, the AD8220 has a minimum common-mode rejection ratio (CMRR) of 86 dB at dc and a minimum CMRR of 80 dB at 5 kHz for G = 1. Maximum input bias current is 10 pA and typically remains below 300 pA over the entire industrial temperature range. Despite the JFET inputs, the AD8220 typically has a noise corner of only 10 Hz.

With the proliferation of mixed-signal processing, the number of power supplies required in each system has grown. The AD8220 is designed to alleviate this problem. The AD8220 can operate on a  $\pm$ 18 V dual supply, as well as on a single  $+5$  V supply. Its rail-to-rail output stage maximizes dynamic range on the low voltage supplies common in portable applications. Its ability to run on a single 5 V supply eliminates the need to use higher voltage, dual supplies. The AD8220 draws a maximum of 750 μA of quiescent current, making it ideal for battery powered devices.

### **PIN CONFIGURATION**

<span id="page-0-2"></span>



Figure 2. Input Bias Current and Offset Current vs. Temperature

Gain is set from 1 to 1000 with a single resistor. Increasing the gain increases the common-mode rejection. Measurements that need higher CMRR when reading small signals benefit when the AD8220 is set for large gains.

A reference pin allows the user to offset the output voltage. This feature is useful when interfacing with analog-to-digital converters.

The AD8220 is available in an MSOP that takes roughly half the board area of an SOIC. Performance for the A and B grade is specified over the industrial temperature range of −40°C to +85°C, and the W grade is specified over the automotive temperature range of −40°C to +125°C.

#### **Rev. B**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

# **AD8220\* Product Page Quick Links**

Last Content Update: 11/01/2016

## [Comparable Parts](http://www.analog.com/parametricsearch/en/11080?doc=ad8220.pdf&p0=1&lsrc=pst)<sup>[1]</sup>

View a parametric search of comparable parts

## [Evaluation Kits](http://www.analog.com/ad8220/evalkits?doc=ad8220.pdf&p0=1&lsrc=ek)<sup>ID</sup>

• AD62x, AD822x, AD842x Series InAmp Evaluation Board

## [Documentation](http://www.analog.com/ad8220/documentation?doc=ad8220.pdf&p0=1&lsrc=doc)<sup>[9]</sup>

## **Application Notes**

• AN-1401: Instrumentation Amplifier Common-Mode Range: The Diamond Plot

## **Data Sheet**

• AD8220: JFET Input Instrumentation Amplifier with Railto-Rail Output in MSOP Package Data Sheet

## **Technical Books**

• A Designer's Guide to Instrumentation Amplifiers, 3rd Edition, 2006

## **User Guides**

• UG-181: PLC Demo System, Industrial Process Control Demo System

## [Tools and Simulations](http://www.analog.com/ad8220/tools?doc=ad8220.pdf&p0=1&lsrc=tools)  $\Box$

• AD8220 SPICE Macro-Model

## [Reference Designs](http://www.analog.com/ad8220/referencedesigns?doc=ad8220.pdf&p0=1&lsrc=rd)

- CN0067
- CN0114

## [Reference Materials](http://www.analog.com/ad8220/referencematerials?doc=ad8220.pdf&p0=1&lsrc=rm)<sup>[D]</sup>

## **Technical Articles**

- Auto-Zero Amplifiers
- Biopotential Electrode Sensors in ECG/EEG/EMG Systems
- High-performance Adder Uses Instrumentation Amplifiers
- MS-2160: Mitigation Strategies for ECG Design Challenges
- Part 1: Simplifying Design of Industrial Process-Control Systems with PLC Evaluation Boards
- Part 2: Simplifying Design of Industrial Process-Control Systems with PLC Evaluation Boards

## [Design Resources](http://www.analog.com/ad8220/designsources?doc=ad8220.pdf&p0=1&lsrc=dr)<sup>[D]</sup>

- AD8220 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints

## [Discussions](http://www.analog.com/ad8220/discussions?doc=ad8220.pdf&p0=1&lsrc=disc)  $\boxdot$

View all AD8220 EngineerZone Discussions

## [Sample and Buy](http://www.analog.com/ad8220/sampleandbuy?doc=ad8220.pdf&p0=1&lsrc=sb)  $\Box$

Visit the product page to see pricing options

## [Technical Support](http://www.analog.com/support/technical-support.html?doc=ad8220.pdf&p0=1&lsrc=techs)<sup>[1]</sup>

Submit a technical question or find your regional support number

\* This page was dynamically generated by Analog Devices, Inc. and inserted into this data sheet. Note: Dynamic changes to the content on this page does not constitute a change to the revision number of the product data sheet. This content may be frequently modified.

# **TABLE OF CONTENTS**



## AC-Coupled Instrumentation Amplifier .................................. 23

## <span id="page-2-0"></span>**REVISION HISTORY**



### $5/07$ —Rev. 0 to Rev. A



4/06-Revision 0: Initial Version

# <span id="page-3-0"></span>**SPECIFICATIONS**

 $V_{S}$ + = 15 V, V<sub>S</sub>− = −15 V, V<sub>REF</sub> = 0 V, T<sub>A</sub> = 25°C, T<sub>OPR</sub> = −40°C to +85°C for A and B grades. T<sub>OPR</sub> = −40°C to +125°C for W grade,  $G = 1$ ,  $R_L = 2 k\Omega^1$ , unless otherwise noted.

### **Table 1.**





<span id="page-5-0"></span>

<sup>1</sup> When the output sinks more than 4 mA, use a 47 pF capacitor in parallel with the load to prevent ringing. Otherwise, use a larger load, such as 10 kΩ.<br><sup>2</sup> Differential and common-mode input impedance can be calculate

<sup>2</sup> Differential and common-mode input impedance can be calculated from the pin impedance:  $Z_{\text{DIFF}} = 2(Z_{\text{PIN}})$ ;  $Z_{\text{CM}} = Z_{\text{PN}}/2$ .

<sup>3</sup> The AD8220 can operate up to a diode drop below the negative supply but the bias current increases sharply. The input voltage range reflects the maximum

allowable voltage where the input bias current is within the specification. 4 At this supply voltage, ensure that the input common-mode voltage is within the input voltage range specification.

 $V_S$  + = 5 V,  $V_{S}$  – = 0 V,  $V_{REF}$  = 2.5 V,  $T_A$  = 25°C,  $T_{OPR}$  = −40°C to +85°C for A and B grades.  $T_{OPR}$  = −40°C to +125°C for W grade, G = 1,  $R_{L} = 2 k\Omega^{1}$ , unless otherwise noted.

#### **Table 2.**



<span id="page-6-0"></span>

<span id="page-7-0"></span>

<sup>1</sup> When the output sinks more than 4 mA, use a 47 pF capacitor in parallel with the load to prevent ringing. Otherwise, use a larger load, such as 10 kΩ.<br><sup>2</sup> Differential and common-mode impedance can be calculated from

<sup>2</sup> Differential and common-mode impedance can be calculated from the pin impedance: Z<sub>DIFF</sub> = 2(Z<sub>PIN</sub>); Z<sub>CM</sub> = Z<sub>PIN</sub>/2.<br><sup>3</sup> The AD8220 can operate up to a diode drop below the negative supply but the bias current incre allowable voltage where the input bias current is within the specification.

# <span id="page-8-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 3.**



<span id="page-8-3"></span><sup>1</sup> Assumes the load is referenced to midsupply.

<span id="page-8-4"></span>2 Temperature for specified performance is −40°C to +85°C. For performance to 125°C, see th[e Typical Performance Characteristics s](#page-10-0)ection.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

[Figure 3](#page-8-2) shows the maximum safe power dissipation in the package vs. the ambient temperature for the MSOP on a 4-layer JEDEC standard board.  $\theta_{JA}$  values are approximations.



<span id="page-8-2"></span>Figure 3. Maximum Power Dissipation vs. Ambient Temperature

#### <span id="page-8-1"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# <span id="page-9-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



#### **Table 4. Pin Function Descriptions**



# <span id="page-10-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Typical Distribution of CMRR ( $G = 1$ )



Figure 6. Typical Distribution of Input Offset Voltage



Figure 7. Typical Distribution of Output Offset Voltage



Figure 8. Typical Distribution of Input Bias Current







Figure 10. Voltage Spectral Density vs. Frequency



Figure 11. 0.1 Hz to 10 Hz RTI Voltage Noise ( $G = 1$ )



Figure 12. 0.1 Hz to 10 Hz RTI Voltage Noise (G = 1000)



Figure 13. Change in Input Offset Voltage vs. Warmup Time







Common-Mode Voltage



Figure 17. Input Bias Current and Offset Current vs. Temperature,  $V_S = \pm 15$  V,  $V_{REF} = 0$  V



Figure 18. Input Bias Current and Offset Current vs. Temperature,  $V_S = +5 V$ ,  $V_{REF} = 2.5 V$ 



Figure 19. CMRR vs. Frequency



Figure 20. CMRR vs. Frequency, 1 kΩ Source Imbalance





















Figure 26. Gain Nonlinearity,  $G = 1000$ 



<span id="page-13-0"></span>Figure 27. Input Common-Mode Voltage Range vs. Output Voltage,  $G = 1, V_{REF} = 0 V$ 



Figure 28. Input Common-Mode Voltage Range vs. Output Voltage,  $G = 1$ ,  $V_S = +5$  V,  $V_{REF} = 2.5$  V



Figure 29. Input Common-Mode Voltage Range vs. Output Voltage,  $G = 100$ ,  $V_{REF} = 0 V$ 



<span id="page-14-0"></span>Figure 30. Input Common-Mode Voltage Range vs. Output Voltage,  $G = 100$ ,  $V_S = +5$  V,  $V_{REF} = 2.5$  V



Figure 31. Input Voltage Limit vs. Supply Voltage,  $G = 1$ , VREF = 0 V



Figure 32. Output Voltage Swing vs. Supply Voltage,  $R_{\text{LOAD}} = 2 \text{ k}\Omega$ , G = 10,  $V<sub>REF</sub> = 0 V$ 



Figure 33. Output Voltage Swing vs. Supply Voltage,  $R_{\text{LOAD}} = 10 \text{ k}\Omega$ , G = 10,  $V_{REF} = 0 V$ 



Figure 34. Output Voltage Swing vs. Load Resistance  $V_S = \pm 15$  V, VREF = 0 V



Figure 35. Output Voltage Swing vs. Load Resistance V<sub>S</sub> = +5 V, V<sub>REF</sub> = 2.5 V



Figure 36. Output Voltage Swing vs. Output Current,  $V_s = \pm 15$  V, V<sub>REF</sub> = 0 V



Figure 37. Output Voltage Swing vs. Output Current,  $V_S = 5$  V,  $V_{REF} = 2.5$  V



Figure 38. Small Signal Pulse Response for Various Capacitive Loads,  $V_S = \pm 15 V$ ,  $V_{REF} = 0 V$ 



Figure 39. Small Signal Pulse Response for Various Capacitive Loads,  $V_S = 5 V$ ,  $V_{REF} = 2.5 V$ 



Figure 40. Output Voltage Swing vs. Large Signal Frequency Response



Figure 41. Large Signal Pulse Response and Settle Time,  $G = 1$ ,  $R_{LOAD} = 10 k\Omega$ ,  $V_S = \pm 15 V$ ,  $V_{REF} = 0 V$ 



Figure 42. Large Signal Pulse Response and Settle Time, G = 10,  $R_{LOAD} = 10 kΩ, V<sub>S</sub> = ±15 V, V<sub>REF</sub> = 0 V$ 

![](_page_16_Figure_5.jpeg)

Figure 43. Large Signal Pulse Response and Settle Time, G = 100,  $R_{LOAD} = 10 \text{ k}\Omega$ ,  $V_S = \pm 15 \text{ V}$ ,  $V_{REF} = 0 \text{ V}$ 

![](_page_16_Figure_7.jpeg)

Figure 44. Large Signal Pulse Response and Settle Time, G = 1000,  $R_{LOAD} = 10 kΩ, V<sub>S</sub> = ±15 V, V<sub>REF</sub> = 0 V$ 

![](_page_16_Figure_9.jpeg)

Figure 45. Small Signal Pulse Response,  $G = 1$ ,  $R_{LOAD} = 2$  k $\Omega$ ,  $C_{LOAD} = 100$  pF,  $V_S = \pm 15$  V,  $V_{REF} = 0$  V

![](_page_16_Figure_11.jpeg)

Figure 46. Small Signal Pulse Response,  $G = 10$ ,  $R_{LOAD} = 2$  k $\Omega$ ,  $C_{LOAD} = 100$  pF,  $V_S = \pm 15$  V,  $V_{REF} = 0$  V

![](_page_17_Figure_1.jpeg)

Figure 50. Small Signal Pulse Response, G = 10, R<sub>LOAD</sub> = 2 kΩ, C<sub>LOAD</sub> = 100 pF,  $V_S = 5 V$ ,  $V_{REF} = 2.5 V$ 

![](_page_17_Figure_3.jpeg)

Figure 51. Small Signal Pulse Response,  $G = 100$ ,  $R_{LOAD} = 2 k\Omega$ ,  $C_{LOAD} = 100 pF$ ,  $V_S = 5 V$ ,  $V_{REF} = 2.5 V$ 

![](_page_17_Figure_5.jpeg)

Figure 52. Small Signal Pulse Response,  $G = 1000$ ,  $R_{LOAD} = 2$  k $\Omega$ ,  $C_{LOAD}$  = 100 pF,  $V_S$  = 5 V,  $V_{REF}$  = 2.5 V

![](_page_17_Figure_7.jpeg)

Figure 47 Small Signal Pulse Response, G = 100, R<sub>LOAD</sub> = 2 k $\Omega$ , C<sub>LOAD</sub> = 100 pF,  $V_S = \pm 15$  V,  $V_{REF} = 0$  V

![](_page_17_Figure_9.jpeg)

Figure 48. Small Signal Pulse Response,  $G = 1000$ ,  $R_{LOAD} = 2 k\Omega$ ,  $C_{LOAD}$  = 100 pF,  $V_S = \pm 15$  V,  $V_{REF} = 0$  V

![](_page_17_Figure_11.jpeg)

Figure 49. Small Signal Pulse Response,  $G = 1$ ,  $R_{LOAD} = 2$  k $\Omega$ ,  $C_{LOAD} = 100$  pF,  $V_S = 5 V$ ,  $V_{REF} = 2.5 V$ 

![](_page_18_Figure_1.jpeg)

Figure 53. Settling Time vs. Output Voltage Step Size (G = 1)  $\pm$ 15 V, VREF = 0 V

![](_page_18_Figure_3.jpeg)

Figure 54. Settling Time vs. Gain for a 10 V Step,  $V_S = \pm 15$  V, VREF = 0 V

<span id="page-19-0"></span>![](_page_19_Figure_1.jpeg)

<span id="page-19-1"></span>The AD8220 is a JFET input, monolithic instrumentation amplifier based on the classic 3-op amp topology (se[e Figure 55\)](#page-19-1). Input Transistor J1 and Input Transistor J2 are biased at a fixed current so that any input signal forces the output voltages of A1 and A2 to change accordingly; the input signal creates a current through RG that flows in R1 and R2 such that the outputs of A1 and A2 provide the correct, gained signal. Topologically, J1, A1, and R1 and J2, A2, and R2 can be viewed as precision current feedback amplifiers that have a gain bandwidth of 1.5 MHz. The common-mode voltage and amplified differential signal from A1 and A2 are applied to a difference amplifier that rejects the common-mode voltage but amplifies the differential signal. The difference amplifier employs 20 kΩ laser-trimmed resistors that result in an in-amp with gain error less than 0.04%. New trim techniques were developed to ensure that CMRR exceeds 86 dB  $(G = 1)$ .

Using JFET transistors, the AD8220 offers an extremely high input impedance, extremely low bias currents of 10 pA maximum, a low offset current of 0.6 pA maximum, and no input bias current noise. In addition, input offset is less than 125 μV and drift is less than 5 μV/°C. Ease of use and robustness were considered. A common problem for instrumentation amplifiers is that at high gains, when the input is overdriven, $^1$ an excessive milliampere input bias current can result and the output can undergo phase reversal. The AD8220 has none of these problems; its input bias current is limited to less than 10 μA, and the output does not phase reverse under overdrive fault conditions.

The AD8220 has extremely low load-induced nonlinearity. All amplifiers that comprise the AD8220 have rail-to-rail output capability for enhanced dynamic range. The input of the AD8220 can amplify signals with wide common-mode voltages even slightly lower than the negative supply rail. The AD8220 operates over a wide supply voltage range. It can operate from either a single  $+4.5$  V to  $+36$  V supply or a dual  $\pm 2.25$  V to  $\pm 18$  V. The transfer function of the AD8220 is

$$
G = 1 + \frac{49.4 \text{ k}\Omega}{R_G}
$$

Users can easily and accurately set the gain using a single, standard resistor. Because the input amplifiers employ a current feedback architecture, the AD8220 gain-bandwidth product increases with gain, resulting in a system that does not suffer as much bandwidth loss as voltage feedback architectures at higher gains. A unique pinout enables the AD8220 to meet a CMRR specification of 80 dB through 5 kHz ( $G = 1$ ). The balanced pinout, shown i[n Figure 56,](#page-19-2) reduces parasitics that adversely affect CMRR performance. In addition, the new pinout simplifies board layout because associated traces are grouped together. For example, the gain setting resistor pins are adjacent to the inputs, and the reference pin is next to the output.

<span id="page-19-2"></span>![](_page_19_Figure_8.jpeg)

<sup>&</sup>lt;sup>1</sup> Overdriving the input at high gains refers to when the input signal is within the supply voltages but the amplifier cannot output the gained signal. For example, at a gain of 100, driving the amplifier with 10 V on  $\pm$ 15 V constitutes overdriving the inputs since the amplifier cannot output 100 V.

### <span id="page-20-0"></span>**GAIN SELECTION**

Placing a resistor across the RG terminals sets the AD8220 gain, which can be calculated by referring to [Table 5](#page-20-2) or by using the gain equation

$$
R_G = \frac{49.4 \text{ k}\Omega}{G - 1}
$$

#### <span id="page-20-2"></span>**Table 5. Gains Achieved Using 1% Resistors**

![](_page_20_Picture_254.jpeg)

The AD8220 defaults to  $G = 1$  when no gain resistor is used. Gain accuracy is determined by the absolute tolerance of RG. The TC of the external gain resistor increases the gain drift of the instrumentation amplifier. Gain error and gain drift are kept to a minimum when the gain resistor is not used.

## <span id="page-20-1"></span>**LAYOUT**

Careful board layout maximizes system performance. In applications that need to take advantage of the low input bias current of the AD8220, avoid placing metal under the input path to minimize leakage current. To maintain high CMRR over frequency, lay out the input traces symmetrically and lay out the traces of the RG resistor symmetrically. Ensure that the traces maintain resistive and capacitive balance; this holds for additional PCB metal layers under the input and R<sub>G</sub> pins. Traces from the

gain setting resistor to the RG pins should be kept as short as possible to minimize parasitic inductance. An example layout is shown i[n Figure 57 a](#page-20-3)n[d Figure 58.](#page-20-4) To ensure the most accurate output, the trace from the REF pin should either be connected to the AD8220 local ground (se[e Figure 59\)](#page-21-4) or connected to a voltage that is referenced to the AD8220 local ground.

#### **Common-Mode Rejection Ratio (CMRR)**

The AD8220 has high CMRR over frequency giving it greater immunity to disturbances, such as line noise and its associated harmonics, in contrast to typical in-amps whose CMRR falls off around 200 Hz. These in-amps often need common-mode filters at the inputs to compensate for this shortcoming. The AD8220 is able to reject CMRR over a greater frequency range, reducing the need for input common-mode filtering.

A well-implemented layout helps to maintain the high CMRR over frequency of the AD8220. Input source impedance and capacitance should be closely matched. In addition, source resistance and capacitance should be placed as close to the inputs as possible.

### **Grounding**

The output voltage of the AD8220 is developed with respect to the potential on the reference terminal. Care should be taken to tie REF to the appropriate local ground (se[e Figure 59\)](#page-21-4).

In mixed-signal environments, low level analog signals need to be isolated from the noisy digital environment. Many ADCs have separate analog and digital ground pins. Although it is convenient to tie both grounds to a single ground plane, the current traveling through the ground wires and PC board can cause a large error. Therefore, separate analog and digital ground returns should be used to minimize the current flow from sensitive points to the system ground.

<span id="page-20-3"></span>![](_page_20_Picture_16.jpeg)

Figure 57. Example Layout—Top Layer of the AD8220 Evaluation Board

<span id="page-20-4"></span>![](_page_20_Picture_18.jpeg)

Figure 58. Example Layout—Bottom Layer of the AD8220 Evaluation Board

### <span id="page-21-0"></span>**REFERENCE TERMINAL**

The reference terminal, REF, is at one end of a 20 k $\Omega$  resistor (see [Figure 55\)](#page-19-1). The output of the instrumentation amplifier is referenced to the voltage on the REF terminal; this is useful when the output signal needs to be offset to voltages other than common. For example, a voltage source can be tied to the REF pin to level-shift the output so that the AD8220 can interface with an ADC. The allowable reference voltage range is a function of the gain, common-mode input, and supply voltages. The REF pin should not exceed either + $V<sub>S</sub>$  or − $V<sub>S</sub>$  by more than 0.5 V.

For best performance, especially in cases where the output is not measured with respect to the REF terminal, source impedance to the REF terminal should be kept low, because parasitic resistance can adversely affect CMRR and gain accuracy.

### <span id="page-21-1"></span>**POWER SUPPLY REGULATION AND BYPASSING**

The AD8220 has high PSRR. However, for optimal performance, a stable dc voltage should be used to power the instrumentation amplifier. Noise on the supply pins can adversely affect performance. As in all linear circuits, bypass capacitors must be used to decouple the amplifier.

A 0.1 μF capacitor should be placed close to each supply pin. A 10 μF tantalum capacitor can be used further away from the part (see [Figure 59\)](#page-21-4). In most cases, it can be shared by other precision integrated circuits.

![](_page_21_Figure_7.jpeg)

<span id="page-21-4"></span>Figure 59. Supply Decoupling, REF and Output Referred to Ground

### <span id="page-21-2"></span>**INPUT BIAS CURRENT RETURN PATH**

The AD8220 input bias current is extremely small at less than 10 pA. Nonetheless, the input bias current must have a return path to common. When the source, such as a transformer, cannot provide a return current path, one should be created (see [Figure 60\)](#page-21-5).

![](_page_21_Figure_11.jpeg)

**TRANSFORMER**

![](_page_21_Figure_13.jpeg)

### <span id="page-21-5"></span><span id="page-21-3"></span>**INPUT PROTECTION**

All terminals of the AD8220 are protected against ESD. (ESD protection is guaranteed to 4 kV, human body model.) In addition, the input structure allows for dc overload conditions a diode drop above the positive supply and a diode drop below the negative supply. Voltages beyond a diode drop of the supplies cause the ESD diodes to conduct and enable current to flow through the diode. Therefore, an external resistor should be used in series with each of the inputs to limit current for voltages above +Vs. In either scenario, the AD8220 safely handles a continuous 6 mA current at room temperature.

For applications where the AD8220 encounters extreme overload voltages, as in cardiac defibrillators, external series resistors and low leakage diode clamps, such as BAV199Ls, FJH1100s, or SP720s, should be used.

### <span id="page-22-0"></span>**RF INTERFERENCE**

RF rectification is often a problem in applications where there are large RF signals. The problem appears as a small dc offset voltage. The AD8220 by its nature has a 5 pF gate capacitance, C<sub>G</sub>, at its inputs. Matched series resistors form a natural low-pass filter that reduces rectification at high frequency (se[e Figure 61\)](#page-22-3). The relationship between external, matched series resistors and the internal gate capacitance is expressed as follows:

![](_page_22_Figure_3.jpeg)

Figure 61. RFI Filtering Without External Capacitors

<span id="page-22-3"></span>To eliminate high frequency common-mode signals while using smaller source resistors, a low-pass RC network can be placed at the input of the instrumentation amplifier (se[e Figure 62\)](#page-22-4). The filter limits the input signal bandwidth according to the following relationship:

$$
FilterFreq_{DIFF} = \frac{1}{2\pi R(2\ Cb + Cc + C_{G})}
$$

$$
FilterFreq_{CM} = \frac{1}{2\pi R(Cc + C_{G})}
$$

Mismatched  $C_C$  capacitors result in mismatched low-pass filters. The imbalance causes the AD8220 to treat what would have been a common-mode signal as a differential signal. To reduce the effect of mismatched external  $C_C$  capacitors, select a value of  $C_D$  greater than 10 times  $C_C$ . This sets the differential filter frequency lower than the common-mode frequency.

![](_page_22_Figure_8.jpeg)

### <span id="page-22-4"></span><span id="page-22-1"></span>**COMMON-MODE INPUT VOLTAGE RANGE**

The common-mode input voltage range is a function of the input range and the outputs of Internal Amplifier A1, Internal Amplifier A2, and Internal Amplifier A3, the reference voltage, and the gain[. Figure 27](#page-13-0) to [Figure 30 s](#page-14-0)how common-mode voltage ranges for various supply voltages and gains.

### <span id="page-22-2"></span>**DRIVING AN ADC**

An instrumentation amplifier is often used in front of an ADC to provide CMRR and additional conditioning, such as a voltage level shift and gain (se[e Figure 63\)](#page-22-5). In this example, a 2.7 nF capacitor and a 1 k $\Omega$  resistor create an antialiasing filter for the [AD7685.](http://www.analog.com/AD7685) The 2.7 nF capacitor also serves to store and deliver the necessary charge to the switched capacitor input of the ADC. The 1 kΩ series resistor reduces the burden of the 2.7 nF load from the amplifier. However, large source impedance in front of the ADC can degrade THD.

The example shown i[n Figure 63 i](#page-22-5)s for sub-60 kHz applications. For higher bandwidth applications where THD is important, the series resistor needs to be small. At worst, a small series resistor can load the AD8220, potentially causing the output to overshoot or ring. In such cases, a buffer amplifier, such as the [AD8615,](http://www.analog.com/AD8615) should be used after the AD8220 to drive the ADC.

![](_page_22_Figure_14.jpeg)

<span id="page-22-5"></span>Figure 63. Driving an ADC in a Low Frequency Application

## <span id="page-23-0"></span>APPLICATIONS INFORMATION **AC-COUPLED INSTRUMENTATION AMPLIFIER**

<span id="page-23-1"></span>Measuring small signals that are in the noise or offset of the amplifier can be a challenge[. Figure 64](#page-23-3) shows a circuit that can improve the resolution of small ac signals. The large gain reduces the referred input noise of the amplifier to  $14 \text{ nV}/\sqrt{\text{Hz}}$ . Therefore, smaller signals can be measured because the noise floor is lower. DC offsets that would have been gained by 100 are eliminated from the AD8220 output by the integrator feedback network.

At low frequencies, the [OP1177 f](http://www.analog.com/en/prod/0%2C2877%2COP1177%2C00.html)orces the AD8220 output to 0 V. Once a signal exceeds f<sub>HIGH-PASS</sub>, the AD8220 outputs the amplified input signal.

<span id="page-23-3"></span>![](_page_23_Figure_4.jpeg)

### <span id="page-23-2"></span>**DIFFERENTIAL OUTPUT**

In certain applications, it is necessary to create a differential signal. New high resolution ADCs often require a differential input. In other cases, transmission over a long distance can require differential processing for better immunity to interference.

[Figure 65 s](#page-24-0)hows how to configure the AD8220 to output a differential signal. A[n OP1177](http://www.analog.com/en/prod/0%2C2877%2COP1177%2C00.html) op amp is used to create a differential voltage. Errors from the op amp are common to both outputs and are thus common mode. Likewise, errors from using mismatched resistors cause a common-mode dc offset error. Such errors are rejected in differential signal processing by differential input ADCs or instrumentation amplifiers.

When using this circuit to drive a differential ADC, VREF can be set using a resistor divider from the reference of the ADC to make the output ratiometric with the ADC as shown i[n Figure 66.](#page-24-1)

![](_page_24_Figure_1.jpeg)

Figure 65. Differential Output with Level Shift

<span id="page-24-0"></span>![](_page_24_Figure_3.jpeg)

<span id="page-24-1"></span>Figure 66. Configuring the AD8220 to Output A Ratiometric, Differential Signal

### <span id="page-25-0"></span>**ELECTROCARDIOGRAM SIGNAL CONDITIONING**

The AD8220 makes an excellent input amplifier for next generation ECGs. Its small size, high CMRR over frequency, rail-to-rail output, and JFET inputs are well suited for this application. Potentials measured on the skin range from 0.2 mV to 2 mV. The AD8220 solves many of the typical challenges of measuring these body surface potentials. The high CMRR of the AD8220 helps reject common-mode signals that come in the form of line noise or high frequency EMI from equipment in the operating room. Its rail-to-rail output offers a wide dynamic range allowing for higher gains than would be possible using other instrumentation amplifiers. JFET inputs offer a large input capacitance of 5 pF. A natural RC filter is formed reducing high frequency noise when series input resistors are used in front of the AD8220 (see the [RF Interference](#page-22-0) section).

In addition, the AD8220 JFET inputs have ultralow input bias current and no current noise, making it useful for ECG applications where there are often large impedances. The MSOP and the optimal pinout of the AD8220 allow smaller footprints and more efficient layout, paving the way for next-generation portable ECGs.

[Figure 67 s](#page-25-1)hows an example ECG schematic. Following the AD8220 is a 0.033 Hz high-pass filter, formed by the 4.7 μF capacitor and the 1 M $\Omega$  resistor, which removes the dc offset that develops between the electrodes. An additional gain of 50, provided by th[e AD8618,](http://www.analog.com/AD8618) makes use of the 0 V to 5 V input range of the ADC. An active, fifth-order, low-pass Bessel filter removes signals greater than approximately 160 Hz. A[n OP2177](http://www.analog.com/OP2177) buffers, inverts, and gains the common-mode voltage taken at the midpoint of the AD8220 gain setting resistors. This rightleg drive circuit helps cancel common-mode signals by inverting the common-mode signal and driving it back into the body. A 499 kΩ series resistor at the output of th[e OP2177](http://www.analog.com/OP2177) limits the current driven into the body.

<span id="page-25-1"></span>![](_page_25_Figure_5.jpeg)

Figure 67. Example ECG Schematic

# <span id="page-26-0"></span>OUTLINE DIMENSIONS

![](_page_26_Figure_2.jpeg)

Figure 68. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters

**100709-B**

### <span id="page-26-1"></span>**ORDERING GUIDE**

![](_page_26_Picture_210.jpeg)

 $1 Z =$  RoHS Compliant Part.

<sup>2</sup> W = Qualified for Automotive Applications.<br><sup>3</sup> See the Tynical Performance Characteristics

<sup>3</sup> See th[e Typical Performance Characteristics s](#page-10-0)ection for expected operation from 85°C to 125°C.

### <span id="page-26-2"></span>**AUTOMOTIVE PRODUCTS**

The AD8220W models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

# **NOTES**

# **NOTES**

![](_page_28_Picture_2.jpeg)

www.analog.com

**©2006–2010 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D03579-0-5/10(B)** 

Rev. B | Page 28 of 28