



UCC28056

SLUSD37C-OCTOBER 2017-REVISED FEBRUARY 2018

# UCC28056 6-Pin Single-Phase Transition-Mode PFC Controller

#### **Features**

- Low Input Current Distortion and Near Unity Power Factor Down to 10% Load
  - Enables Compliance to IEC1000-3-2
- Ultra-low No-load Input Power (25 mW at 115 Vac, 40 mW at 230 Vac)
- **Excellent Efficiency Over Range Of Load**
- Enables <60mW Standby Power at 115Vac and <80mW Standby Power at 230 Vac in PFC+LLC System
- **Enables Compliance To Green Power Standards** Without Disabling PFC
  - EuP Lot 6 Tier 2, CoC Ver. 5 Tier 2, Energy Star for computers Ver. 6.1, DOE Level VI
- Ultra-low Audible Noise Output
- Burst Mode With Soft-entry and Soft-exit Periods
- Enhanced EA, Responds Rapidly to Load Steps Without Degrading Input Current Distortion
- Valley Synchronized Turn-on Requires No Second Winding On The Boost Inductor
- User Adjustable Valley Delay
- Low Start-up Current Consumption (<46 µA)
- Wide VCC Range 8.5 V to 34 V
- Cycle-by-cycle Current Limit
- Second Independent Output Voltage Protection
- Integrated Over-temperature Protection
- Create a Custom Design Using the UCC28056 Device With the WEBENCH® Power Designer

# Applications

- Desktop Computing / Digital TV
- Gaming / Set Top Box / AC Adapter Front End
- LED Drivers and Luminaries
- Entry-Level Server and Web Server

# 3 Description

The UCC28056 device drives PFC boost stages based on an innovative mixed mode method that operates in Transition mode (TM) at full load and transitions seamlessly into Discontinuous Conduction mode (DCM) at reduced load, automatically reducing switching frequency. This device incorporates burst mode operation to further improve light load performance, enabling systems to meet challenging energy standards while eliminating the need to switch off the PFC. UCC28056 can drive a PFC power stage up to 300 W, ensuring sinusoidal line input current with low distortion, close to unity power factor while keeping the PFC 'always on'. When used with the LLC controller UCC256301, this 6-pin device eliminates the need for an auxiliary fly back converter, (typically needed in systems for good standby performance) while achieving less than 80 mW at 230 Vac. The device also enables instant turn on while reducing external component count to a minimum.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)  |
|-------------|-----------|------------------|
| UCC28056    | SOT-23(6) | 2.90 mm x 1.6 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Standby Power

# 50 45 40 35 30

Line Voltage (V<sub>RMS</sub>)

#### Simplified Application

20





# **Table of Contents**

| 1 | Features 1                           | 7.4 controller Functional Modes                         |
|---|--------------------------------------|---------------------------------------------------------|
| 2 | Applications 1                       | 8 Application and Implementation 25                     |
| 3 | Description 1                        | 8.1 Application Information                             |
| 4 | Revision History2                    | 8.2 Typical Application25                               |
| 5 | Pin Configuration and Functions3     | 9 Power Supply Recommendations 42                       |
| 6 | Specifications4                      | 10 Layout 42                                            |
| • | 6.1 Absolute Maximum Ratings         | 10.1 Layout Guidelines                                  |
|   | 6.2 ESD Ratings                      | 10.2 Layout Example42                                   |
|   | 6.3 Recommended Operating Conditions | 11 Device and Documentation Support 45                  |
|   | 6.4 Thermal Information              | 11.1 Custom Design With WEBENCH® Tools 45               |
|   | 6.5 Electrical Characteristics       | 11.2 Receiving Notification of Documentation Updates 45 |
|   | 6.6 Typical Characteristics9         | 11.3 Community Resources45                              |
| 7 | Detailed Description 12              | 11.4 Trademarks                                         |
| - | 7.1 Overview                         | 11.5 Electrostatic Discharge Caution45                  |
|   | 7.2 Functional Block Diagram         | 11.6 Glossary                                           |
|   | 7.3 Feature Description              | 12 Mechanical, Packaging, and Orderable Information45   |
|   |                                      |                                                         |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (January 2018) to Revision C                | Page |
|---------------------------------------------------------------------|------|
| Updated Features list                                               | 1    |
| Updated Description section                                         | 1    |
| Changes from Revision A (November 2017) to Revision B               | Page |
| Updated Simplified Application                                      | 1    |
| Changed document status from Advance Information to Production Data | 1    |
| Changes from Original (October 2017) to Revision A                  | Page |
| Added WEBENCH links to data sheet                                   | 1    |

Product Folder Links: UCC28056

Diffit Documentation Feedback



# 5 Pin Configuration and Functions



# **Pin Functions**

| PIN I/O |   | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------|---|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |   | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| СОМР    | 6 | I/O | Output of the internal transconductance error amplifier and power demand input. To achieve compensation of the voltage loop, connect a suitable RC network from this pin to GND. The error amplifier output is internally limited to V <sub>COCImp</sub> . An internal resistor, R <sub>CODisch</sub> , discharges the external compensation network when the controller is in its Stopb state or when the Ovp2 comparator is tripped. Switching stops, and the controller enters a low-power state (BstOffb), when the voltage on the COMP pin drops below V <sub>BSTFall</sub> . Switching resumes when the COMP pin voltage exceeds V <sub>BSTRise</sub> .                     |
| DRV     | 5 | I/O | GATE connection to drive the main power MOSFET. This output is internally limited to $V_{DRHigh}$ . This is done to reduce power dissipation in the internal driver and allow controller operation from high VCC voltages. An external resistor connected from DRV to GND adjusts the delay between the Drain waveform falling below $V_{ln}$ and the DRV rising edge, allowing the turn on transition to be aligned to the valley minimum accurately over a wide range of idle ring oscillating frequency.                                                                                                                                                                       |
| GND     | 4 | G   | Controller Ground reference pin. Connect to the power stage at the lower terminal of the current sense resistor, R <sub>CS</sub> , only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| VCC     | 3 | Р   | Positive supply voltage. Switching operation can start once VCC exceeds $V_{CCStart}$ . Switching operation ceases if VCC drops below $V_{CCStop}$ for longer than $T_{UVLOBIk}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ZCD/CS  | 2 | I   | This pin is fed by a potential divider connected across the Drain & Source pins of the power MOSFET switch. While the DRV pin is high this pin monitors the voltage across the current sense resistor, R <sub>CS</sub> . This pin implement over-current protection functions. While the DRV pin in low this pin monitors the Drain voltage waveform. Input voltage applied to the power stage can be obtained by filtering the Drain waveform. Input voltage provides Line voltage feed - forward and Line Brown - In features. Drain voltage waveform is also used to provide ZCD detection, valley synchronization and second level output over - voltage protection features. |
| VOSNS   | 1 | I   | Voltage error amplifier inverting input. The error amplifier non - inverting input connects to internal reference voltage $V_{OSReg}$ . Error amplifier gain increases with error magnitude to improve transient response without compromising Line current distortion. Output over-voltage protection is implemented on this pin. Switching operation halts if the voltage on this pin exceeds $V_{Ovp1Rise}$ and resumes when it drops below $V_{Ovp1Fall}$ .                                                                                                                                                                                                                   |



# 6 Specifications

# 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                   |                      | MIN  | MAX | UNIT |
|---------------------------------------------------|----------------------|------|-----|------|
|                                                   | VCC                  | -0.5 | 36  |      |
| Input voltage                                     | ZCD/CS               | -0.5 | 7   | V    |
|                                                   | VOSNS                | -0.5 | 7   |      |
| Output valtage                                    | COMP                 | -0.5 | 7   | V    |
| Output voltage                                    | DRV                  | -0.3 | 20  | V    |
| Junction<br>temperature<br>range                  | T <sub>J</sub>       | -40  | 150 |      |
| Storage<br>temperature<br>range, T <sub>stg</sub> | $T_{stg}$            | -65  | 150 | °C   |
| Load tomporature                                  | Soldering, 10 second |      | 300 |      |
| Lead temperature                                  | Reflow               |      | 260 |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                               | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

| •              |                               | ,   |     |     |      |
|----------------|-------------------------------|-----|-----|-----|------|
|                |                               | MIN | NOM | MAX | UNIT |
| VCC            | Input voltage                 |     | 12  |     | V    |
| T <sub>A</sub> | Operating ambient temperature | -40 |     | 125 | °C   |

#### 6.4 Thermal Information

|                      |                                              | UCC28056 |      |
|----------------------|----------------------------------------------|----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | SOT23-6  | UNIT |
|                      |                                              | 6 PINS   |      |
| $R_{\Theta JA}$      | Junction-to-ambient thermal resistance       | 116.4    | °C/W |
| $R_{\Theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 74.9     | °C/W |
| $R_{\Theta JB}$      | Junction-to-board thermal resistance         | 36.1     | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 18.8     | °C/W |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 36.0     | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                                                              | TEST CONDITIONS                                                     | MIN   | TYP   | MAX   | UNIT |
|-------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------|-------|-------|------|
| SUPPLY VOL              | TAGE                                                                                   |                                                                     |       |       |       |      |
| V <sub>CCStart</sub>    | Turn-on threshold                                                                      | VCC Rising                                                          |       | 10.65 | 11    | V    |
| V <sub>CCStop</sub>     | Turn-off threshold                                                                     | VCC Falling                                                         | 8.5   | 8.85  | 9.2   | V    |
| V <sub>CCHyst</sub>     | UVLO Hysteresis (V <sub>CCStart</sub> - V <sub>CCStop</sub> ) (1)                      | -                                                                   | 1.5   |       |       | V    |
| T <sub>UVLOBIk</sub>    | Turn-OFF Blanking Time                                                                 |                                                                     | 27    | 35    | 42    | μs   |
| SUPPLY CUF              |                                                                                        |                                                                     |       |       |       |      |
| I <sub>CC_Startup</sub> | Current consumption before startup                                                     | VCC = V <sub>CCStart</sub> -200mV, T <sub>A</sub> < 110°C           |       |       | 46    | μA   |
| I <sub>CC_FAULT</sub>   | Current consumption during fault condition                                             | VCC = 12V                                                           |       |       | 130   | μA   |
| I <sub>CC_BSTOFF</sub>  | Current consumption during Burst OFF period                                            | VCC = 12V                                                           |       |       | 132   | μΑ   |
| I <sub>CC_RUN</sub>     | Operating current with DRV pin unloaded                                                | VCC = 12V                                                           |       | 1.8   | 2.2   | mA   |
| GATE DRIVE              |                                                                                        |                                                                     |       |       |       |      |
| $V_{DRLow}$             | DRV output low voltage                                                                 | I <sub>DR</sub> = 100mA                                             |       |       | 0.9   | V    |
| $V_{DRHigh}$            | DRV output voltage high level, limited                                                 | VCC = 25V, I <sub>DR</sub> = -10mA                                  | 10    | 13.7  | 15    | V    |
| $V_{DRHighMin}$         | DRV minimum high voltage level                                                         | VCC = V <sub>CCStop</sub> + 200 mV, I <sub>DR</sub> = -8mA          | 8     |       |       | V    |
| R <sub>DRH</sub>        | DRV, Pull-up resistance                                                                | T <sub>A</sub> = -40°C to 125°C, I <sub>DR</sub> = -8mA,<br>VCC=12V |       | 9.7   | 16    | Ω    |
| R <sub>DRL</sub>        | DRV, Pull-down resistance                                                              | T <sub>A</sub> = -40°C to 125°C, I <sub>DR</sub> = 100mA            | 2.0   | 4.6   | 9     | Ω    |
| t <sub>R</sub>          | Rise Time                                                                              | CLOAD=1nF, DRV=1V to 6V,<br>VCC=12V                                 | 10    | 34    | 61    | ns   |
| t <sub>F</sub>          | Fall Time                                                                              | CLOAD=1nF, DRV=6V to 1V,<br>VCC=12V                                 | 4     | 15    | 40    | ns   |
| Isource                 | Source peak current on DRV Pin (1)                                                     |                                                                     |       | -0.7  |       | Α    |
| Isink                   | Sink peak current on DRV Pin (1)                                                       |                                                                     |       | 1     |       | Α    |
| R <sub>DG0</sub>        | DRV to GND resistance value to select T <sub>ZCDR0</sub> <sup>(1)</sup>                |                                                                     | 130   | 200   |       | kΩ   |
| R <sub>DG1</sub>        | DRV to GND resistance value to select T <sub>ZCDR1</sub> <sup>(1)</sup>                |                                                                     | 81.18 | 82    | 82.82 | kΩ   |
| R <sub>DG2</sub>        | DRV to GND resistance value to select T <sub>ZCDR2</sub> <sup>(1)</sup>                |                                                                     | 61.38 | 62    | 62.62 | kΩ   |
| R <sub>DG3</sub>        | DRV to GND resistance value to select $T_{\rm ZCDR3}$ <sup>(1)</sup>                   |                                                                     | 42.57 | 43    | 43.43 | kΩ   |
| R <sub>DG4</sub>        | DRV to GND resistance value to select $T_{\rm ZCDR4}^{~(1)}$                           |                                                                     | 26.73 | 27    | 27.27 | kΩ   |
| R <sub>DG5</sub>        | DRV to GND resistance value to select $T_{\rm ZCDR5}^{~(1)}$                           |                                                                     | 17.82 | 18    | 18.18 | kΩ   |
| R <sub>DG6</sub>        | DRV to GND resistance value to select $T_{\rm ZCDR6}$ <sup>(1)</sup>                   |                                                                     | 12.87 | 13    | 13.13 | kΩ   |
| R <sub>DG7</sub>        | DRV to GND resistance value to select $T_{ZCDR7}^{\ \ (1)}$                            |                                                                     | 9     | 9.1   | 9.2   | kΩ   |
| $T_{DGSmpl}$            | Time needed to detect R <sub>DG</sub> value.                                           | T <sub>A</sub> < 85°C                                               | 3.95  | 4.4   | 4.95  | ms   |
| $V_{DGCImp}$            | Maximum voltage that will be applied on DRV pin while detecting $R_{\text{DG}}$ value. |                                                                     | 1     | 1.05  | 1.1   | V    |
| Error Amplifi           | er                                                                                     |                                                                     |       |       |       |      |
| V <sub>OSReg</sub>      | Feedback voltage reference                                                             |                                                                     | 2.45  | 2.5   | 2.55  | V    |
| I <sub>OSBias</sub>     | ISNS pin bias current                                                                  | V <sub>OS</sub> = V <sub>OSReg</sub>                                | -100  |       | 100   | nA   |
| 9м                      | Error Amplifier Transconductance<br>Gain                                               | V <sub>OS</sub> -V <sub>OSReg</sub>   < DSuThs                      |       | 50    |       | μS   |

#### (1) Not tested in production. Ensured by design.



# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                                                   | TEST CONDITIONS                                                       | MIN   | TYP   | MAX   | UNIT |
|----------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------|-------|-------|-------|------|
| 9 <sub>MNL</sub>     | Error Amplifier Transconductance<br>Gain for large error                    | V <sub>OS</sub> -V <sub>OSReg</sub>   > DSuThs                        |       | 300   |       | μS   |
| DSuThs               | Non-Linear Gain Threshold                                                   |                                                                       | 67    |       |       | mV   |
| $R_{CODisch}$        | Internal COMP to GND resistance when in STOPb state.                        |                                                                       | 4.3   | 5     | 5.7   | kΩ   |
| $V_{COCImp}$         | COMP pin internal high clamp voltage                                        |                                                                       | 5.5   | 5.6   | 5.71  | V    |
| $V_{COSat}$          | COMP pin internal low clamp voltage (1)                                     |                                                                       |       | 0     |       | V    |
| I <sub>COMin</sub>   | COMP Maximum Source Current                                                 |                                                                       |       | -120  |       | μΑ   |
| I <sub>COMax</sub>   | COMP Maximum Sink Current                                                   |                                                                       |       | 120   |       | μΑ   |
| Line Voltag          | e Feed-Forward                                                              |                                                                       |       |       |       |      |
| T <sub>HLinMax</sub> | Line peak sampling window (1)                                               | While switching                                                       | 11    | 12.3  | 13.6  | ms   |
| V <sub>FF0Rise</sub> | Comparator rising threshold switching from $G_{FF0}$ to $G_{FF1}$ $^{(1)}$  |                                                                       |       | 0.348 |       | V    |
| V <sub>FF1Rise</sub> | Comparator rising threshold switching from $G_{FF1}$ to $G_{FF2}$ $^{(1)}$  |                                                                       |       | 0.406 |       | V    |
| V <sub>FF2Rise</sub> | Comparator rising threshold switching from $G_{FF2}$ to $G_{FF3}$ $^{(1)}$  |                                                                       |       | 0.473 |       | V    |
| V <sub>FF3Rise</sub> | Comparator rising threshold switching from $G_{FF3}$ to $G_{FF4}$ $^{(1)}$  |                                                                       |       | 0.552 |       | V    |
| V <sub>FF4Rise</sub> | Comparator rising threshold switching from $G_{FF4}$ to $G_{FF5}$ $^{(1)}$  |                                                                       |       | 0.644 |       | V    |
| V <sub>FF5Rise</sub> | Comparator rising threshold switching from $G_{FF5}$ to $G_{FF6}$ $^{(1)}$  |                                                                       |       | 0.751 |       | V    |
| V <sub>FF6Rise</sub> | Comparator rising threshold switching from $G_{FF6}$ to $G_{FF7}$ $^{(1)}$  |                                                                       |       | 0.875 |       | V    |
| V <sub>FF0Fall</sub> | Comparator falling threshold switching from $G_{FF1}$ to $G_{FF0}$ $^{(1)}$ | Peak value of V <sub>InSynth</sub> within T <sub>HLinMax</sub> Window |       | 0.331 |       | V    |
| V <sub>FF1Fall</sub> | Comparator falling threshold switching from $G_{FF2}$ to $G_{FF1}$ $^{(1)}$ | Peak value of V <sub>InSynth</sub> within T <sub>HLinMax</sub> Window |       | 0.386 |       | V    |
| V <sub>FF2Fall</sub> | Comparator falling threshold switching from $G_{FF3}$ to $G_{FF2}$ $^{(1)}$ | Peak value of V <sub>InSynth</sub> within T <sub>HLinMax</sub> Window |       | 0.45  |       | V    |
| V <sub>FF3Fall</sub> | Comparator falling threshold switching from $G_{FF4}$ to $G_{FF3}$ $^{(1)}$ | Peak value of V <sub>InSynth</sub> within T <sub>HLinMax</sub> Window |       | 0.524 |       | V    |
| V <sub>FF4Fall</sub> | Comparator falling threshold switching from $G_{FF5}$ to $G_{FF4}$ $^{(1)}$ | Peak value of V <sub>InSynth</sub> within T <sub>HLinMax</sub> Window |       | 0.612 |       | V    |
| $V_{FF5Fall}$        | Comparator falling threshold switching from $G_{FF6}$ to $G_{FF5}$ $^{(1)}$ | Peak value of V <sub>InSynth</sub> within T <sub>HLinMax</sub> Window |       | 0.713 |       | V    |
| V <sub>FF6Fall</sub> | Comparator falling threshold switching from $G_{FF7}$ to $G_{FF6}$ $^{(1)}$ | Peak value of V <sub>InSynth</sub> within T <sub>HLinMax</sub> Window |       | 0.832 |       | V    |
| G <sub>FF0</sub>     | Line Feed-Forward gain level 0 (1)                                          |                                                                       |       | 1     |       | V    |
| G <sub>FF1</sub>     | Line Feed-Forward gain level 1 (1)                                          |                                                                       |       | 0.735 |       | V    |
| G <sub>FF2</sub>     | Line Feed-Forward gain level 2 (1)                                          |                                                                       |       | 0.541 |       | V    |
| G <sub>FF3</sub>     | Line Feed-Forward gain level 3 (1)                                          |                                                                       |       | 0.398 |       | V    |
| G <sub>FF4</sub>     | Line Feed-Forward gain level 4 <sup>(1)</sup>                               |                                                                       |       | 0.292 |       | V    |
| G <sub>FF5</sub>     | Line Feed-Forward gain level 5 (1)                                          |                                                                       |       | 0.215 |       | V    |
| G <sub>FF6</sub>     | Line Feed-Forward gain level 6 (1)                                          |                                                                       |       | 0.158 |       | V    |
| G <sub>FF7</sub>     | Line Feed-Forward gain level 7 (1)                                          |                                                                       |       | 0.116 |       | V    |
| Maximum C            | N Time                                                                      |                                                                       |       |       |       |      |
| T <sub>ONMAX0</sub>  | Maximum ON time when $G_{FF} = G_{FF0}$                                     |                                                                       | 12.1  | 12.8  | 13.2  | μs   |
| T <sub>ONMAX1</sub>  | Maximum ON time when $G_{FF} = G_{FF1}$                                     |                                                                       | 10.42 | 10.98 | 11.28 | μs   |
|                      |                                                                             |                                                                       |       | -     |       |      |

Submit Documentation Feedback

Copyright © 2017–2018, Texas Instruments Incorporated



# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                                                                 | TEST CONDITIONS                                                                                | MIN   | TYP   | MAX      | UNIT |
|-------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------|-------|----------|------|
| T <sub>ONMAX2</sub>     | Maximum ON time when $G_{FF} = G_{FF2}$                                                   |                                                                                                | 8.85  | 9.41  | 9.64     | μs   |
| T <sub>ONMAX3</sub>     | Maximum ON time when G <sub>FF</sub> = G <sub>FF3</sub>                                   |                                                                                                | 7.59  | 8.07  | 8.32     | μs   |
| T <sub>ONMAX4</sub>     | Maximum ON time when G <sub>FF</sub> = G <sub>FF4</sub>                                   |                                                                                                | 6.52  | 6.92  | 7.18     | μs   |
| T <sub>ONMAX5</sub>     | Maximum ON time when G <sub>FF</sub> = G <sub>FF5</sub>                                   |                                                                                                | 5.56  | 5.93  | 6.16     | μs   |
| T <sub>ONMAX6</sub>     | Maximum ON time when G <sub>FF</sub> = G <sub>FF6</sub>                                   |                                                                                                | 4.73  | 5.09  | 5.28     | μs   |
| T <sub>ONMAX7</sub>     | Maximum ON time when G <sub>FF</sub> = G <sub>FF7</sub>                                   |                                                                                                | 4.07  | 4.36  | 4.57     | μs   |
| Burst Mode              | Operation                                                                                 |                                                                                                |       |       |          | -    |
| V <sub>BSTFall</sub>    | VCOMP Burst Threshold Falling                                                             |                                                                                                |       | 0.5   |          | V    |
| V <sub>BSTRise</sub>    | VCOMP Burst Threshold Rising                                                              |                                                                                                |       | 0.625 |          | V    |
|                         | t Detection and Valley Synch                                                              |                                                                                                |       |       |          |      |
| V <sub>ZcdVinHyst</sub> | ZcdVin Comparator hysteresis (1)                                                          |                                                                                                | 12    | 19    | 26       | mV   |
| T <sub>DCHVinMin</sub>  | ZcdVin Comparator blanking from DRV falling edge (1)                                      |                                                                                                | 250   | 358   | 467      | ns   |
| T <sub>ZCDTo</sub>      | If no negative transitions on Vin comparator for this period then do not wait for valleys |                                                                                                | 2.035 | 2.4   | 3.0      | μs   |
| T <sub>ZCDR0</sub>      | Minimum ZCD to DRV delay.                                                                 | From $V_{ZC}$ < $V_{InSynth}$ to DRV = 6V, $C_{DR}$ = 1nF, Fres = 1.2MHz, $R_{DG}$ = $R_{DG0}$ |       | 170   | 235      | ns   |
| ΔT <sub>ZCDR1</sub>     | $T_{ZCDR1} = T_{ZCDR0} + \Delta T_{ZCDR1} $ (1)                                           | $R_{DG} = R_{DG1}$                                                                             | 34.6  | 45.5  | 58.5     | ns   |
| ΔT <sub>ZCDR2</sub>     | $T_{ZCDR2} = T_{ZCDR0} + \Delta T_{ZCDR2} $ (1)                                           | $R_{DG} = R_{DG2}$                                                                             | 76    | 90    | 107      | ns   |
| $\Delta T_{ZCDR3}$      | $T_{ZCDR3} = T_{ZCDR0} + \Delta T_{ZCDR3} $ (1)                                           | $R_{DG} = R_{DG3}$                                                                             | 114   | 130   | 147      | ns   |
| ΔT <sub>ZCDR4</sub>     | $T_{ZCDR4} = T_{ZCDR0} + \Delta T_{ZCDR4} $ (1)                                           | $R_{DG} = R_{DG4}$                                                                             | 157   | 175   | 193      | ns   |
| ΔT <sub>ZCDR5</sub>     | $T_{ZCDR5} = T_{ZCDR0} + \Delta T_{ZCDR5} $ (1)                                           | $R_{DG} = R_{DG5}$                                                                             | 229   | 255   | 281      | ns   |
| ΔT <sub>ZCDR6</sub>     | $T_{ZCDR6} = T_{ZCDR0} + \Delta T_{ZCDR6} $ (1)                                           | $R_{DG} = R_{DG6}$                                                                             | 301   | 335   | 369      | ns   |
| ΔT <sub>ZCDR7</sub>     | $T_{ZCDR7} = T_{ZCDR0} + \Delta T_{ZCDR7} $ (1)                                           | $R_{DG} = R_{DG7}$                                                                             | 373   | 415   | 457      | ns   |
| $V_{DDAmpl}$            | Amplitude of 500 kHz sinewave signal on ZCD/CS pin needed to trigger knee detector        |                                                                                                | 25    |       |          | mV   |
| T <sub>DCHDDMin</sub>   | Knee point detector blanking period <sup>(1)</sup>                                        | Measured from falling edge of DRV pulse                                                        |       | 1.5   |          | μs   |
| Fault Protec            | tion                                                                                      |                                                                                                |       |       | <b>!</b> |      |
| T <sub>LongFlt</sub>    | Long Fault Duration (1)                                                                   |                                                                                                |       | 1     |          | S    |
|                         | In Protection                                                                             |                                                                                                |       |       |          |      |
| V <sub>ZCBoRise</sub>   | Brown-out Protection Threshold when in Stopb state                                        | Peak cycle average voltage on ZCD/CS Pin.                                                      | 0.282 | 0.3   | 0.318    | V    |
| I <sub>ZCBias</sub>     | ZCD/CS Pin Bias Current (1)                                                               | V <sub>ZC</sub> = V <sub>ZCBoFall</sub>                                                        | -100  |       | 100      | nA   |
| Over-Curren             |                                                                                           |                                                                                                |       |       |          |      |
| V <sub>ZCOcp1</sub>     | ZCD/CS First Level over-current protection threshold                                      |                                                                                                | 450   | 500   | 550      | mV   |
| V <sub>ZCOcp2</sub>     | ZCD/CS Second Level over-current protection threshold                                     |                                                                                                | 670   | 750   | 825      | mV   |
| T <sub>Ocp1Blk</sub>    | ZCD/CS blanking time from DRV rising edge to Enable Ocp1 Comparator Output <sup>(1)</sup> |                                                                                                |       | 450   |          | ns   |
| T <sub>Ocp2Blk</sub>    | ZCD/CS blanking time from DRV rising edge to Enable Ocp2 Comparator Output <sup>(1)</sup> |                                                                                                |       | 250   |          | ns   |
| T <sub>OcpDrvDel</sub>  | ZCD/CS crossing V <sub>OcpxTh</sub> to DRV falling edge.                                  |                                                                                                |       | 56    | 120      | ns   |



# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                                                                                           | TEST CONDITIONS     | MIN   | TYP   | MAX   | UNIT |
|--------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------|-------|-------|-------|------|
| T <sub>DCHMax0</sub>     | Max duration of T <sub>DCHb</sub> state if no ZCD signal detected. After no OCPx Events <sup>(1)</sup>              |                     |       | 250   |       | μS   |
| T <sub>DCHMax1</sub>     | Max duration of T <sub>DCHb</sub> state if no ZCD signal detected. After one OCPx Events <sup>(1)</sup>             |                     |       | 500   |       | μS   |
| T <sub>DCHMax2</sub>     | Max duration of T <sub>DCHb</sub> state if no ZCD signal detected. After two consecutive OCPx Events <sup>(1)</sup> |                     |       | 1000  |       | μS   |
| Output Over-             | Voltage Protection                                                                                                  |                     |       |       |       |      |
| V <sub>OSOovp1Rise</sub> | VOSNS over-voltage threshold, rising                                                                                | VCC=12V             | 2.69  | 2.75  | 2.81  | V    |
| V <sub>OSOovp1Fall</sub> | VOSNS over-voltage threshold, falling                                                                               | VCC=12V             | 2.60  | 2.675 | 2.73  | V    |
| V <sub>OSOovp1Hyst</sub> | V <sub>OSOovp1Rise</sub> - V <sub>OSOovp1Fall</sub> (1)                                                             |                     | 0.072 |       |       | V    |
| T <sub>Ovp2Blk</sub>     | Ovp2 Comparator output is blanked for this period after falling edge of DRV <sup>(1)</sup>                          |                     | 520   | 620   | 720   | ns   |
| T <sub>Ovp2bEn</sub>     | Ovp2b fault is detected ZCD is detected during this period after falling edge of Ovp3 Comparator output (1)         |                     | 620   | 720   | 820   | ns   |
| V <sub>Ovp2Th</sub>      | Second level output over-voltage fault Threshold                                                                    |                     | 1.102 | 1.125 | 1.148 | V    |
| Thermal Prot             | ection                                                                                                              |                     |       |       |       |      |
| T <sub>TSDRise</sub>     | Thermal Shutdown Rising Threshold                                                                                   | While switching     | 135   | 145   | 155   | °C   |
| T <sub>TSDFall</sub>     | Thermal Shutdown Falling Threshold                                                                                  | While not switching | 95    | 105   | 115   | °C   |
| T <sub>TSDHyst</sub>     | T <sub>TSDRise</sub> - T <sub>TSDFall</sub> <sup>(1)</sup>                                                          |                     | 38    | 40    | 42    | °C   |

Product Folder Links: UCC28056



# 6.6 Typical Characteristics



Copyright © 2017–2018, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2017–2018, Texas Instruments Incorporated



# **Typical Characteristics (continued)**



Copyright © 2017–2018, Texas Instruments Incorporated



# 7 Detailed Description

#### 7.1 Overview

The UCC28056 controller partners with the UCC256301 device to control a complete PFC and LLC isolated off-Line power supply system delivering more than 300 W. The combined power supply is designed to meet tough efficiency and standby power requirements without the need for an Auxiliary Flyback converter and with no need to switch off the PFC under light load conditions. It allows designers to meet modern green power standards with a simpler and cheaper power supply.

The controller contains a number of features designed to maximize operating efficiency across the entire range of Line and Load. A versatile CrM/DCM control algorithm allows UCC28056 to operate in transition mode at full power and then transition seamlessly into DCM at reduced load without compromising Line current harmonics or power factor. The controller operates at maximum frequency (Transition mode) when delivering full load and then automatically reduce switching frequency, moving to DCM operation, when delivering reduced load for maximum efficiency.

Light-load efficiency and standby power are further enhanced by transitioning automatically to a burst mode of operation when delivering less than 10% load. During the burst OFF periods, the controller powers down most of its internal circuits to minimize controller power consumption.

The UCC28056 controller includes a comprehensive list of fault protection features such as cycle-by-cycle current limit, over-current protection, dual independent output over-voltage protection, Line Brown-In, Over-temperature protection and supply undervoltage lockout (UVLO).

Quantised 7-level line voltage feed-forward ensures that the loop gain is almost independent of line voltage, to ease design of the output voltage control loop. A non-linear error amplifier greatly improves the response to large steps in load without compromising steady state Line current harmonics.



# 7.2 Functional Block Diagram



Submit Documentation Feedback

# TEXAS INSTRUMENTS

# 7.3 Feature Description

#### 7.3.1 CrM/DCM Control Principle



Figure 19. PFC Inductor Current Waveform for CrM and DCM Operation

Consider a single switching cycle that occurs at angle ( $\theta$ ) during the Line Cycle. Assuming ideal CrM operation the average inductor current ( $I_{LAVS}(\theta)$ ) that flows during the switching cycle is given by:

$$I_{LAVS}(\theta) = \frac{I_{LPkS}(\theta)}{2} = V_{In}(\alpha) \times \frac{T_{ON}(\theta)}{2 \times L_{BST}} = \frac{V_{In}(\theta)}{R_{InEq}}$$
(1)

A fixed circuit has constant inductance ( $L_{BST}$ ), so if the switch ON duration ( $T_{ON}(\theta)$ ) holds constant ( $T_{ON}$ ), across the Line Cycle, then the average input current remains proportional to the input voltage. In other words, when controlled in this way, the Boost converter behaves as a resistive load ( $R_{InEq}$ ) connected across the Line.

$$R_{InEq} = \frac{2 \times L_{BST}}{T_{ON}} \tag{2}$$

the next step is to consider DCM operation. Equation 3 describes the average inductor current that flows during the switching cycle.

$$I_{LAVS}\left(\theta\right) = \frac{I_{LPkS}\left(\theta\right)}{2} \times \frac{T_{ON}\left(\theta\right) + T_{DCH}\left(\theta\right)}{T_{PER}\left(\theta\right)} = V_{In}\left(\theta\right) \times \frac{T_{ON}\left(\theta\right) \times \delta_{ONDCH}\left(\theta\right)}{2 \times L_{BST}} = \frac{V_{In}\left(\theta\right)}{R_{InEq}} \tag{3}$$

To ensure average input current proportional to input voltage it is necessary for the on-time product  $T_{ON}(\theta)$  x  $\delta_{ONDCH}(\theta)$  is kept constant across the Line Cycle. Equation 4 shows the equivalent input resistance.

$$R_{InEq} = \frac{2 \times L_{BST}}{T_{ON} \times \delta_{ONDCH}}$$
(4)

The minimum effective input resistance ( $R_{InEqMin}$ ) is needed to draw maximum power ( $P_{InMax}$ ) from minimum Line voltage ( $V_{InMinPkL}$ ):

$$P_{InMax} = \frac{V_{InMinPkL}}{2 \times R_{InEqMin}}$$
(5)



Assume that full power operation at minimum Line operation is in CrM mode. Use Equation 6 to calculate the PFC inductor value required to deliver maximum power from minimum Line.

$$R_{InEqMin} = \frac{2 \times L_{BST}}{T_{ONMAX0}}$$

where

Input power demand is an expression of the ratio of input power over maximum input power.

$$P_{Dem} = \frac{P_{In}}{P_{InMax}} = \frac{V_{InPkL}^2}{V_{InMinPkL}^2} \times \frac{R_{InEqMin}}{R_{InEq}} = \frac{V_{InPkL}^2}{V_{InMinPkL}^2} \times \frac{T_{ON}\left(\theta\right) \times \delta_{ONDCH}\left(\theta\right)}{T_{ONMAX0}} \tag{7}$$

Equation 8 rearranges Equation 7 to express  $T_{ON}(\theta)$  time as a function of power demand.

$$T_{ON}(\theta) = P_{Dem} \times \frac{V_{InMinPkL}^{2}}{V_{InPkL}^{2}} \times T_{ONMAX0} \times \frac{1}{\delta_{ONDCH}(\theta)} = \frac{V_{CO}}{V_{COMax}} \times G_{FF} \times \frac{T_{ONMAX0}}{\delta_{ONDCH}(\theta)}$$
(8)

Equation 8 represents the CrM/DCM  $T_{ON}$  control principle implemented by UCC28056. This equation is quadratic in nature but UCC28056 employs the value of  $\delta_{ONDCH}(\theta)$  from previous cycles as the basis for computing  $T_{ON}(\theta)$  for the current cycle. The process is similar to solving an equation numerically by iteration.

A range of operating frequency options are available for CrM/DCM light-load operation. At one extreme, it can operate at high frequency with low current pulses in CrM mode ( $T_{DCM}=0$ ). At the other extreme it can operate, in DCM mode, at minimum frequency ( $T_{DCM}=T_{DCMMax}$ ) with current pulses of maximum amplitude. The controller can select a  $T_{DCM}$  value anywhere between these two extremes. Conduction loss normally dominates when operating at minimum operating frequency leading to reduced efficiency. Switching loss normally dominates when operating at maximum operating frequency (CrM) also leading to reduced efficiency. Typically the most efficient operating frequency occurs when the pulse current amplitude is approximately one third of the maximum value.

$$\frac{I_{LPkSOpt}}{2 \times I_{LMaxPkL}} = \frac{1}{3.5} \tag{9}$$

$$I_{LMaxPkL} = \frac{V_{InMinPkL} \times T_{ONMAX0}}{2 \times L_{BST}}$$
(10)

The UCC28056 transitions from CrM to DCM operation when the peak inductor current across a Line Cycle drops below I<sub>LPkSOpt</sub>. While in DCM operation it adjusts the switching frequency to ensure that the peak inductor current across a Line Cycle remains close to I<sub>LPkSOpt</sub> for all Line and Load conditions. In this way, UCC28056 attempts to maximize efficiency for all loads and for all Line voltages.



# 7.3.2 Line Voltage Feed-Forward

The controller applies Line Voltage Feed-Forward to the COMP pin voltage ( $V_{CO}$ ) before it computes the  $T_{ON}$  and  $T_{DCM}$  durations. This sequence ensures that COMP voltage represents input power regardless of Line voltage and ensures that Burst operation occurs at the same level of output power for all Line voltages. It also ensures fixed gain between the COMP pin voltage and input power simplifying compensation of the voltage control loop.

$$G_{FF} = \left(\frac{V_{InMinPkL}}{V_{InPkL}}\right)^{2} \tag{11}$$

For ease of computation, UCC28056 employs seven discrete  $G_{FF}$  levels, the most appropriate value being selected by a series of comparators monitoring the peak input voltage level. Hysteresis is built into each comparator to avoid repetitive changes in the selected  $G_{FF}$  value and the step change in Line current that would result. The comparator thresholds and  $G_{FF}$  levels are selected to ensure that the demand to input power gain  $(P_{In}/V_{CO})$  does not vary by more than  $\pm 20\%$  over the full Universal Line voltage range (between 90 and 264  $V_{RMS}$ ).

#### 7.3.2.1 Peak Line Voltage Detection

UCC28056 internally reconstructs the input voltage waveform for the purpose of Peak Line voltage sensing and Zero Current Detection (ZCD). In DCM or CrM mode the cycle average voltage across the Boost inductor must be zero. UCC28056 generates an internal representation of input voltage by extracting the Drain waveform from the ZCD/CS pin waveform and filtering it to extract the average Drain voltage across a switching cycle  $(V_{InSvn}(\theta))$ 

The digital peak detector selects the value of  $G_{FF}$  based upon the highest comparator threshold crossed over the period  $T_{HLinMax}$ . The switch to a higher  $G_{FF}$  value is implemented as soon as the corresponding threshold is crossed. The switch to a lower  $G_{FF}$  value is only implemented once the period  $T_{HLinMax}$  expires and the peak detector has captured the Line voltage peak. The  $T_{HLinMax}$  timer is not synchronized to the Line operating frequency.

Prior to the start of switching operation, at power - up or after a Burst - OFF period, the ZCD/CS pin voltage is sampled and used to select the appropriate starting  $G_{FF}$  level. This method assumes that the input rectifier and capacitor after the rectifier bridge have captured the peak Line voltage during the period of no switching.



Figure 20. Normalized Gain vs Line Voltage



#### 7.3.3 Valley Switching and CrM/DCM Hysteresis

The UCC28056 controller achieves maximum efficiency enabling power switching operation when the drain voltage of the MOSFET is at a minimum (sometimes referred to as valley), of the resonance that occurs during the  $T_{DCM}$  period . Any energy stored in the Drain node capacitance ( $C_{DE}$ ) dissipates in the power switch during its turnon transition time. Valley switching ensures minimum energy is stored in  $C_{DE}$  prior to the turnon period and hence minimum switching loss. After the  $T_{DCM}$  period, the controller waits for the next available valley on the drain voltage before initiating a new switching cycle. The actual  $T_{DCM}$  duration is therefore always an integer multiple of the drain resonance period. If the calculated  $T_{DCM}$  period extends over a valley boundary the actual  $T_{DCM}$  duration steps up in value by one resonant period. This step change in  $T_{DCM}$  duration causes a step change in Line current that rapidly decays as the  $T_{ON}(\theta)$  computation iterates to a new solution to reflect the step change in  $T_{DCM}$  duration. Line current distortion, resulting from valley transitions, is kept to a minimum by computing the  $T_{DCM}$  duration from the COMP voltage. The COMP voltage varies little over the period of a Line cycle and hence the calculated  $T_{DCM}$  duration changes very little over the period of a Line cycle.

Line current distortion is particularly severe during the transition from the first valley (CrM) to the second valley (DCM) operation while the input voltage is low. In this region, the first valley duration is extended by the clamping action of the power switch body diode. In this region Line current is reduced when switching on the first valley, (CrM) , because the inductor current is negative at the start of the on period. The reduction in Line current is not observed for second or subsequent valley (DCM) operation because the inductor current starts the on period from zero. UCC28056 implements hysteresis in the  $T_{DCM}$  computation to virtually eliminate the possibility of repeated CrM/DCM transitions across a Line cycle. Such transitions can only occur if the twice Line frequency ripple on the COMP voltage is greater than 12% at the CrM/DCM boundary.



Figure 21. Drain Voltage and Inductor Current Transitioning from DCM to CrM

#### 7.3.3.1 Valley Delay Adjustment

The UCC28056 delivers maximum efficiency when controlling power stages that have widely differing natural resonant frequencies. The application achieves this efficiency because the designer externally programs the delay between the ZcdVIn comparator crossing and the rising edge of DRV (T<sub>ZCDR</sub>). Ideal valley switching for different power stage designs that may have very different natural resonant frequencies.

The  $T_{ZCDR}$  delay can be set to one of eight different values ( $T_{ZCDR0} - T_{ZCDR7}$ ) by setting the value of a resistor ( $R_{DG}$ ) connected externally between the DRV and GND pins. During the startup period or when recovering from a long fault, the controller transitions from the Stopb state to the RDGRdb state and then to the BstOffb state. While in the RDGRdb state, an internal current source ( $I_{DG}$ ) transitions to the DRV pin. The the voltage that results from this current determines the appropriate  $T_{ZCDR}$  delay. The controller uses this delay period for all valley switching operation until a long fault causes the controller to return to the Stopb state.



After entering its RDGRdb state, the controller waits for  $T_{DGSmpl}$  before reading the pin voltage. To ensure that the controller consistently detects the external resistance value correctly, do not allow the total external capacitance connected between the DRV and GND pins to exceed 12 nF.

# 7.3.4 Transconductance Amplifier with Transient Speed-up Function

The voltage error amplifier is a transconductance amplifier. Voltage loop compensation connects from the error amplifier output, COMP, to ground. The recommended type-2 compensation network is shown in . For loop-stability purposes, the controller calculates the compensation network values based on small-signal perturbations of the output voltage using the nominal transconductance gain  $g_M$ .



Figure 22. Transconductance Error Amplifier with Typical Compensation Network

To improve the transient response to large perturbations, the error amplifier gain increases by a factor of six times (6x) when the error amplifier input deviates more than  $\pm 3\%$  from the nominal regulation voltage,  $V_{OSReg}$ . This increase allows faster charging and discharging of the compensation components to recover from step changes in load current.

#### 7.3.5 Faults and Protections

The UCC28056 includes a comprehensive set of protection features to ensure safer and more robust operation during all operating conditions.



#### 7.3.5.1 Supply Undervoltage Lockout

Supply undervoltage lockout (UVLO) protection ensures that the controller operates only while the supply voltage is in a range that ensures correct operation and adequate Gate drive amplitude for the power switch.

The controller remains in a dormant state, consuming little  $I_{CC}$  current ( $I_{CC\_Startup}$ ), until the VCC pin voltage exceeds  $V_{CCStart}$ . Once  $V_{CCStart}$  is exceeded, the controller wakes into its Stopb state. After waking, the controller proceeds with its normal start-up process.

The controller stops switching if the VCC pin voltage falls below  $V_{CCStop}$  for a longer period than  $T_{UVLOBIk}$ . The controller then returns to a dormant condition. During this dormant period, the controller consumes a relatively small amount of supply current ( $I_{CC}$ ) until it exceeds the  $V_{CCStart}$  threshold again.

#### 7.3.5.2 Two Level Over-Current Protection

The UCC28056 controller includes two overcurrent protection mechanisms to deliver safe robust protection without danger of false tripping during operating transients. During the ON period of the switch, a current sense resistor ( $R_{CS}$ ) connected in the source lead of the power switch senses the inductor current. The ZCD/CS pin detects the voltage across the current sense resistor. Equation 12 dscribes the current sense voltage signal applied to the ZCD/CS pin. Typically the second term in the bracket is much smaller than current sense resitance value ( $R_{CS}$ ) and can be neglected.

$$V_{ZC}(t) = I_{L}(t) \times \left(R_{CS} + R_{DSON} \times \frac{R_{ZC2}}{R_{ZC1} + R_{ZC2}}\right) \approx I_{L}(t) \times R_{CS}$$

$$R_{DSON} \times I_{L}(t)$$

$$R_{CS} \times I_{L}(t)$$

Figure 23. Equivalent Circuit of External Current Sense Network

#### 7.3.5.2.1 Cycle-by-Cycle Current Limit Ocp1

Cycle-by-cycle peak current protection (Ocp1) terminates the on-time  $(T_{ON})$  duration early if the current sense voltage rises above 0.5 V. This current protection method limits the peak inductor current, thus avoiding inductor saturation or damage to the power stage. When cycle-by-cycle current limit is active, it impacts Line current distortion, but in all other respects normal switching operation continues and the controller maintains output regulation.

The controller applies leading edge blanking to the current sense voltage signal. This application ensures that the leading edge current spike caused by discharging  $C_{DE}$  does not cause the Ocp1 comparator to terminate the DRV pulse too early.



#### 7.3.5.2.2 Ocp2 Gross Over-Current or CCM Protection

A second comparator (Ocp2) with a higher threshold, and shorter blanking time, also monitors the current sense voltage signal. If triggered, this second Ocp2 comparator also terminates the current on-time ( $T_{ON}$ ) duration early. In addition, if the controller triggers the Ocp2 comparator on three consecutive switching cycles, it also triggers a long fault. The long fault halts switching operation and prevents restart for a period  $T_{LongFlt}$ . After this delay, the controller proceeds with its normal start-up process. In all transient or mild fault conditions the Ocp1 comparator, with its lower threshold, triggers first and prevents the Ocp2 comparator from acting. The Ocp2 comparator acts only if there is a gross fault such as a shorted output capacitor or bypass diode.

Under some fault conditions, including output overload, inductor current may become continuous because the reset voltage is low. In this case even the relatively short Ocp1 blanking time may allow the inductor current to continue ramping up. The UCC28056 controller addresses this condition by reducing the switching frequency to allow a longer period for the inductor current to ramp down between on-time pulses.

The maximum allowed diode conduction period ( $T_{DCHMax}$ ) is doubled in the sequence (250 µs, 500 µs, 1000 µs) each time the on-time duration terminates early by either one of the Ocp comparators. If there is no ZCD signal to indicate that the inductor current has fallen to zero, then the  $T_{DCHMax}$  interval must expire before the next switching cycle so the switching frequency is halved. The  $T_{DCHMax}$  period is halved to reverse the sequence each time the on-time period does not terminate early by one of the Ocp comparators to restore the switching frequency. If the ZCD signal indicates that inductor current has reached zero, then  $T_{DCHMax}$  has no effect and normal operation resumes automatically.

#### 7.3.5.3 Output Over-Voltage Protection

The UCC28056 controller provides two independent forms of output over-voltage protections. This is done to ensure that no single fault can result in excessive output voltage.

#### 7.3.5.3.1 First Level Output Over-Voltage Protection (Ovp1)

The VOSNS pin monitors output capacitor voltage via an external resistor divider comprising  $R_{OS1}$  and  $R_{OS2}$ . An internal comparator (Ovp1) monitors the VOSNS pin voltage ( $V_{OS}$ ). If the voltage on this pin rises above  $V_{Ovp1Rise}$ , indicating excessive output capacitor voltage, then the controller transitions to its BstOffb state. In this state switching halts to prevent further increase in the output capacitor voltage. The controller returns to the Runb state, and resumes switching operation, only after  $V_{OS}$  falls below  $V_{Ovp1Fall}$ , indicating that the output voltage has returned to normal range. To limit audible noise, the on-time pulse duration ramps during the transition between Runb and BstOffb states. This ramp method is identical to that for Burst Mode operation.

#### 7.3.5.3.2 Second Level Over-Voltage Protection (Ovp2)

During the  $T_{DCH}$  period when the Boost diode is conducting, (and neglecting impedance in series with the Boost diode) the voltage across the MOSFET approximates to the output voltage. The controller monitors the voltage across the MOSFET via an external divider network connected to the ZCD/CS pin. This monitoring provides a second independent method to detect excessive output voltage in case the VOSNS pin divider becomes damaged. An Ovp2 comparator with a fixed threshold ( $V_{Ovp2Th}$ ) monitors the ZCD/CS pin voltage during the  $T_{DCH}$  period. A fixed blanking period ( $T_{Ovp2Blk}$ ) is applied after the falling edge of the DRV waveform to ensure that the Ovp2 comparator is not tripped by inductive spikes on the leading edge of the Drain waveform.

The UCC28056 controller can operate with an in-rush limiting NTC resistor located on the load side of the Boost MOSFET. Placing the NTC resistor in this location allows the use of a smaller controller with reduced current rating and delivers better efficiency. The voltage drop across the series resistance introduced by the NTC, particularly when cold, causes a voltage drop across the Boost MOSFET that is higher than the output voltage, for example during the early part of the  $T_{\rm DCH}$  period when the current flowing through the Boost diode and NTC resistor is highest. The excess voltage across the Boost MOSFET caused by the a cold NTC has two important consequences:

- It may cause the Ovp2 comparator to be tripped when the output voltage is not excessive.
- Excessive voltage stress applied to the Boost MOSFET, during a cold start, may cause it to be damaged.



The UCC28056 triggers an Ovp2 fault if the time between the falling edge of the Ovp2 comparator output and the Zcdb signal is less than  $T_{\text{Ovp2En}}$  for three consecutive switching cycles. The series impedance required to trigger a false Ovp2 fault is greatly increased because the Ovp2 comparator must be tripped close to the Zcdb point when the current flowing through the NTC resistor is small.

An internal discharge resistor ( $R_{CODisch}$ ) between the COMP and GND pins connected for each switching cycle causes the Ovp2 comparator to trip. This internal resistance discharges the external compensation network reducing power demand and therefore the peak current flowing through the NTC resistor. The internal COMP discharge resistor remains connected for any switching cycle that triggers the Ovp2 comparator. The internal COMP discharge resistor becomes disconnected after the first switching cycle that does not trigger the Ovp2 comparator. By limiting the peak current flowing through the cold NTC resistor, the effect of this circuit is to limit the peak voltage stress applied to the Boost MOSFET during a cold start.



Figure 24. Waveforms to Illustrate Ovp2 Operation

#### 7.3.5.4 Thermal Shutdown Protection

The controller includes an internal temperature sensor. During the switching period, the controller triggers a Thermal ShutDown (TSD) fault if the internal silicon temperature exceeds  $T_{TSDRise}$  for three consecutive switching cycles. The TSD fault halts switching operation and causes the controller to transition to its Stopb state for a period  $T_{LongFlt}$ . After this delay the controller continues the normal start-up process.

The controller does not exit the Stopb state to begin switching operation while the internal silicon temperature is above  $T_{TSDFall}$ .



#### 7.3.5.5 Line Under-Voltage or Brown-In

The input rectifier and capacitor form an analog peak detector that accumulates the peak Line voltage applied to the input. This peak Line voltage appears across the Boost MOSFET. The controller observes peak Line voltage via the external divider network attached to the ZCD/CS pin. The Line voltage start comparator does not allow the controller to exit the Stopb state until the ZCD/CS pin voltage rises above the  $V_{ZCBoRise}$  threshold. This behavior ensures that switching operation does not start until the Line voltage is high enough (85  $V_{RMS}$ ) to deliver full output power. During switching operation, the controller continues to operate regardless of the Line voltage, until a fault causes it to enter a Stopb state.

#### 7.3.6 High-Current Driver

An integrated, high-current driver allows the UCC28056 controller to drive the power MOSFET switch directly. The controller limits the voltage applied to the DRV pin to  $V_{DRHigh}$ . This limit enables a high VCC supply rail to drive the controller without exceeding the  $V_{GS}$  voltage rating of the power MOSFET. This limit also reduces power dissipation in the internal gate driver when the controller operates from a VCC rail that is higher than  $V_{DRHigh}$ .

The integrated driver is protected against temporary short circuit of the DRV and GND pins.



#### 7.4 controller Functional Modes

#### 7.4.1 Burst Mode Operation

The UCC28056 controller provides leading light-load efficiency and standby power by implementing Burst mode of operation with the following key features:

- 1. Power during burst is controlled to be approximately 11% of maximum output power for all Line voltage levels.
- 2. During the Burst OFF period, the current consumption of UCC28056 drops to less than 132 μA.
- 3. The T<sub>ON</sub> pulse width is ramped up over the first four cycles, and ramped down over the last four cycles of each Burst-on period. This Soft-ON/OFF scheme ramps the Line current at the edge of each Burst ON period to limit audible noise and disturbance of the EMI filter.

Two comparator thresholds applied to the COMP pin voltage provide Burst Mode Operation. Switching halts after four soft-OFF cycles when the COMP pin voltage falls below the  $V_{\text{BstFall}}$  threshold. Switching resumes with four Soft-ON cycles, when the COMP pin voltage rises above the  $V_{\text{BstRise}}$  threshold. The average voltage of these two thresholds represents approximately 11%  $V_{\text{COMax}}$ . The power delivered during Burst ON is approximately 11% of maximum input power.



Figure 25. Fault and Burst Mode State Diagram

#### 7.4.2 Soft Start

During Stopb state operation, an internal resistor ( $R_{CODisch}$ ) is connected between the COMP and GND pins to discharge the external compensation network. Start-up transitions through the BstOffb state and switching commence only after the COMP pin voltage rises above the  $V_{BstRise}$  threshold. Switching therefore always starts with the power demand at 12.5% of its maximum value. The Soft-ON feature ensures that the on-time period ramps up over the first four switching cycles to the demanded value. These features limit audible noise at start-up.



# controller Functional Modes (continued)

Because the controller enables the error amplifier fast transient gain a startup, the input power ramps to maximum at a rate limited only by the time constant of the external compensation network. This condition ensures that the output capacitance charges rapidly to limit start-up delay.



# 8 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The UCC28056 controller can be used in a wide range of applications in which a PFC stage is needed. This design example demonstrates the features of the controller.

- EVM hardware
- · Excel design calculator

# 8.2 Typical Application

Figure 26 shows a typical application of the UCC28056 as a preregulator with high power factor and efficiency. The assembly consists of two distinct parts

- the control circuit centering on the UCC28056
- the power section

The power section is a Boost converter, with the inductor operating in Transition Mode (TM/CrM) or Discontinuous Mode (DCM) according to Line and Load.





Figure 26. Typical Application Circuit for 165-W Pre-Regulator



#### 8.2.1 Design Requirements

For this design example, use the parameters listed in the table below as the input parameters.

**Table 1. System Design Specifications** 

| PARAMETER                         | TEST CONDITIONS   | MIN | TYP | MAX | UNITS |  |
|-----------------------------------|-------------------|-----|-----|-----|-------|--|
| INPUT CHARACTERISTICS             |                   |     |     |     |       |  |
| AC Voltage range                  |                   | 85  |     | 265 | VAC   |  |
| AC Voltage frequency              |                   | 47  |     | 63  | Hz    |  |
| OUTPUT CHARACTERISTICS            |                   |     |     |     |       |  |
| Output Power, P <sub>OutMax</sub> | 85 VAC to 265 VAC |     |     | 165 | W     |  |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the UCC28056 controller with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters (efficiency, footprint,cost) using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.2.2 Power Stage Design

The first step in the power stage design is to calculate the PFC inductor value needed to achieve the specification, then the ratings for all other power components can be computed.

#### 8.2.2.2.1 Boost Inductor Design

Copyright © 2017-2018, Texas Instruments Incorporated

The minimum equivalent resistance presented, to the Line, by the input of the Boost PFC stage changes according to the current Line Feed-Forward setting. R<sub>InEgMin0</sub> and R<sub>InEgMin1</sub> present the minimum equivalent input resistance for the first two Line Feed-Forward levels.

$$R_{InEqMin0} = \frac{2 \times L_{BST}}{T_{ONMAX0}}$$

$$R_{InEqMin1} = \frac{2 \times L_{BST}}{T_{ONMAX1}}$$
(13)

Equation 15 calculates the maximum input power that can be drawn from a given Line voltage. The maximum input power is set to 110% of P<sub>OutMax</sub> to account for power stage efficiency.

$$P_{InMax} = \frac{V_{InRMSMin}^{2}}{R_{InEqMin}} = 110\% \times P_{OutMax}$$
(15)

Equation 16 calculates the Boost inductance value required to ensure that maximum load can be delivered from minimum Line voltage.

$$L_{BST0} = \frac{V_{InRMSMin}^2}{110\% \times P_{OutMax}} \times \frac{T_{ONMAX0}}{2} = 255 \,\mu\text{H} \tag{16}$$



Ensure that P<sub>OutMax</sub> can be delivered from the lowest Line voltage for G<sub>FF1</sub>. Use Equation 17 to calculate the required Boost inductor value.

$$L_{BST1} = \frac{\left(K_{ZC} \times V_{FF0Fall}\right)^{2}}{110\% \times 2 \times P_{OutMax}} \times \frac{T_{ONMAX1}}{2} = 266 \,\mu\text{H}$$
(17)

Choose the lower of the two values calculated in Equation 16 and Equation 17 (LBSTO and LBSTO). Using a smaller inductance value compromises light load efficiency. A larger inductance value cannot deliver the required maximum load power (P<sub>OutMax</sub>) across the required range of Line voltage.

Choose a Boost inductor value of 250 µH. In order to deliver maximum load power the inductor must be able to operate with a peak current that is greater than both ILPk0 and ILPk1

$$L_{BST} = 250 \,\mu\text{H} \tag{18}$$

$$I_{LPk0} = \frac{V_{InRMSMin} \times \sqrt{2} \times T_{ONMAX0}}{L_{BST}} = 6.15 \text{ A}$$

$$I_{LPk1} = \frac{K_{ZC} \times V_{FF0Fall} \times T_{ONMAX1}}{L_{BST}} = 5.83 \text{ A}$$
(20)

$$I_{LPk1} = \frac{K_{ZC} \times V_{FF0Fall} \times I_{ONMAX1}}{L_{BST}} = 5.83 \text{ A}$$
(20)

$$I_{LPk} = I_{LPk0} = 6.15 \text{ A}$$
 (21)

Use Equation 22 to calculate a current sense resistance that ensures the required peak inductor current (ILPk) does not cause early termination of the T<sub>ON</sub> period.

$$R_{CS} = \frac{V_{ZCOcp1Min}}{I_{LPk}} = 0.073 \Omega$$
 (22)

Achieve this amount of resistance by connecting three resistors in parallel.

$$R_{CS} = \frac{1}{\frac{2}{0.15\,\Omega} + \frac{1}{3\,\Omega}} = 0.073\,\Omega \tag{23}$$

Use Equation 24 to calculate an inductance value that allows a saturation current above the maximum Ocp1 current limit value.

$$I_{LSat} = \frac{V_{ZCOcp1Max}}{R_{CS}} = 7.5 \text{ A}$$
(24)

Maximum current in the power components flows while delivering maximum load when supplied from minimum Line voltage. In this condition, the UCC28056 controller always operates in transition mode (CrM). shows the inductor current waveforms for ideal CrM operation.





Figure 27. Ideal Transition Mode (CrM) Inductor Current

Equation 25 describes the he Boost inductor RMS current over a single switching cycle, at angle  $\theta$  through the Line half-cycle.

$$I_{LRMS}\left(\theta\right) = \frac{I_{LPkS}\left(\theta\right)}{\sqrt{3}} = \frac{2 \times I_{LAVS}\left(\theta\right)}{\sqrt{3}} = \frac{2}{\sqrt{3}} \times \frac{V_{InPkL}}{R_{InEqMin}} \times sin\left(\theta\right) \tag{25}$$

Equation 26 describes the Boost inductor RMS current over a complete Line cycle.

$$I_{LRMS} = \sqrt{\frac{1}{\pi} \times \int_{0}^{\pi} I_{LRMS} (\theta)^{2} d\theta} = \frac{2}{\sqrt{3}} \times \frac{V_{InRMS}}{R_{InEq}}$$
(26)

Maximum Boost inductor RMS current occurs at minimum Line voltage and maximum input power.

$$I_{LRMSMax} = \frac{2}{\sqrt{3}} \times \frac{110\% \times P_{OutMax}}{V_{InRMSMin}} = 2.5 \text{ A}$$
(27)

Based upon the inductor requirements, a custom magnetic can be designed, or a suitable catalogue controller selected.

**Table 2. Inductor Requirements** 

| Description        | Value | Unit |
|--------------------|-------|------|
| Inductance         | 250   | μΗ   |
| RMS Current        | 2.5   | Α    |
| Saturation Current | 7.5   | Α    |

#### 8.2.2.2.2 Boost Switch Selection

The power switch carries the Boost inductor current during its ON period ( $T_{ON}$ ). It carries no current during its OFF period ( $T_{DCH}$ ). Equation 28 describes the switch RMS current, over a single switching cycle, at angle  $\theta$  in the Line half-cycle.

Copyright © 2017–2018, Texas Instruments Incorporated



$$I_{MosRMS}\left(\theta\right) = I_{LPkS}\left(\theta\right) \times \sqrt{\frac{\delta_{Mos}\left(\theta\right)}{3}} = 2 \times \frac{V_{InPkL}}{R_{InEq}} \times sin\left(\theta\right) \times \sqrt{\frac{\delta_{Mos}\left(\theta\right)}{3}} \tag{28}$$

Equation 29 describes the duty cycle of switch conduction for ideal transition mode (CrM) operation.

$$\delta_{\mathsf{Mos}}\left(\theta\right) = \frac{\mathsf{T}_{\mathsf{ON}}}{\mathsf{T}_{\mathsf{ON}} + \mathsf{T}_{\mathsf{DCH}}(\theta)} \tag{29}$$

The switch ON time is constant across the Line cycle but the OFF time varies according to the position in the Line cycle. Volt-second balance across the Boost inductor, within each switching cycle, requires that.

$$\frac{T_{DCH}(\theta)}{T_{ON}} = \frac{|V_{In}(\theta)|}{V_{Out} - |V_{In}(\theta)|}$$
(30)

Equation 31 calculates the duty cycle of switch conduction.

$$\delta_{Mos}(\theta) = 1 - \sqrt{2} \times \frac{V_{InRMS}}{V_{Out}} \times |sin(\theta)|$$
(31)

Equation 32 describes the RMS switch current across a complete Line half-cycle.

$$I_{MosRMS} = \sqrt{\frac{1}{\pi} \times \int_{0}^{\pi} I_{MosRMS} (\theta)^{2} d\theta} = \frac{V_{InRMS}}{R_{InEq}} \times \sqrt{\frac{4}{3} - \frac{32 \times \sqrt{2} \times V_{InRMS}}{9 \times \pi \times V_{Out}}}$$
(32)

Maximum RMS current in the switch occurs at maximum load and minimum Line.

$$I_{MosRMSMax} = \frac{110\% \times P_{OutMax}}{V_{InRMSMin}} \times \sqrt{\frac{4}{3} - \frac{32 \times \sqrt{2} \times V_{InRMSMin}}{9 \times \pi \times V_{Out}}} = 2.1 \, A \tag{33}$$

Use the following guidelines for MOSFET selection for the Boost switch.

- The voltage rating must be greater than the maximum output voltage. Under transient or Line surge testing
  the output voltage may exceed the normal regulation level. For this design example, the MOSFET voltage
  rating is 650 V supports a regulated output voltage of 390 V.
- Based upon an acceptable level of conduction loss in the MOSFET, the required on-resistance ( $r_{DS(on)}$ ) value can be calculated from the maximum RMS current. For this example design an STF24N60DM2 MOSFET, from STMicrolelectronics was selected with an on-resistance of 0.37  $\Omega$ , when  $T_J$  = 125°C which allows maximum conduction power loss (less than 1.7 W) in the MOSFET.
- For best efficiency, use a MOSFET that incorporates a fast body diode. Operation using discontinuous inductor current (DCM) from a low input voltage incurs additional switching power loss if a MOSFET with slow body diode is used.



#### 8.2.2.2.3 Boost Diode Selection

The Boost diode carries the Boost inductor current while the switch is OFF (T<sub>DCH</sub>), and carries zero current while the switch is ON ( $T_{ON}$ ). Equation 34 calculates The RMS diode current over a single switching cycle, at angle  $\theta$  in the Line half-cycle.

$$I_{DioRMS}\left(\theta\right) = I_{LPkS}\left(\theta\right) \times \sqrt{\frac{\delta_{Dio}\left(\theta\right)}{3}} = 2 \times \frac{V_{InPkL}}{R_{InEq}} \times sin\left(\theta\right) \times \sqrt{\frac{\delta_{Dio}\left(\theta\right)}{3}} \tag{34}$$

Equation 35 describes the duty cycle of Boost diode conduction for ideal transition mode operation .

$$\delta_{\text{Dio}}(\theta) = 1 - \delta_{\text{Mos}}(\theta) = \sqrt{2} \times \frac{V_{\text{InRMS}}}{V_{\text{Out}}} \times \left| \sin(\theta) \right| \tag{35}$$

Equation 36 describes the RMS Boost diode current across a complete Line half-cycle.

$$I_{DioRMS} = \sqrt{\frac{1}{\pi}} \times \int_{0}^{\pi} I_{DioRMS} \left(\theta\right)^{2} d\theta = \frac{4}{3} \times \frac{V_{InRMS}}{R_{InEq}} \times \sqrt{\frac{2 \times \sqrt{2}}{\pi} \times \frac{V_{InRMS}}{V_{Out}}}$$
(36)

The maximum RMS current in the Boost diode occurs at maximum load and minimum Line.

$$I_{DioRMSMax} = \frac{4}{3} \times \frac{110\% \times P_{OutMax}}{V_{InRMSMin}} \times \sqrt{\frac{2 \times \sqrt{2}}{\pi} \times \frac{V_{InRMSMin}}{V_{Out}}} = 1.3 \text{ A}$$
(37)

Conduction power loss in the Boost diode is primarily a function of the average output current.

$$I_{DioAVGMax} = \frac{P_{OutMax}}{V_{Out}} = 0.42 \text{ A}$$
(38)

Use the previous calculations and these guidelines to select the Boost diode:

- Ensure that the Boost diode voltage rating exceeds the maximum output voltage. Under transient or Line surge testing the output voltage may rise far above its normal regulation level.
- The Boost diode must have average and RMS current ratings that are higher than the numbers calculated by Equation 37 and Equation 38.
- Diodes are available with a range of different speed/recovery charge. Fast diodes, with low reverse recovery charge, typically have higher forward voltage drop. Fast diodes have higher conduction loss but lower switching loss. Slow diodes, with high reverse recovery charge, typically have lower forward voltage drop. Slow diodes have lower conduction loss but higher switching loss. Ensure maximum efficiency by matching the diode speed rating to the application.
- When Line voltage is first applied, to the Boost converter input, an uncontrolled current flows through the Boost diode while the output capacitor charges to the Line voltage peak level. The charging current is limited only by the impedance of the Line and EMI filter stage, and may reach a very high magnitude during the output capacitor charging period. Any diode carrying this current must be rated to carry this non-repetative surge current. It is normal practice to add a bypass diode to divert most of this charging current away from the Boost diode. The bypass diode can be a slow type with lower forward voltage drop. It is therefore cheaper and more robust than the faster Boost diode.
- For this example design the STTH5L06 diode from STMicroelectronics® was selected. This diode has a voltage rating of 600 V and an average current rating of 5 A. It has a forward voltage drop of approximately 0.85 V giving a conduction loss in the Boost diode, of less than 0.5 W.

Copyright © 2017-2018, Texas Instruments Incorporated



#### 8.2.2.2.4 Output Capacitor Selection

Power drawn by the PFC stage from the Line supply may be represented by the following expression.

$$P_{ln}(\theta) = 2 \times V_{lnRMS} \times I_{lnRMS} \times \sin(\theta)^{2}$$
(39)

Assuming a typical application, with constant load power, for some parts of the Line cycle excess power is drawn from the supply and stored in the output capacitor. In other parts of the Line cycle load power exceeds input power and this deficit must be supplied from the output capacitor. This process of energy transfer to an from the output capacitor necessarily results in twice Line frequency output voltage ripple. The amplitude of this twice Line frequency ripple depends only upon the ratio  $P_{Out}/C_{Out}$  and the Line frequency.

$$\Delta V_{Outpp} = \frac{P_{Out}}{C_{Out}} \times \frac{1}{2 \times \pi \times f_{Line} \times V_{OutReg}}$$
(40)

Choose an output capacitor value by prioritizing one of a number of application requirements:

- Twice Line frequency output ripple voltage at maximum load.
- Output voltage hold-up time after the Line supply has been disconnected.
- Output voltage deviation as a result of a transient load step.

For this design example assume that the twice Line frequency output ripple voltage amplitude is less than 3% of its regulation level. The P<sub>OutMax</sub>/C<sub>Out</sub> ratio required to achieve this can be calculated using Equation 41

$$\frac{P_{OutMax}}{C_{Out}} \ge \left(2 \times \pi \times f_{Line} \times V_{OutReg}^{2} \times 3\%\right) = 1.43 \frac{W}{\mu F} \tag{41}$$

Use Equation 42 to calculate the required capacitance value for this 165-W example design.

$$C_{Out} \ge \frac{165W}{1.43 \frac{W}{\mu F}} = 115 \,\mu F$$
 (42)

For best Line current total harmonic distortion (THD), the maximum output voltage ripple amplitude must satisfy the condition presented in Equation 43. Satisfying this condition ensures that the error amplifier non-linear gain does not activate due to extremes of the output voltage ripple.

$$\frac{\Delta V_{Outpp}}{V_{OutReg}} = \frac{2 \times DSuThs}{V_{OSReg}} = 5.4\%$$
(43)

Use Equation 44 to calculate the maximum RMS ripple current flowing in the output capacitor.

$$I_{COutRMSMax} = \sqrt{I_{DioRMSMax}^2 - \left(\frac{P_{OutMax}}{V_{OutReg}}\right)^2} = 1.19 \text{ A}$$
(44)

This current flowing into the output capacitor includes a switching frequency component (I<sub>COutRMSHF</sub>) and a twice Line frequency ripple component (I<sub>COutRMSLF</sub>).

$$I_{\text{COutRMSLF}} = \frac{1}{\sqrt{2}} \times \frac{P_{\text{OutMax}}}{V_{\text{OutReg}}} = 0.3 \text{ A}$$
(45)

$$I_{\text{COutRMSHF}} = \sqrt{I_{\text{DioRMSMax}}^2 - \frac{3}{2} \times \left(\frac{P_{\text{OutMax}}}{V_{\text{OutReg}}}\right)^2} = 1.15 \text{ A}$$
(46)



Electrolytic capacitors typically have a ripple current rating at twice Line frequency (120 Hz) and a different ripple current rating at switching frequency (100 kHz). These ratings reflect the fact that the capacitor ESR is higher at twice Line frequency and hence ripple current at this frequency leads to higher power loss than the same amplitude of switching frequency ripple. Consider the equivalent high-frequency ripple current flowing in the capacitor in order to select the correct capacitor.

$$I_{CEquRMSHF} = \sqrt{I_{COutRMSLF}^2 \times K_{HLF}^2 + I_{COutRMSHF}^2}$$
(47)

The parameter K<sub>HLF</sub> is the ratio of high frequency to low frequency RMS ripple current rating for the particular capacitor series to be used.

$$K_{HLF} = \frac{100kHz\_ripple\_current\_rating}{120Hz\_ripple\_current\_rating}$$
(48)

In this example design, for reasons of size and rating, two 68-µF, 450 V capacitors are selected from Rubycon BXW series (450BXW68MEFC12.5X45), connected in parallel. In this way, both the capacitance value requirement and ripple current rating are met with some additional margin.

$$C_{Out} = 2 \times 68 \,\mu\text{F} = 136 \,\mu\text{F}$$
 (49)

$$I_{CEquRMSHF} = \sqrt{(0.3 \text{ A})^2 \times \left(\frac{1.525}{0.610}\right)^2 + (1.15 \text{ A})^2} = 1.37 \text{ A}$$
(50)

#### 8.2.2.3 ZCD/CS Pin

An external divider network attached to the ZCD/CS pin transfers both the attenuated Drain voltage waveform (V<sub>DS</sub>) and the current sense signal (V<sub>CS</sub>) into the controller. This transfer is possible because the current sense signal requires observation only when the switch is ON and the V<sub>DS</sub> signal is close to zero. While the Drain voltage waveform requires sensing only when the switch is OFF and the current sense signal is close to zero.

$$V_{ZC}(t) = V_{CS}(t) + V_{DS}(t) \times \frac{Z_{ZC2}}{Z_{ZC1} + Z_{ZC2}}$$
(51)

Equation 52 describes the attenuated Drain voltage during the on-time period when the MOSFET is switched ON.

$$V_{ZC}(t) = I_{L}(t) \times \left(R_{CS} + R_{DSON} \times \frac{Z_{ZC2}}{Z_{ZC1} + Z_{ZC2}}\right)$$
(52)

The ON state resistance of the MOSFET (R<sub>DSON</sub>) typically has a similar value to the current sense resistor (R<sub>CS</sub>). The attenuation of the divider ( $Z_{ZC1}$ ,  $Z_{ZC2}$ ) is 1/401 and hence the second term of Equation 52 may be neglected.

$$V_{ZC}(t) = I_{L}(t) \times R_{CS}$$
(53)

Hence the required current sense resistor value can be calculated from the maximum peak inductor current obtained in section 9.2.2.2.1

Outside the  $T_{ON}$  period, when the MOSFET is switched OFF, the current flowing through the current sense resistor is close to zero. In this case Equation 51 may be expressed as follows.

$$V_{ZC}(t) = V_{DS}(t) \times \frac{Z_{ZC2}}{Z_{ZC1} + Z_{ZC2}}$$
 (54)

UCC28056 prevents the start of a new switching cycle until increasing negative slope is detected on the ZCD/CS pin voltage waveform. The increasing negative slope indicates that the inductor current has fallen to zero so the output diode is already OFF. Turn-ON switching loss is further reduced by synchronizing the start of each new switching cycle with a minimum, or valley, on the Drain waveform.

Copyright © 2017-2018, Texas Instruments Incorporated



In theory, a simple resistor divider can be used to attenuate the Drain voltage waveform fed into the ZCD/CS pin. In practice, the parasitic capacitance associated with the PCB traces and the ZCD/CS pin filter the attenuated signal and introduce phase shift. The resulting distortion and phase shift negatively impact the ability of the part to synchronize to the zero inductor current transitions. The problem is compounded by the need to limit power dissipation in the resistive divider, which dictates the use of high resistance values, and increased filtering of the attenuated signal.

Add a capacitor divider in parallel with the resistor divider in order to use of high value resistors without introducing filtering and associated phase shift. In this case, ensure that the reactive divider ratio is equal to the resistor divider ratio.

$$\frac{R_{ZC2}}{R_{ZC1} + R_{ZC2}} = \frac{X_{ZC2}}{X_{ZC1} + X_{ZC2}}$$
(55)

Hence:

$$\frac{\mathsf{R}_{\mathsf{ZC1}}}{\mathsf{R}_{\mathsf{ZC2}}} = \frac{\mathsf{C}_{\mathsf{ZC2}}}{\mathsf{C}_{\mathsf{ZC1}}} \tag{56}$$

There are number of internal voltage thresholds driven by the attenuated Drain voltage signal supplied to the ZCD/CS pin. These include Brown-Out ( $V_{ZCBoRise}$ ), Line feed-forward ( $V_{FxRise}$ ,  $V_{FFxFall}$ ) and second output overvoltage ( $V_{Ovp2Th}$ ). The same external divider ratio ( $K_{ZC}$ ) drives all of these thresholds. Scope to vary the attenuation ratio specified is limited because it impacts all of these thresholds in unison.

$$K_{ZC} = \frac{R_{ZC1}}{R_{ZC2}} + 1 = 401 \tag{57}$$

$$V_{InRMSBoRise} = V_{ZCBoRise} \times \frac{K_{ZC}}{\sqrt{2}} = 85.1 \text{ V}$$
(58)

The controller infers Line voltage from the switching cycle average voltage on the Drain node. Neglecting any resistive voltage drop in the Boost inductor this must be equal to the voltage supplied from the input rectifier, provided the Boost inductor current returns to zero at the end of each cycle (TM/CrM/DCM). Voltage drops in the input rectifier bridge and EMI filter stage cause an error between predicted and measured threshold values. An internal peak detector determines the peak input voltage across a Line half-cycle. Equation 58 above converts this peak value to an RMS quantity, but assumes an ideal sinusoidal Line supply

Equation 59 calculates the output voltage required to trigger the second output overvoltage comparator (Ovp2).

$$V_{OutOvp2} = V_{Ovp2Th} \times K_{ZC} = 451 V$$
(59)

This parameter is observed via the Drain waveform, voltage drops in the Boost Diode and series NTC resistor, causes the Ovp2 comparator to trip at a lower output voltage level.

Power dissipation in the Drain sensing resistor divider chain reaches its highest value during the Burst OFF condition. During the Burst OFF condition, the Drain voltage approximates a DC voltage equal to the Line voltage peak. This approximation assumes the time constant  $C_{IN} \times (R_{ZC1} + R_{ZC2})$  is long compared with a Line half-period. Under no-load conditions, the Burst OFF duty cycle is high therefore maximum power dissipation in the Drain sensing resistor divider chain, occurs at high Line and no-load, as described in Equation 60.

$$P_{\text{ZCMax}} = \frac{V_{\text{InRMSMax}}^2 \times 2}{R_{\text{ZC1}} + R_{\text{ZC2}}}$$
(60)

Submit Documentation Feedback

Copyright © 2017–2018, Texas Instruments Incorporated



Equation 61 calculates the maximum value of  $R_{ZC1}$  c, allowing a budget of 1% error due to input bias current ( $I_{ZCBias}$ ), on the lowest voltage threshold ( $V_{ZCBoRise}$ ).

$$R_{ZC1} \le \frac{Err\% \times K_{ZC} \times V_{ZCBoRise}}{I_{ZCBias}} = \frac{1\% \times \sqrt{2} \times 85V}{100nA} = 12.0 \text{ M}\Omega$$
 (61)

The upper resistor in the divider chain ( $R_{ZC1}$ ) must withstand the peak output voltage under a surge test. For a rugged solution, the resistor(s) in this location must have a voltage rating above the avalanche rating of the Boost MOSFET. This design uses a series chain of three 1206, SMT, 3.24 M $\Omega$  resistors for this location, which yields DC voltage withstand capability above 600 V.

$$R_{ZC1} = 3 \times 3.24 \text{ M}\Omega = 9.72 \text{ M}\Omega \tag{62}$$

$$R_{ZC2} = \frac{R_{ZC1}}{K_{ZC} - 1} = 24.3 \text{ k}\Omega$$
 (63)

Use Equation 60 to calculate the power dissipation in the ZCD/CS pin divider resistors.

$$P_{\text{ZCMax}} = \frac{V_{\text{InRMSMax}}^2 \times 2}{R_{\text{ZC1}} + R_{\text{ZC2}}} = 14 \text{ mW}$$
(64)

Once arranged on the PCB, the resistor divider circuit has some parasitic capacitance across both the upper  $(R_{ZC1})$  and lower  $(R_{ZC2})$  resistors. Experience suggests a parasitic capacitance  $(C_{ZC1})$  of approximately 0.1 pF across resistor  $R_{ZC1}$ , when it is made up of three 1206 SMT components, assuming a *compact* PCB layout. In theory this parasitic capacitance could be used to form the entire value of  $C_{ZC1}$  and an appropriate value of  $C_{ZC2}$  added to achieve the ratio required by Equation 56. In practice most designers choose to add an explicit capacitor in this location to improve tolerance to small changes in layout, such as may occur when connecting oscilloscope probes. Ensure the time constant for the divider does not extend over many switching cycles. This limitation ensures that Line surge or system ESD transient events may disturb the ZCD/CS pin DC level but does not persist over an excessive number of switching cycles.

Select a single 10-pF, 1000-V, 0805 SMT capacitor with 5% tolerance.

$$C_{ZC1} = 10 \,\mathrm{pF} \tag{65}$$

Use Equation 66 calculate the lower divider capacitor value.

$$C_{ZC2} = K_{ZC} \times C_{ZC1} = 4.01 \text{ nF}$$
 (66)

In practice, once the final PCB layout is complete, adjust the lower capacitor value to account for parasitic capacitances present on the PCB. Consider both the Drain and ZCD/CS pin waveforms and adjust the lower capacitance value ( $C_{ZC2}$ ) until the value allows the required ratio in signal amplitude. Use a low capacitance probe for the ZCD/CS pin connection. Figure 28, Figure 29 and Figure 30 present the type of waveforms that occur during this tuning process.





# 8.2.2.3.1 Voltage Spikes on the ZCD/CS pin Waveform

Voltage offset on the ZCD/CS pin is likely to result from high-amplitude switching edge spikes on the waveform applied to this pin. These switching edge spikes are clamped by any non-linear controller, such as the internal ESD structures, and upset the DC operating point of the divider. This can be observed as a voltage offset on the ZCD/CS pin signal, particularly at times when rate of change of current is highest (high load around the Line voltage peaks). When designing the ZCD/CS pin divider, prevent it from picking up switching edge spikes. Use of a low inductance type current sense resistor is also important for the same reason. If necessary an RC filter, with a time constant of approximately 30 ns, may be added between the voltage divider and the ZCD/CS pin to attenuate switching edge spikes. Ensure the capacitance ( $C_{ZC3}$ ) of this filter is small relative to the value of  $C_{ZC2}$ . Limit the error introduced by the R-C filter to less than 1%, by ensuring that the series resistance is below the value calculated in Equation 67.

$$R_{ZC3} < \frac{V_{ZCBoRise}}{I_{ZCBias}} \times 1\% = 30 \text{ k}\Omega$$
 (67)

Product Folder Links: UCC28056

Copyright © 201



For this example design, the following values were selected for the RC filter to attenuate switching edge spikes.

$$R_{ZC3} = 3 k\Omega \tag{68}$$

$$C_{ZC3} = 10pF \tag{69}$$

#### 8.2.2.4 VOSNS Pin

The VOSNS pin voltage is applied to the inverting input of an internal trasnconductance error amplifier. A fixed reference voltage ( $V_{OSReg}$ ) being applied to the non-inverting input. The error amplifier has high gain hence in steady-state, assuming VCOMP < 5-V, average voltage on the VOSNS pin must be approximately equal to the reference voltage (V<sub>OSReq</sub>). Output voltage regulation set point (V<sub>OutReq</sub>) is therefore determined by the external resistor divider network connecting the output voltage to the VOSNS pin according to the following expression.

$$V_{OutReg} = V_{OSReg} \times \left(\frac{R_{OS1}}{R_{OS2}} + 1\right)$$
(70)

The resistive divider that feeds the VOSNS pin makes a significant contribution to the unloaded input power. Higher resistor values reduce power consumption of the divider.

$$P_{OSDiv} = \frac{V_{OutReg}^2}{R_{OS1} + R_{OS2}}$$
 (71)

Regulation accuracy degrades with increased resistor values due to the effect of VOSNS pin bias current  $(I_{OSBias}).$ 

$$\frac{\Delta V_{OSReg}}{V_{OSReg}} = \frac{I_{OSBias} \times R_{OS1}}{V_{OutReg}}$$
(72)

To ensure that VOSNS pin bias current degrades output voltage regulation by less than 1%, the upper voltage divider resistor value must be constrained as show in Equation 73.

$$R_{OS1} < \frac{\Delta V_{OSReg}}{V_{OSReg}} \times \frac{V_{OutReg}}{I_{OSBias}} = 1\% \times \frac{390 \text{ V}}{100 \text{ nA}} = 39 \text{ M}\Omega$$
(73)

Equation 73 confirms that reduction of the VOSNS divider dissipation to below 4 mW does not negatively affecting the regulation accuracy.

The PFC stage, of this design example, is to be followed by an LLC stage, that is controlled by UCC256301 device. The UCC28056 controller and the UCC256301 device operate together to form a complete off-Line power supply system with excellent light-load efficiency and standby power. To limit no-load input power a single resistor divider feeds both the VOSNS pin (UCC28056) and the BLK pin (UCC256301). A resistor divider with two taps is required because the UCC28056 requires a different divide ratio (K<sub>OS</sub>) to that required for the UCC256301 device (K<sub>BLK</sub>). The upper divider resistor (R<sub>OS1</sub>) is divided into two parts (R<sub>OS11</sub>, R<sub>OS12</sub>) to achieve the additional tap.

$$K_{OS} = \frac{V_{OutReg}}{V_{OSReg}} = \frac{R_{OS11} + R_{OS12} + R_{OS2}}{R_{OS2}} = 156$$
(74)

$$K_{BLK} = \frac{R_{OS11} + R_{OS12} + R_{OS2}}{R_{OS12} + R_{OS2}} = 108$$
(75)

For this design example select an upper divider resistor made up of three series-connected, 3.24-MΩ, 1206 SMT resistors. This compact and cost-effective design produces a suitable high-voltage resistor. If a single resistor is preferred, use a high voltage type, rated for the maximum voltage that can appear across the output capacitor during a Line surge test.

$$R_{OS11} = 3 \times 3.24 \,\text{M}\Omega = 9.72 \,\text{M}\Omega$$
 (76)

Solving Equation 74 and Equation 75 simultaneously results in:

$$R_{OS12} = \frac{R_{OS11}}{K_{OS}} \times \left(\frac{K_{OS} - 1}{K_{BLK} - 1} - 1\right) = 27.95 \, \text{k}\Omega$$
 (77)

Copyright © 2017-2018, Texas Instruments Incorporated



$$R_{OS2} = \frac{R_{OS11} + R_{OS12}}{K_{OS} - 1} = 62.89 \text{ k}\Omega$$
(78)

These two divider resistor values can be implemented using easily obtainable values as follows:

$$R_{OS2} = 75 \text{ k}\Omega / / 390 \text{ k}\Omega = 62.9 \text{ k}\Omega$$
 (79)

$$R_{OS12} = 36.5 \text{ k}\Omega / / 120 \text{ k}\Omega = 28.0 \text{ k}\Omega$$
 (80)

Actual regulation set point is therefore:

$$V_{OutReg} = \frac{R_{OS11} + R_{OS12} + R_{OS2}}{R_{OS2}} \times V_{OSReg} = 390 \text{ V}$$
(81)

Power dissipated in the VOSNS resistor divider is:

$$P_{OSDiv} = \frac{V_{OutReg}^2}{R_{OS11} + R_{OS12} + R_{OS2}} = 15.5 \text{ mW}$$
(82)

# 8.2.2.5 Voltage Loop Compensation

The design of the voltage control loop of a PFC stage is requires compromise. The voltage control loop must be fast to achieve a good transient response to steps in load current, but tTo minimize distortion of the Line current it must be slow. This section describes the selection of compensation components that deliver a target Line current distortion and phase margin.

#### 8.2.2.5.1 Plant Model

The first step is to produce a small signal model of the PFC Boost converter. A constant power load is assumed to be connected across the output capacitor. This provides the most accurate representation of a switched mode regulator delivering constant output voltage. The plant gain is assumed to be independent of Line voltage due to the action of the internal Line voltage feed-forward circuit. Across the Universal Line voltage range (90  $V_{RMS}$ -264  $V_{RMS}$ ), plant gain actually varies by  $\pm$ -20% due to the quantized nature of the Line voltage feed-forward circuit.

$$\frac{v_{Out}(j\omega)}{v_{CO}(j\omega)} = G_{Plant}(j\omega) = \frac{1}{j\omega} \times G_{Plant0} = \frac{1}{j\omega} \times \frac{P_{OutMax}}{V_{COMax} \times V_{OutReg} \times C_{Out}}$$
(83)

#### 8.2.2.5.2 Compensator Design

The integrator response of the plant provides a gain roll off of –20dB/decade and introduces a phase lag of 90°. A simple integrating compensation network provides unacceptable phase margin because it introduces a second 90° of phase lag into the voltage loop. To ensure adequate phase margin, use a type 2 compensation network to provide the desired phase boost a the gain cross-over frequency. Equation 84 describes the mall-signal gain of the error amplifier and type 2 compensation network.

$$\frac{v_{CO}(j\omega)}{v_{Out}(j\omega)} = G_{Ctrl}(j\omega) = \frac{V_{OSReg}}{V_{OutReg}} \times g_{M} \times \frac{\left(R_{CO} + \frac{1}{j\omega \times C_{CO}}\right) \times \frac{1}{j\omega \times C_{CO1}}}{R_{CO} + \frac{1}{j\omega \times C_{CO1}} + \frac{1}{j\omega \times C_{CO1}}}$$
(84)

Equation (84) may also be expressed as follows:

$$G_{Ctrl}(j\omega) = \frac{G_{Ctrl0}}{j\omega} \times \frac{1 + \frac{j\omega}{2 \times \pi \times f_Z}}{1 + \frac{j\omega}{2 \times \pi \times f_P}}$$

where

$$f_Z = \frac{1}{2 \times \pi \times (C_{CO} \times R_{CO})}$$
(86)

Submit Documentation Feedback



$$f_{P} = \frac{C_{CO} + C_{CO1}}{2 \times \pi \times (C_{CO} \times C_{CO1} \times R_{CO})}$$
(87)

$$G_{CtrIO} = \frac{V_{OSReg}}{V_{OutReg}} \times g_{M} \times \frac{1}{\left(C_{CO} + C_{CO1}\right)}$$
(88)

Rearranging Equation 86, Equation 87 and Equation 88 yields:

$$C_{CO1} = \frac{f_Z}{f_P} \times \frac{1}{G_{Ctrl0}} \times \left( \frac{V_{OutReg}}{V_{OSReg}} \times g_M \right)$$
(89)

$$C_{CO} = \frac{f_P - f_Z}{f_Z} \times C_{CO1} \tag{90}$$

$$R_{CO} = \frac{1}{2 \times \pi \times f_Z} \times \frac{1}{C_{CO}}$$
(91)

For maximum phase Boost at the gain cross-over frequency, compensator design proceeds by placing the pole and zero an equal distance above and below the gain cross-over frequency ( $f_B$ ) on the Bode plot. Because the frequency axis is logarithmic this yields the following pole ( $f_P$ ) and zero ( $f_Z$ ) frequencies:

$$f_{Z} = \frac{f_{B}}{K} \tag{92}$$

$$f_{\mathsf{P}} = f_{\mathsf{B}} \times \mathsf{K} \tag{93}$$

Phase margin of the loop is equal to the phase boost provided by the type 2 compensator, because the underlying integrator characteristics of the plant and compensator combine to provide 180° of phase lag. To achieve the desired phase margin ( $\Phi_{PM}$ ) at  $f_B$  the separation between the pole and zero frequencies may be found by substituting Equation 92 and Equation 93 into Equation 85, and solving for K in terms of the phase boost angle.

$$K = \tan\left(\frac{\Phi_{PM}}{2} + \frac{\pi}{4}\right) \tag{94}$$

The next step is to select the desired phase margin. A typical phase margin range 45° to 75°. For this example design a target phase margin of 65° is selected.

$$\Phi_{\mathsf{PM}} = 65^{\circ} \times \frac{\pi}{180^{\circ}} \tag{95}$$

$$K = \tan\left(\frac{\Phi_{PM}}{2} + \frac{\pi}{4}\right) = 4.51\tag{96}$$

The next step is to determine the loop gain cross-over frequency (f<sub>B</sub>). A faster loop, results in more twice Line frequency ripple on the COMP pin voltage, leading to increased Line current distortion.

Begin by setting a target of 1% third harmonic distortion due to twice Line frequency COMP voltage ripple. To achieve this target, the twice Line frequency COMP pin ripple must be less than 2% of the DC value during steady-state full power operation. The design proceeds by selecting the loop gain cross-over frequency (f<sub>B</sub>) that ensures twice Line frequency COMP pin ripple amplitude does not exceed 2% of its DC level.

Use Equation 97 to calculate twice Line frequency voltage ripple amplitude across the output capacitor.

$$\Delta V_{Out} = \frac{P_{OutMax}}{V_{OutReg}} \times \frac{1}{2 \times 2 \times \pi \times f_{Line} \times C_{Out}} = 4.95 \text{ V}$$
(97)

The output voltage ripple amplitude must be attenuated by the feedback network to meet our target of 2% ripple amplitude on the COMP pin voltage.

$$\left|G_{Ctrl}\left(j2 \times \pi \times 2 \times f_{Line}\right)\right| = \frac{V_{COMax} \times 2\%}{\Delta V_{Out}} \tag{98}$$

Equation 99 simplifies Equation 98.



$$G_{Ctrl0} = \frac{0.0202}{\text{K}^2} \times 4 \times \pi \times f_{Line} = 0.624 \ Hz$$

where

• 
$$2 \times f_{Line} >> f_{P}$$

• 
$$2 \times f_{\text{line}} >> f_{7}$$
 (99)

Equation 100 describes unity at the gain cross-over frequency.

$$\left| \mathsf{G}_{\mathsf{Plant}} \left( j2 \times \pi \times \mathsf{f}_{\mathsf{B}} \right) \right| \times \left| \mathsf{G}_{\mathsf{Ctrl}} \left( j2 \times \pi \times \mathsf{f}_{\mathsf{B}} \right) \right| = 1 \tag{100}$$

Equation 100 can also be expressed as shown in Equation 101.

$$f_B = \frac{1}{2 \times \pi} \times \sqrt{G_{Plant0} \times G_{Ctrl0} \times K} = 6.66 \text{ Hz}$$
 (101)

Calculate the pole and zero frequencies using Equation 92 and Equation 93. Then determine the compensation component values using Equation 89, Equation 90 and Equation 91.

$$f_Z = \frac{f_B}{K} = 1.48 \text{ Hz}$$
 (102)

$$f_{P} = f_{B} \times K = 30.0 \,\text{Hz}$$
 (103)

$$C_{CO1} = \frac{f_Z}{f_P} \times \frac{1}{G_{Ctrl0}} \times \frac{V_{OSReg}}{V_{OutReg}} \times g_M = 25 \text{ nF}$$
(104)

$$C_{CO} = \frac{f_p - f_Z}{f_p} \times C_{CO1} = 0.49 \,\mu\text{F}$$
 (105)

$$R_{CO} = \frac{1}{2 \times \pi \times f_Z} \times \frac{1}{C_{CO}} = 220 \text{ k}\Omega$$
(106)





Submit Documentation Feedback

Copyright © 2017–2018, Texas Instruments Incorporated



## 8.2.3 Application Curves



Copyright © 2017–2018, Texas Instruments Incorporated Submit



# 9 Power Supply Recommendations

To operate UCC28056 must be powered from an external VCC supply voltage of 11 V to 34 V. To limit package dissipation ensure that the supply voltage is not higher than 12 V. Locally decouple the VCC supply with a capacitor of at least 1 µF connected between the VCC and GND pins using short PCB traces. The controller may consume current from the VCC rail for a significant period of time; the exact duration depends upon Line and load, before the output voltage (V<sub>Out</sub>) reaches regulation. The supply used to power the UCC28056 must be able to source this energy during the period that output voltage attains regulation.

## 10 Layout

### 10.1 Layout Guidelines

#### 10.1.1 VOSNS Pin

Locate the  $R_{OS2}$  and  $C_{OS2}$  components adjacent to the VOSNS pin along with the lowest resistor(s) that comprise  $R_{OS1}$ . High voltage drops across the resistor(s) that comprise  $R_{OS1}$ . Allow adequate spacing around the high-voltage nodes that connect to and within  $R_{OS1}$  to avoid air discharge across the PCB surface.

#### 10.1.2 ZCD/CS Pin

Switching edge spikes imposed on the signal feeding this pin may cause the internal ESD structures to conduct, causing a voltage offset to appear on the capacitive divider feeding this pin. To limit this risk, place the voltage divider close to the ZCD/CS pin and far from the region of fast changing magnetic field. See the shaded area show in Figure 37. Maintain a small number of nets between the resistors and capacitors in the divider to limit capacitive pickup within the divider chain. Maintain the loop identified in Figure 36 small and contain the minimum area to limit magnetic pickup. Run the connections between the current sense resistor and UCC28056 directly to the terminals of resistor and not be shared with power circuit traces.

When laying out the PCB start with the ZCD/CS pin divider placement and routing to ensure that the needs of this pin come first.

#### 10.1.3 VCC Pin

A local decoupling capacitor should be connected directly between the VCC and GND pins via short, dedicated, PCB traces. This capacitor supplies the high current pulses needed to charge the gate capacitance of the power MOSFET.

#### 10.1.4 GND Pin

Be sure to separate the PCB traces for the GND net of the UCC28056 far from the power circuit GND net. Connect the GND pin of the UCC28056 device to the power circuit GND at only one terminal of the current sense resistor. This connection method ensures that the voltage between the UCC28056 device GND pin and the ZCD/CS pins remains equal to the voltage across the current sense resistor during the MOSFET conduction period.

#### 10.1.5 DRV Pin

Avoid placing the DRV pin traces close to other high-impedance nets such as ZCD/CS or VOSNS. The fast rising and falling edges associated with the waveform on this pin may capacitively couple onto these high impedance nets causing disturbance near the switching edges.

#### 10.1.6 COMP Pin

Locate the RC network attached to this pin close to the pin. Return to the GND pin should be via a short PCB trace.

# 10.2 Layout Example





Figure 36. Schematic with Layout Guidelines



Figure 37. Recommended PCB Layout (Single-Sided Assembly)

Submit Documentation Feedback

Copyright © 2017–2018, Texas Instruments Incorporated



# 11 Device and Documentation Support

## 11.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the UCC28056 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.4 Trademarks

E2E is a trademark of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

STMicroelectronics is a registered trademark of STMicroelectronics.

All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.6 Glossary

SLYZ022 — TI Glossarv.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





1-Aug-2019

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| UCC28056ADBVR    | ACTIVE     | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 805A                 | Samples |
| UCC28056ADBVT    | ACTIVE     | SOT-23       | DBV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 805A                 | Samples |
| UCC28056BDBVR    | ACTIVE     | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 805B                 | Samples |
| UCC28056BDBVT    | ACTIVE     | SOT-23       | DBV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 805B                 | Samples |
| UCC28056CDBVR    | ACTIVE     | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 805C                 | Samples |
| UCC28056CDBVT    | ACTIVE     | SOT-23       | DBV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 805C                 | Samples |
| UCC28056DBVR     | ACTIVE     | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 8056                 | Samples |
| UCC28056DBVT     | ACTIVE     | SOT-23       | DBV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 8056                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# PACKAGE OPTION ADDENDUM

1-Aug-2019

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 2-Aug-2019

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC28056ADBVR | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| UCC28056ADBVT | SOT-23          | DBV                | 6 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| UCC28056BDBVR | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| UCC28056BDBVT | SOT-23          | DBV                | 6 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| UCC28056CDBVR | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| UCC28056CDBVT | SOT-23          | DBV                | 6 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| UCC28056DBVR  | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| UCC28056DBVT  | SOT-23          | DBV                | 6 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |

www.ti.com 2-Aug-2019



\*All dimensions are nominal

| <u> </u>      |              |                 | -    | 222  |             | 140 to ( ) |             |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| UCC28056ADBVR | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| UCC28056ADBVT | SOT-23       | DBV             | 6    | 250  | 180.0       | 180.0      | 18.0        |
| UCC28056BDBVR | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| UCC28056BDBVT | SOT-23       | DBV             | 6    | 250  | 180.0       | 180.0      | 18.0        |
| UCC28056CDBVR | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| UCC28056CDBVT | SOT-23       | DBV             | 6    | 250  | 180.0       | 180.0      | 18.0        |
| UCC28056DBVR  | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| UCC28056DBVT  | SOT-23       | DBV             | 6    | 250  | 180.0       | 180.0      | 18.0        |



SMALL OUTLINE TRANSISTOR



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated