

SLLS824A - AUGUST 2007 - REVISED SEPTEMBER 2011

# 3-V TO 5.5-V MULTICHANNEL RS-232 LINE DRIVER/RECEIVER WITH ±15-kV ESD PROTECTION

Check for Samples: TRSF3223E

## FEATURES

- ESD Protection for RS-232 Bus Pins
  - ±15-kV Human-Body Model (HBM)
  - ±8-kV IEC 61000-4-2, Contact Discharge
  - ±15-kV IEC 61000-4-2, Air-Gap Discharge
- Meets or Exceeds the Requirements of TIA/EIA-232-F and ITU v.28 Standards
- Operates With 3-V to 5.5-V V<sub>CC</sub> Supply
- · Operates up to 1000 kbit/s
- Two Drivers and Two Receivers
- Low Standby Current . . . 1 µA Typ
- External Capacitors . . . 4 × 0.1 µF
- Accepts 5-V Logic Input With 3.3-V Supply

## **APPLICATIONS**

- Battery-Powered Systems
- PDAs
- Notebooks
- Laptops
- Palmtop PCs
- Hand-Held Equipment

## DESCRIPTION/ ORDERING INFORMATION

The TRSF3223E consists of two line drivers, two line receivers, and a dual charge-pump circuit with ±15-kV ESD protection pin to pin (serial-port connection pins, including GND). This device meets the requirements of TIA/EIA-232-F and provides the electrical interface between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from a single 3-V to 5.5-V supply. The TRSF3223E operates at typical data signaling rates up to 1000 kbit/s.

| DB, DW, | OR PW    |    |                   |
|---------|----------|----|-------------------|
|         | <u> </u> |    |                   |
| EN[     | 1 0      | 20 | FORCEOFF          |
| C1+[    | 2        | 19 | ] V <sub>CC</sub> |
| V+[     | 3        | 18 | ] GND             |
| C1-[    | 4        | 17 | DOUT1             |
| C2+[    | 5        | 16 | RIN1              |
| C2-[    | 6        | 15 | ROUT1             |
| V-[     | 7        | 14 | FORCEON           |
| DOUT2   | 8        | 13 | DIN1              |
| RIN2    | 9        | 12 | DIN2              |
| ROUT2   | 10       | 11 | INVALID           |





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### SLLS824A - AUGUST 2007 - REVISED SEPTEMBER 2011

Flexible control options for power management are available when the serial port is inactive. The auto-powerdown feature functions when FORCEON is low and FORCEOFF is high. During this mode of operation, if the device does not sense a valid RS-232 signal, the driver outputs are disabled. If FORCEOFF is set low and EN is high, both drivers and receivers are shut off, and the supply current is reduced to 1 mA. Disconnecting the serial port or turning off the peripheral drivers causes auto-powerdown to occur. Auto-powerdown can be disabled when FORCEON and FORCEOFF are high. With auto-powerdown enabled, the device is automatically activated when a valid signal is applied to any receiver input. The INVALID output is used to notify the user if an RS-232 signal is present at any receiver input. INVALID is high (valid data) if any receiver input voltage is greater than 2.7 V or less than -2.7 V, or has been between -0.3 V and 0.3 V for more than 30 µs. INVALID is low (invalid data) if the receiver input voltage is between -0.3 V and 0.3 V for more than 30 µs. Refer to Figure 4 for receiver input levels.

| T <sub>A</sub> | PAC        | KAGE <sup>(1) (2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------|-------------------------|-----------------------|------------------|
|                | SOIC – DW  | Tube of 25              | TRSF3223ECDW          | TROFRAGEO        |
|                | 50IC - DW  | Reel of 2000            | TRSF3223ECDWR         | TRSF3223EC       |
| 0°C to 70°C    | SSOP – DB  | Tube of 70              | TRSF3223ECDB          | DTOOLO           |
| 0°C to 70°C    | 330P - DB  | Reel of 2000            | TRSF3223ECDBR         | RT23EC           |
|                |            | Tube of 70              | TRSF3223ECPW          | DTOOLO           |
|                | TSSOP – PW | Reel of 2000            | TRSF3223ECPWR         | RT23EC           |
|                |            | Tube of 25              | TRSF3223EIDW          | TROFRAGE         |
|                | SOIC – DW  | Reel of 2000            | TRSF3223EIDWR         | TRSF3223EI       |
|                |            | Tube of 70              | TRSF3223EIDB          | DTOOL            |
| –40°C to 85°C  | SSOP – DB  | Reel of 2000            | TRSF3223EIDBR         | RT23EI           |
|                |            | Tube of 70              | TRSF3223EIPW          | DTOOF            |
|                | TSSOP – PW | Reel of 2000            | TRSF3223EIPWR         | RT23EI           |
|                | QFN – RGW  | Reel of 3000            | TRSF3223EIRGWR        | RT23EI           |

## Table 1. ORDERING INFORMATION

(1) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

(2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

| FUNCTION TABLES |
|-----------------|
|-----------------|

#### Each Driver<sup>(1)</sup>

|     |         | INPUTS   | OUTPUT                    |                |                         |
|-----|---------|----------|---------------------------|----------------|-------------------------|
| DIN | FORCEON | FORCEOFF | VALID RIN<br>RS-232 LEVEL | OUTPUT<br>DOUT | DRIVER STATUS           |
| Х   | Х       | L        | Х                         | Z              | Powered off             |
| L   | н       | Н        | Х                         | Н              | Normal operation with   |
| Н   | н       | Н        | х                         | L              | auto-powerdown disabled |
| L   | L       | Н        | Yes                       | Н              | Normal operation with   |
| Н   | L       | Н        | Yes                       | L              | auto-powerdown enabled  |
| L   | L       | Н        | No                        | Z              | Powered off by          |
| н   | L       | Н        | No                        | Z              | auto-powerdown feature  |

(1) H = high level, L = low level, X = irrelevant, Z = high impedance

AS STRUMENTS

www.ti.com

### SLLS824A - AUGUST 2007 - REVISED SEPTEMBER 2011

| Each | Receiver | (1) |
|------|----------|-----|
|------|----------|-----|

|      | INPU | TS                        | OUTPUT |  |  |  |  |
|------|------|---------------------------|--------|--|--|--|--|
| RIN  | EN   | VALID RIN<br>RS-232 LEVEL | ROUT   |  |  |  |  |
| L    | L    | Х                         | Н      |  |  |  |  |
| н    | L    | Х                         | L      |  |  |  |  |
| х    | Н    | Х                         | Z      |  |  |  |  |
| Open | L    | No                        | н      |  |  |  |  |

(1) H = high level, L = low level, X = irrelevant, Z = high impedance (off), Open = input disconnected or connected driver off



Pin numbers are for the DB, DW, and PW packages.

STRUMENTS

**EXAS** 

### Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                     |                                | MIN   | MAX                   | UNIT |
|------------------|-----------------------------------------------------|--------------------------------|-------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                                |                                | -0.3  | 6                     | V    |
| V+               | Positive-output supply voltage range <sup>(2)</sup> |                                | -0.3  | 7                     | V    |
| V–               | Negative-output supply voltage range <sup>(2)</sup> |                                | 0.3   | -7                    | V    |
| V+ - V-          | Supply voltage difference <sup>(2)</sup>            |                                |       | 13                    | V    |
| VI               |                                                     | Driver (FORCEOFF, FORCEON, EN) | -0.3  | 6                     |      |
|                  | Input voltage range                                 | Receiver                       | -25   | 25                    | V    |
|                  |                                                     | Driver                         | -13.2 | 13.2                  | V    |
| Vo               | Output voltage range                                | Receiver (INVALID)             | -0.3  | V <sub>CC</sub> + 0.3 | v    |
|                  |                                                     | DB package                     |       | 70                    |      |
| $\theta_{JA}$    | Package thermal impedance <sup>(3) (4)</sup>        | DW package                     |       | 58                    | °C/W |
|                  |                                                     | PW package                     |       | 83                    |      |
| TJ               | Operating virtual junction temperature              |                                |       | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature range                           |                                |       | 150                   | °C   |

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings (1) only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltages are with respect to network GND. (2)

Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient (3)temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.

The package thermal impedance is calculated in accordance with JESD 51-7. (4)

## Recommended Operating Conditions<sup>(1)</sup>

#### See Figure 6

|                 |                                               |                            |                  | MIN | NOM | MAX | UNIT |
|-----------------|-----------------------------------------------|----------------------------|------------------|-----|-----|-----|------|
|                 | Supply voltage                                |                            | $V_{CC} = 3.3 V$ | 3   | 3.3 | 3.6 | V    |
|                 |                                               |                            | $V_{CC} = 5 V$   | 4.5 | 5   | 5.5 | v    |
| V               | Driver and control                            | DIN, EN, FORCEOFF, FORCEON | $V_{CC} = 3.3 V$ | 2   |     |     | V    |
| VIH             | high-level input voltage                      | DIN, EN, FORCEOFF, FORCEON | $V_{CC} = 5 V$   | 2.4 |     |     | v    |
| V <sub>IL</sub> | Driver and control<br>low-level input voltage | DIN, EN, FORCEOFF, FORCEON |                  |     |     | 0.8 | V    |
| v               | Driver and control input voltage              | DIN, EN, FORCEOFF, FORCEON |                  | 0   |     | 5.5 | N/   |
| VI              | Receiver input voltage                        | -25                        |                  | 25  | V   |     |      |
| Ŧ               |                                               |                            | TRSF3223EC       | 0   |     | 70  | °C   |
| T <sub>A</sub>  | Operating free-air temperature                | TRSF3223EI                 | -40              |     | 85  | °C  |      |

(1) Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V.

## Electrical Characteristics<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5)

| PARAMETER      |                       | RAMETER                  | TEST CONDITIONS                                                                                         | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|----------------|-----------------------|--------------------------|---------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| I <sub>I</sub> | Input leakage current | EN, FORCEOFF,<br>FORCEON |                                                                                                         |     | ±0.01              | ±1  | μA   |
|                |                       | Auto-powerdown disabled  | $V_{CC}$ = 3.3 V or 5 V, T <sub>A</sub> = 25°C,<br>No load, FORCEOFF and FORCEON at V <sub>CC</sub>     |     | 0.3                | 1   | mA   |
| $I_{CC}$       | Supply current        | Powered off              | No load, FORCEOFF at GND                                                                                |     | 1                  | 10  |      |
|                |                       | Auto-powerdown enabled   | No load, $\overline{\text{FORCEOFF}}$ at V <sub>CC</sub> , FORCEON at GND, All RIN are open or grounded |     | 1                  | 10  | μA   |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C. (1)

(2)

## **DRIVER SECTION**

www.ti.com

## Electrical Characteristics<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5)

|                   | PARAMETER                                   | TEST CONDITIONS                                                                              | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|-------------------|---------------------------------------------|----------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| V <sub>OH</sub>   | High-level output voltage                   | DOUT at $R_L = 3 \text{ k}\Omega$ to GND                                                     | 5   | 5.4                |     | V    |
| V <sub>OL</sub>   | Low-level output voltage                    | DOUT at $R_L = 3 \text{ k}\Omega$ to GND                                                     | -5  | -5.4               |     | V    |
| I <sub>IH</sub>   | High-level input current                    | $V_1 = V_{CC}$                                                                               |     | ±0.01              | ±1  | μA   |
| $I_{\parallel L}$ | Low-level input current                     | V <sub>I</sub> at GND                                                                        |     | ±0.01              | ±1  | μA   |
|                   | Short-circuit output current <sup>(3)</sup> | $V_{CC} = 3.6 \text{ V}, \text{ V}_{O} = 0 \text{ V}$                                        |     | ±35                | ±60 | mA   |
| los               | Short-circuit output current                | $V_{CC} = 5.5 \text{ V}, \text{ V}_{O} = 0 \text{ V}$                                        |     | <b>1</b> 00        | IOO | ША   |
| r <sub>o</sub>    | Output resistance                           | V <sub>CC</sub> , V+, and V– = 0 V, V <sub>O</sub> = $\pm 2$ V                               | 300 | 10M                |     | Ω    |
|                   |                                             | $\overline{\text{FORCEOFF}}$ = GND, V <sub>CC</sub> = 3 V to 3.6 V, V <sub>O</sub> = ±12 V   |     |                    | ±25 |      |
| I <sub>OZ</sub>   | Output leakage current                      | $\overline{\text{FORCEOFF}}$ = GND, V <sub>CC</sub> = 4.5 V to 5.5 V, V <sub>O</sub> = ±12 V |     |                    | ±25 | μA   |

(1) Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. (2) All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C.

(3)Short-circuit durations should be controlled to prevent exceeding the device absolute power dissipation ratings, and not more than one output should be shorted at a time.

## Switching Characteristics<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5)

| P                        | ARAMETER                    |                                           | TEST CONDITIONS                                    |                           | MIN  | TYP <sup>(2)</sup> M | ٩X   | UNIT   |
|--------------------------|-----------------------------|-------------------------------------------|----------------------------------------------------|---------------------------|------|----------------------|------|--------|
| Maximum                  |                             | C <sub>L</sub> = 1000 pF                  |                                                    | 250                       |      |                      |      |        |
|                          | data rate<br>(see Figure 1) | $R_L = 3 k\Omega$ ,<br>One DOUT switching | C <sub>L</sub> = 250 pF,                           | $V_{CC}$ = 3 V to 4.5 V   | 1000 |                      |      | kbit/s |
|                          |                             |                                           | C <sub>L</sub> = 1000 pF,                          | $V_{CC}$ = 4.5 V to 5.5 V | 1000 |                      |      |        |
| t <sub>sk(p)</sub>       | Pulse skew <sup>(3)</sup>   | $C_{L} = 150 \text{ pF}$ to 2500 pF,      | $R_L = 3 \ k\Omega$ to 7 $k\Omega$ ,               | See Figure 2              |      | 300                  |      | ns     |
|                          | Slew rate,                  | $R_L = 7 k\Omega$ ,                       | $C_L = 150 \text{ pF} \text{ to } 1000 \text{ pF}$ |                           | 8    |                      | 90   |        |
| SR(tr) transition region | $R_1 = 3 k\Omega$           | C <sub>L</sub> = 1000 pF                  |                                                    | 12                        |      | 60                   | V/µs |        |
|                          | (see Figure 1)              | $K_{L} = 3 K_{2}$                         | $C_L = 150 \text{ pF}$ to 250 pF                   |                           | 24   | 1                    | 50   |        |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C. Pulse skew is defined as |t<sub>PLH</sub> - t<sub>PHL</sub>| of each channel of the same device. (1)

(2)

(3)

## **RECEIVER SECTION**

## Electrical Characteristics<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 6)

|                  | PARAMETER                                              | TEST CONDITIONS               | MIN            | TYP <sup>(2)</sup>    | MAX | UNIT |
|------------------|--------------------------------------------------------|-------------------------------|----------------|-----------------------|-----|------|
| V <sub>OH</sub>  | High-level output voltage                              | $I_{OH} = -1 \text{ mA}$      | $V_{CC} - 0.6$ | V <sub>CC</sub> - 0.1 |     | V    |
| V <sub>OL</sub>  | Low-level output voltage                               | I <sub>OL</sub> = 1.6 mA      |                |                       | 0.4 | V    |
|                  | Positive-going input threshold voltage                 | $V_{CC} = 3.3 V$              |                | 1.6                   | 2.4 | V    |
| V <sub>IT+</sub> |                                                        | $V_{CC} = 5 V$                |                | 1.9                   | 2.4 | V    |
| V                | Negative going input threshold voltage                 | $V_{CC} = 3.3 V$              | 0.6            | 1.1                   |     | V    |
| V <sub>IT–</sub> | Negative-going input threshold voltage                 | $V_{CC} = 5 V$                | 0.6            | 1.4                   |     | v    |
| V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> – V <sub>IT</sub> ) |                               |                | 0.5                   |     | V    |
| I <sub>OZ</sub>  | Output leakage current                                 | $\overline{EN} = V_{CC}$      |                | ±0.05                 |     | μA   |
| ri               | Input resistance                                       | $V_I = \pm 3 V$ to $\pm 25 V$ | 3              | 5                     |     | kΩ   |

(1) Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. (2) All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C.

## Switching Characteristics<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                                         | TEST CONDITIONS                                                | TYP <sup>(2)</sup> | UNIT |
|--------------------|---------------------------------------------------|----------------------------------------------------------------|--------------------|------|
| t <sub>PLH</sub>   | Propagation delay time, low- to high-level output | $C_L = 150 \text{ pF}$ , See Figure 3                          | 150                | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high- to low-level output | $C_L = 150 \text{ pF}$ , See Figure 3                          | 150                | ns   |
| t <sub>en</sub>    | Output enable time                                | $C_L = 150 \text{ pF}, R_L = 3 \text{ k}\Omega$ , See Figure 4 | 200                | ns   |
| t <sub>dis</sub>   | Output disable time                               | $C_L = 150 \text{ pF}, R_L = 3 \text{ k}\Omega$ , See Figure 4 | 200                | ns   |
| t <sub>sk(p)</sub> | Pulse skew <sup>(3)</sup>                         | See Figure 3                                                   | 50                 | ns   |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C. Pulse skew is defined as |t<sub>PLH</sub> - t<sub>PHL</sub>| of each channel of the same device. (1)

(2)

(3)

SLLS824A - AUGUST 2007 - REVISED SEPTEMBER 2011

www.ti.com

## AUTO-POWERDOWN SECTION

## **Electrical Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5)

|                         | PARAMETER                                                        | TEST                                                       | MIN                            | MAX                   | UNIT |   |
|-------------------------|------------------------------------------------------------------|------------------------------------------------------------|--------------------------------|-----------------------|------|---|
| V <sub>T+(valid)</sub>  | Receiver input threshold for INVALID high-level output voltage   | FORCEON = GND,                                             | $\overline{FORCEOFF} = V_{CC}$ |                       | 2.7  | V |
| V <sub>T-(valid)</sub>  | Receiver input threshold for INVALID high-level output voltage   | FORCEON = GND,                                             | $\overline{FORCEOFF} = V_{CC}$ | -2.7                  |      | V |
| V <sub>T(invalid)</sub> | Receiver input threshold for<br>INVALID low-level output voltage | FORCEON = GND,                                             | $\overline{FORCEOFF} = V_{CC}$ | -0.3                  | 0.3  | V |
| V <sub>OH</sub>         | INVALID high-level output voltage                                | $\frac{I_{OH} = 1 \text{ mA,}}{FORCEOFF} = V_{CC}$         | FORCEON = GND,                 | V <sub>CC</sub> - 0.6 |      | V |
| V <sub>OL</sub>         | INVALID low-level output voltage                                 | $\frac{I_{OL} = 1.6 \text{ mA}}{\text{FORCEOFF}} = V_{CC}$ | FORCEON = GND,                 |                       | 0.4  | V |

## **Switching Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5)

|                      | PARAMETER                                         | TYP <sup>(1)</sup> | UNIT |
|----------------------|---------------------------------------------------|--------------------|------|
| t <sub>valid</sub>   | Propagation delay time, low- to high-level output | 1                  | μs   |
| t <sub>invalid</sub> | Propagation delay time, high- to low-level output | 30                 | μs   |
| t <sub>en</sub>      | Supply enable time                                | 100                | μs   |

(1) All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C.

### SLLS824A - AUGUST 2007 - REVISED SEPTEMBER 2011

## PARAMETER MEASUREMENT INFORMATION

- A.  $C_L$  includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_0 = 50 \Omega$ , 50% duty cycle,  $t_r \le 10$  ns,  $t_f \le 10$  ns.



#### Figure 1. Driver Slew Rate

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_0 = 50 \Omega$ , 50% duty cycle,  $t_r \le 10$  ns,  $t_f \le 10$  ns.



A.  $C_L$  includes probe and jig capacitance.

B. The pulse generator has the following characteristics:  $Z_0 = 50 \Omega$ , 50% duty cycle,  $t_r \le 10$  ns,  $t_f \le 10$  ns.



- A.  $C_L$  includes probe and jig capacitance.
- B. The pulse generator has the following characteristics:  $Z_0 = 50 \Omega$ , 50% duty cycle,  $t_r \le 10$  ns,  $t_f \le 10$  ns.

STRUMENTS

XAS

## **TRSF3223E**



SLLS824A - AUGUST 2007 - REVISED SEPTEMBER 2011



A. C<sub>L</sub> includes probe and jig capacitance.

В. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_O$  = 50  $\Omega$ , 50% duty cycle,  $t_r \leq$  10 ns, t<sub>f</sub> ≤ 10 ns.

SLLS824A - AUGUST 2007 - REVISED SEPTEMBER 2011



Figure 5. INVALID Propagation Delay Times and Supply Enabling Time

TEXAS INSTRUMENTS

www.ti.com

#### SLLS824A - AUGUST 2007 - REVISED SEPTEMBER 2011

### **APPLICATION INFORMATION**



<sup> $\dagger$ </sup> C3 can be connected to V<sub>CC</sub> or GND.

- NOTES: A. Resistor values shown are nominal.
  - B. Nonpolarized ceramic capacitors are acceptable. If polarized tantalum or electrolytic capacitors are used, they should be connected as shown.
    V<sub>CC</sub> vs CAPACITOR VALUES

| V <sub>CC</sub>   | C1                      | C2, C3, and C4 |
|-------------------|-------------------------|----------------|
| 3.3 V $\pm$ 0.3 V | <b>0.1</b> μ <b>F</b>   | <b>0.1</b> μF  |
| 5 V $\pm$ 0.5 V   | <b>0.047</b> μ <b>F</b> | <b>0.33</b> μF |
| 3 V to 5.5 V      | <b>0.1</b> μF           | <b>0.47</b> μF |

| Figure 6. Typical Operating Circuit and Capacitor Value | Figure 6 | ating Circuit and Capacit | or Values |
|---------------------------------------------------------|----------|---------------------------|-----------|
|---------------------------------------------------------|----------|---------------------------|-----------|

Copyright © 2007–2011, Texas Instruments Incorporated

## **REVISION HISTORY**

| Cł | nanges from Original (August 2007) to Revision A P | age |
|----|----------------------------------------------------|-----|
| •  | Added RGW package to datasheet.                    | 1   |
| •  | Deleted RHL package from datasheet.                | 1   |

www.ti.com

12 5



1-Oct-2011

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> Lead<br>Ball Fir |           | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|------------------------------------------|-----------|------------------------------|-----------------------------|
| TRSF3223ECDB     | ACTIVE                | SSOP         | DB                 | 20   | 70          | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223ECDBG4   | ACTIVE                | SSOP         | DB                 | 20   | 70          | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223ECDBR    | ACTIVE                | SSOP         | DB                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223ECDBRG4  | ACTIVE                | SSOP         | DB                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223ECDW     | ACTIVE                | SOIC         | DW                 | 20   | 25          | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223ECDWG4   | ACTIVE                | SOIC         | DW                 | 20   | 25          | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223ECDWR    | ACTIVE                | SOIC         | DW                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223ECDWRG4  | ACTIVE                | SOIC         | DW                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223ECPW     | ACTIVE                | TSSOP        | PW                 | 20   | 70          | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223ECPWG4   | ACTIVE                | TSSOP        | PW                 | 20   | 70          | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223ECPWR    | ACTIVE                | TSSOP        | PW                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223ECPWRG4  | ACTIVE                | TSSOP        | PW                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223EIDB     | ACTIVE                | SSOP         | DB                 | 20   | 70          | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223EIDBG4   | ACTIVE                | SSOP         | DB                 | 20   | 70          | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223EIDBR    | ACTIVE                | SSOP         | DB                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223EIDBRG4  | ACTIVE                | SSOP         | DB                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |
| TRSF3223EIDW     | ACTIVE                | SOIC         | DW                 | 20   | 25          | Green (RoHS<br>& no Sb/Br)               | CU NIPDAU | Level-1-260C-UNLIM           |                             |



| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TRSF3223EIDWG4   | ACTIVE                | SOIC         | DW                 | 20   | 25          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TRSF3223EIDWR    | ACTIVE                | SOIC         | DW                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TRSF3223EIDWRG4  | ACTIVE                | SOIC         | DW                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TRSF3223EIPW     | ACTIVE                | TSSOP        | PW                 | 20   | 70          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TRSF3223EIPWG4   | ACTIVE                | TSSOP        | PW                 | 20   | 70          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TRSF3223EIPWR    | ACTIVE                | TSSOP        | PW                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TRSF3223EIPWRG4  | ACTIVE                | TSSOP        | PW                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TRSF3223EIRGWR   | ACTIVE                | VQFN         | RGW                | 20   | 3000        | Pb-Free (RoHS)             | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



1-Oct-2011

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

## TAPE AND REEL INFORMATION

### REEL DIMENSIONS

TEXAS INSTRUMENTS





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| r |
|---|
|   |

| Device         |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TRSF3223ECDBR  | SSOP  | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| TRSF3223ECDWR  | SOIC  | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.0       | 2.7        | 12.0       | 24.0      | Q1               |
| TRSF3223ECPWR  | TSSOP | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| TRSF3223EIDBR  | SSOP  | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| TRSF3223EIDWR  | SOIC  | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.0       | 2.7        | 12.0       | 24.0      | Q1               |
| TRSF3223EIPWR  | TSSOP | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| TRSF3223EIRGWR | VQFN  | RGW                | 20 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TRSF3223ECDBR  | SSOP         | DB              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| TRSF3223ECDWR  | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| TRSF3223ECPWR  | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| TRSF3223EIDBR  | SSOP         | DB              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| TRSF3223EIDWR  | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| TRSF3223EIPWR  | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| TRSF3223EIRGWR | VQFN         | RGW             | 20   | 3000 | 367.0       | 367.0      | 35.0        |

DW (R-PDSO-G20)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AC.



# LAND PATTERN DATA



NOTES:

A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G20)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.  $\beta$ . This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



## LAND PATTERN DATA



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **MECHANICAL DATA**



A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- Β. This drawing is subject to change without notice.
- Quad Flat pack, No-leads (QFN) package configuration C.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. D.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



# RGW (S-PVQFN-N20) PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.





RGW (S-PVQFN-N20)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



# **MECHANICAL DATA**

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

## DB (R-PDSO-G\*\*)

PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products               |                                 | Applications                  |                                   |
|------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                  | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers             | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters        | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products          | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                    | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers      | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface              | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                  | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt             | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers       | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                   | www.ti-rfid.com                 |                               |                                   |
| OMAP Mobile Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity  | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated