



Order

Now





SBVS372B-DECEMBER 2018-REVISED AUGUST 2019

# TPS7A25 300-mA, 18-V, Ultra-Low I<sub>Q</sub>, Low-Dropout Linear Voltage Regulator With Power-Good

#### 1 Features

- Ultra-low I<sub>Q</sub>: 2 µA
- Input voltage: 2.4 V to 18 V
- Output voltage options available:
  - Fixed: 1.25 V to 5.5 V
  - Adjustable: 1.24 V to 17.66 V
- 1% accuracy over temperature
- Low dropout: 340 mV (max) at 300 mA
- Open-drain, power-good output
- Thermal shutdown and overcurrent protection
- Active overshoot pulldown
- Operating junction temperature: -40°C to +125°C
- Stable with 1-µF output capacitors
- Package: 6-pin WSON

#### 2 Applications

- Home and building automation
- Multicell power banks
- Smart grid and metering
- Portable power tools
- Motor drives
- White goods
- Portable appliances

## 3 Description

The TPS7A25 low-dropout (LDO) linear voltage regulator introduces a combination of a 2.4-V to 18-V input voltage range with very-low quiescent current (I<sub>Q</sub>). These features help modern appliances meet increasingly stringent energy requirements, and help extend battery life in portable-power solutions.

Support &

The TPS7A25 is available in both fixed and adjustable versions. For more flexibility or higher output voltages, the adjustable version uses feedback resistors to set the output voltage from 1.24 V to 17.64 V. Both versions have a 1% output regulation accuracy that provides precision regulation for most microcontroller (MCU) references.

The TPS7A25 LDO operates more efficiently than standard linear regulators because the maximum dropout voltage is less than 340 mV at 300 mA of current. This maximum dropout voltage allows for 92.5% efficiency from a 5.4-V input voltage (VIN) to a 5.0-V output voltage (V<sub>OUT</sub>).

The power-good (PG) indicator can be used to either hold an MCU in reset until power is good, or for sequencing. The PG pin is an open-drain output; therefore, the pin is easily level-shifted for monitoring by a rail other than  $V_{\text{OUT}}.$  The built-in current limit and thermal shutdown help protect the regulator in the event of a load short or fault.

For a higher output current alternative, consider the **TPS7A26**.

(1)

| Device Information <sup>(1)</sup> |          |                   |  |  |  |
|-----------------------------------|----------|-------------------|--|--|--|
| PART NUMBER                       | PACKAGE  | BODY SIZE (NOM)   |  |  |  |
| TPS7A25                           | WSON (6) | 2.00 mm × 2.00 mm |  |  |  |

(1) For all available packages, see the package option addendum at the end of the datasheet.

#### **Typical Application Circuit**



Page

# **Table of Contents**

| 1 | Feat | t <b>ures</b> 1                    |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | Electrical Characteristics5        |
|   | 6.6  | Typical Characteristics 6          |
| 7 | Deta | ailed Description 12               |
|   | 7.1  | Overview 12                        |
|   | 7.2  | Functional Block Diagrams 12       |
|   | 7.3  | Feature Description 13             |
|   | 7.4  | Device Functional Modes 16         |
|   |      |                                    |

| 8  | Арр  | lication and Implementation                     | 17 |
|----|------|-------------------------------------------------|----|
|    | 8.1  | Application Information                         | 17 |
|    | 8.2  | Typical Application                             | 20 |
| 9  | Pow  | er Supply Recommendations                       | 23 |
| 10 | Lay  | out                                             | 23 |
|    | 10.1 | Layout Guidelines                               | 23 |
|    | 10.2 | Layout Examples                                 | 23 |
| 11 | Dev  | ice and Documentation Support                   | 24 |
|    | 11.1 | Device Support                                  | 24 |
|    | 11.2 | Documentation Support                           | 24 |
|    | 11.3 | Receiving Notification of Documentation Updates | 24 |
|    | 11.4 | Community Resources                             | 24 |
|    | 11.5 | Trademarks                                      | 24 |
|    | 11.6 | Electrostatic Discharge Caution                 | 24 |
|    | 11.7 | Glossary                                        | 24 |
| 12 | Mec  | hanical, Packaging, and Orderable               |    |
|    | Info | rmation                                         | 25 |
|    |      |                                                 |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision A (March 2019) to Revision B

| • | Changed maximum values in <i>Output voltage options</i> bullet: changed fixed version from 5 V to 5.5 V and changed adjustable version from 17.64 V to 17.66 V | 1  |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Changed Description section: deleted fixed version sentence from second paragraph, changed 360 mV to 340 mV, and added last paragraph                          | 1  |
| • | Added fixed version to Pin Configuration and Functions section                                                                                                 | 3  |
| • | Added accuracy for fixed output options                                                                                                                        | 5  |
| • | Added Fixed Version image to Functional Block Diagrams section                                                                                                 | 13 |
| • | Added Active to Active Overshoot Pulldown Circuitry section title                                                                                              | 15 |
| • | Added Fixed Version Layout Example figure                                                                                                                      | 23 |

| CI | Finanges from Original (December 2016) to Revision A       |   |   |  |  |  |  |
|----|------------------------------------------------------------|---|---|--|--|--|--|
| •  | Changed status from Advance Information to Production Data | 1 | 1 |  |  |  |  |



# 5 Pin Configuration and Functions





#### **Pin Functions**

|             | PIN                 |                |        |                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|-------------|---------------------|----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME        | DRV<br>(Adjustable) | DRV<br>(Fixed) | I/O    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| EN          | 4                   | 4              | Input  | Enable pin. Drive EN greater than V <sub>EN(HI)</sub> to enable the regulator. Drive EN less than V <sub>EN(LOW)</sub> to put the regulator into low-current shutdown. Do not float this pin. If not used, connect EN to IN.                                                                                                                                                                                                            |  |  |
| FB          | 2                   |                | Input  | Feedback pin. Input to the control-loop error amplifier. This pin is used to set the output voltage of the device with the use of external resistors. For adjustable-voltage version devices only.                                                                                                                                                                                                                                      |  |  |
| GND         | 5                   | 5              | —      | Ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| IN          | 6                   | 6              | Input  | Input pin. For best transient response and to minimize input impedance, use the recommended value or larger capacitor from IN to ground as listed in the <i>Recommended Operating Conditions</i> table. Place the input capacitor as close to the IN and GND pins of the device as possible.                                                                                                                                            |  |  |
| NC          | _                   | 2              | _      | No internal connection. For fixed-voltage version devices only. This pin can be floated but the device will have better thermal performance with this pin tied to GND.                                                                                                                                                                                                                                                                  |  |  |
| OUT         | 1                   | 1              | Output | Output pin. A capacitor is required from OUT to ground for stability. For best transient response, use the nominal recommended value or larger capacitor from OUT to ground. Follow the recommended capacitor value as listed in the <i>Recommended Operating Conditions</i> table. Place the output capacitor as close to the OUT and GND pins of the device as possible.                                                              |  |  |
| PG          | 3                   | 3              | Output | Power-good pin; open-collector output. Pullup externally to the OUT pin or another voltage rail. The PG pin goes high when $V_{OUT} > V_{IT(PG,RISING)}$ in the <i>Electrical Characteristics</i> table. The PG pin is driven low when $V_{OUT} < V_{IT(PG,FALLING)}$ in the <i>Electrical Characteristics</i> table. If not used this pin can be floated but the device will have better thermal performance with ths pin tied to GND. |  |  |
| Thermal pad | Pad                 | Pad            | _      | Exposed pad of the package. Connect this pad to ground or leave floating.<br>Connect the thermal pad to a large-area ground plane for best thermal<br>performance.                                                                                                                                                                                                                                                                      |  |  |

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                        |                                 | MIN              | MAX                   | UNIT |
|------------------------|---------------------------------|------------------|-----------------------|------|
|                        | V <sub>IN</sub>                 | -0.3             | 20                    |      |
|                        | V <sub>OUT</sub> <sup>(3)</sup> | -0.3             | V <sub>IN</sub> + 0.3 |      |
| Voltage <sup>(2)</sup> | V <sub>FB</sub>                 | -0.3             | 5.5                   | V    |
|                        | V <sub>EN</sub>                 | -0.3             | 20                    |      |
|                        | V <sub>PG</sub>                 | -0.3             | 20                    |      |
| Current                | Maximum output                  | Internally limit | ed                    | А    |
| Temperatura            | Operating junction, $T_J$       | -50              | 150                   | °C   |
| Temperature            | Storage, T <sub>stg</sub>       | -65              | 150                   |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages with respect to GND.

(3)  $V_{IN} + 0.3$  V or 20 V (whichever is smaller).

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
|                    |                         | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | v    |

(1) JEDEC document JEP155 states that 2-kV HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 500-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

|                                 |                                     | MIN  | NOM | MAX                  | UNIT |
|---------------------------------|-------------------------------------|------|-----|----------------------|------|
| V <sub>IN</sub>                 | Input voltage                       | 2.4  |     | 18                   | V    |
| V <sub>OUT</sub>                | Output voltage (adjustable version) | 1.24 |     | 18 - V <sub>DO</sub> | V    |
| V <sub>OUT</sub>                | Output voltage (fixed version)      | 1.25 |     | 5.5                  | V    |
| I <sub>OUT</sub>                | Output current                      | 0    |     | 300                  | mA   |
| V <sub>EN</sub>                 | Enable voltage                      | 0    |     | 18                   | V    |
| $V_{PG}^{(1)}$                  | Power-good voltage                  | 0    |     | 18                   | V    |
| C <sub>IN</sub> <sup>(2)</sup>  | Input capacitor                     |      | 1   |                      | μF   |
| C <sub>OUT</sub> <sup>(2)</sup> | Output capacitor                    | 1    | 2.2 | 100                  | μF   |
| TJ                              | Operating junction temperature      | -40  |     | 125                  | °C   |

(1) Select pullup resistor to limit PG pin sink current when PG output is driven low. See Power Good section for details.

(2) All capacitor values are assumed to derate to 50% of the nominal capacitor value.

## 6.4 Thermal Information

|                       |                                              | TPS7A25    |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRV (WSON) | UNIT |
|                       |                                              | 6 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 73.3       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 90.6       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 38.3       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 3.7        | °C/W |
| ΨJB                   | Junction-to-board characterization parameter | 38.4       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 14.3       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

specified at  $T_J = -40^{\circ}$ C to + 125°C,  $V_{IN} = V_{OUT(nom)} + 0.5$  V or  $V_{IN} = 2.4$  V (whichever is greater), FB tied to OUT,  $I_{OUT} = 1$  mA,  $V_{EN} = 2$  V, and  $C_{IN} = 1$   $\mu$ F,  $C_{OUT} = 2.2$   $\mu$ F ceramic (unless otherwise noted); typical values are at  $T_J = 25^{\circ}$ C

| F                             | PARAMETER                           | TEST CONDITIONS                                                                              | MIN   | TYP  | MAX   | UNIT              |
|-------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------|-------|------|-------|-------------------|
| VUVLO(RISING)                 | UVLO threshold rising               | V <sub>IN</sub> rising                                                                       | 1.95  | 2.15 | 2.35  | V                 |
| V <sub>UVLO(HYS)</sub>        | UVLO hysteresis                     |                                                                                              |       | 70   |       | mV                |
| VUVLO(FALLING)                | UVLO threshold falling              | V <sub>IN</sub> falling                                                                      | 1.85  | 2.09 | 2.25  | V                 |
| V <sub>FB</sub>               | Feedback voltage                    | Adjustable version only                                                                      |       | 1.24 |       | V                 |
| V <sub>OUT</sub>              | Output voltage accuracy             | Adjustable version, V <sub>OUT</sub> = V <sub>FB</sub>                                       | 1.228 | 1.24 | 1.252 | V                 |
| V <sub>OUT</sub>              | Output voltage accuracy             | Fixed output versions                                                                        | -1    |      | 1     | %                 |
| $\Delta V_{OUT(\Delta VIN)}$  | Line regulation <sup>(1)</sup>      | $(V_{OUT(nom)} + 0.5 \text{ V or } 2.4 \text{ V}) \le V_{IN} \le 18 \text{ V}$               | -0.1  |      | 0.1   | %                 |
| $\Delta V_{OUT(\Delta IOUT)}$ | Load regulation                     | 1 mA ≤ I <sub>OUT</sub> ≤ 300 mA                                                             | -0.5  |      | 0.5   | %                 |
|                               |                                     | I <sub>OUT</sub> = 50 mA                                                                     |       | 64   | 105   |                   |
| V <sub>DO</sub>               | Dropout voltage <sup>(2)</sup>      | I <sub>OUT</sub> = 150 mA                                                                    |       | 120  | 180   | mV                |
|                               |                                     | I <sub>OUT</sub> = 300 mA                                                                    |       | 210  | 340   |                   |
| I <sub>CL</sub>               | Output current limit                | $V_{OUT} = 0.9 \times V_{OUT(nom)}$                                                          | 325   | 510  | 720   | mA                |
|                               | One of the summer of                | $I_{OUT} = 0 \text{ mA}, T_J = 25^{\circ}\text{C}$                                           |       | 2    | 4.5   |                   |
| IGND                          | Ground pin current                  | I <sub>OUT</sub> = 1 mA                                                                      |       | 15   |       | μA                |
| ISHUTDOWN                     | Shutdown current                    | $V_{EN} \le 0.4 \text{ V}, V_{IN} = 2.4 \text{ V}, I_{out} = 0 \text{ mA}$                   |       | 325  | 600   | nA                |
| I <sub>FB</sub>               | FB pin current                      |                                                                                              |       | 10   |       | nA                |
| I <sub>EN</sub>               | EN pin current                      | V <sub>EN</sub> = 18 V                                                                       |       | 10   |       | nA                |
| V <sub>EN(HI)</sub>           | Enable pin high-level input voltage | Device enabled                                                                               | 0.9   |      |       | V                 |
| V <sub>EN(LOW)</sub>          | Enable pin low-level input voltage  | Device disabled                                                                              |       |      | 0.4   | V                 |
| VIT(PG,RISING)                | PG pin threshold rising             | $R_{PULLUP} = 10 \text{ k}\Omega, V_{OUT} \text{ rising}, V_{IN} \ge V_{UVLO(RISING)}$       |       | 93   | 96.5  | %V <sub>OUT</sub> |
| V <sub>HYS(PG)</sub>          | PG pin hysteresis                   | $R_{PULLUP} = 10 \text{ k}\Omega, V_{OUT} \text{ falling},$<br>$V_{IN} \ge V_{UVLO(RISING)}$ |       | 3    |       | %V <sub>OUT</sub> |
| V <sub>IT(PG,FALLING)</sub>   | PG pin threshold falling            | $R_{PULLUP} = 10 \text{ k}\Omega, V_{OUT} \text{ falling}, V_{IN} \ge V_{UVLO(RISING)}$      | 84    | 90   |       | %V <sub>OUT</sub> |
| V <sub>OL(PG)</sub>           | PG pin low level output voltage     | $V_{OUT} < V_{IT(PG,FALLING)}, I_{PG-SINK} = 500 \ \mu A$                                    |       |      | 0.4   | V                 |
| I <sub>LKG(PG)</sub>          | PG pin leakage current              | $V_{OUT} > V_{IT(PG,RISING)}, V_{PG} = 18 V$                                                 |       | 5    | 300   | nA                |
|                               |                                     | f = 10 Hz                                                                                    |       | 75   |       |                   |
| PSRR                          | Power-supply rejection<br>ratio     | f = 100 Hz                                                                                   |       | 62   |       | dB                |
|                               |                                     | f = 1 kHz                                                                                    |       | 52   |       |                   |
| V <sub>n</sub>                | Output noise voltage                | BW = 10 Hz to 100 kHz, $V_{OUT}$ = 1.2 V                                                     |       | 300  |       | $\mu V_{RMS}$     |
| T <sub>SD(shutdown)</sub>     | Thermal shutdown temperature        | Shutdown, temperature increasing                                                             |       | 165  |       | °C                |
| T <sub>SD(reset)</sub>        | Thermal shutdown reset temperature  | Reset, temperature decreasing                                                                |       | 145  |       | °C                |

(1)

 $V_{out(nom)}$  + 0.5 V or 2.4 V (whichever is greater).  $V_{DO}$  is measured with  $V_{IN}$  = 0.97 ×  $V_{OUT(nom)}$  for fixed output voltage versions.  $V_{DO}$  is not measured for fixed output voltage versions when  $V_{OUT} \le 2.5$  V. For the adjustable output device,  $V_{DO}$  is measured with  $V_{FB}$  = 0.97 ×  $V_{FB(nom)}$ . (2)



TPS7A25 SBVS372B – DECEMBER 2018 – REVISED AUGUST 2019

www.ti.com

## 6.6 Typical Characteristics





## **Typical Characteristics (continued)**





TPS7A25 SBVS372B – DECEMBER 2018 – REVISED AUGUST 2019

www.ti.com

## **Typical Characteristics (continued)**





#### **Typical Characteristics (continued)**



## **Typical Characteristics (continued)**





#### **Typical Characteristics (continued)**



TEXAS INSTRUMENTS

## 7 Detailed Description

#### 7.1 Overview

The TPS7A25 is an 18-V, low quiescent current, low-dropout (LDO) linear regulator. The low  $I_Q$  performance makes the TPS7A25 an excellent choice for battery-powered or line-power applications that are expected to meet increasingly stringent standby-power standards.

The 1% accuracy over temperature and power-good indication make this device an excellent choice for meeting a wide range of microcontroller power requirements. Additionally, the TPS7A25 has an internal soft-start to minimize inrush current into the output capacitance.

For increased reliability, the TPS7A25 also incorporates overcurrent, overshoot pulldown, and thermal shutdown protection. The operating junction temperature is -40°C to +125°C, and adds margin for applications concerned with higher working ambient temperatures.

The TPS7A25 is available in a thermally enhanced WSON package.

#### 7.2 Functional Block Diagrams



Figure 34. Adjustable Version



### **Functional Block Diagrams (continued)**



Figure 35. Fixed Version

### 7.3 Feature Description

#### 7.3.1 Output Enable

The enable pin for the device is an active-high pin. The output voltage is enabled when the voltage of the enable pin is greater than the high-level input voltage of the EN pin and disabled with the enable pin voltage is less than the low-level input voltage of the EN pin. If independent control of the output voltage is not needed, connect the enable pin to the input of the device.

#### 7.3.2 Dropout Voltage

Dropout voltage ( $V_{DO}$ ) is defined as the input voltage minus the output voltage ( $V_{IN} - V_{OUT}$ ) at the rated output current ( $I_{RATED}$ ), where the pass transistor is fully on.  $I_{RATED}$  is the maximum  $I_{OUT}$  listed in the *Recommended Operating Conditions* table. The pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well.



#### Feature Description (continued)

For a CMOS regulator, the dropout voltage is determined by the drain-source on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. Use Equation 1 to calculate the  $R_{DS(ON)}$  of the device.

$$R_{DS(ON)} = \frac{V_{DO}}{I_{RATED}}$$

(1)

#### 7.3.3 Current Limit

The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a brickwall scheme. In a high-load current fault, the brickwall scheme limits the output current to the current limit ( $I_{CL}$ ).  $I_{CL}$  is listed in the *Electrical Characteristics* table.

The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brickwall current limit, the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application report.

Figure 36 shows a diagram of the current limit.



#### 7.3.4 Undervoltage Lockout (UVLO)

The device has an independent undervoltage lockout (UVLO) circuit that monitors the input voltage, allowing a controlled and consistent turn on and off of the output voltage. To prevent the device from turning off if the input drops during turn on, the UVLO has hysteresis as specified in the *Electrical Characteristics* table.

#### 7.3.5 Thermal Shutdown

The device contains a thermal shutdown protection circuit to disable the device when the junction temperature  $(T_J)$  of the pass transistor rises to  $T_{SD(shutdown)}$  (typical). Thermal shutdown hysteresis assures that the device resets (turns on) when the temperature falls to  $T_{SD(reset)}$  (typical).

The thermal time-constant of the semiconductor die is fairly short, thus the device may cycle on and off when thermal shutdown is reached until power dissipation is reduced. Power dissipation during startup can be high from large  $V_{IN} - V_{OUT}$  voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before startup completes.



#### **Feature Description (continued)**

When the thermal limit is triggered with the load current near the value of the current limit, the output may oscillate prior to the output switching off.

For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed its operational specifications. Although the internal protection circuitry of the device is designed to protect against thermal overall conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability.

#### 7.3.6 Power Good

The power-good (PG) pin is an open-drain output and can be connected to a regulated supply through an external pullup resistor. The maximum pullup voltage is listed as  $V_{PG}$  in the *Recommended Operating Conditions* table. For the PG pin to have a valid output, the voltage on the IN pin must be greater than  $V_{UVLO(RISING)}$ , as listed in the *Electrical Characteristics* table. When the  $V_{OUT}$  exceeds  $V_{IT(PG,RISING)}$ , the PG output is high impedance and the PG pin voltage pulls up to the connected regulated supply. When the regulated output falls below  $V_{IT(PG,FALLING)}$ , the open-drain output turns on and pulls the PG output low after a short deglitch time. If output voltage monitoring is not needed, the PG pin can be left floating or connected to ground.

The recommended maximum PG pin sink current ( $I_{PG-SINK}$ ) and the leakage current into the PG pin ( $I_{LKG(PG)}$ ) are listed in the *Electrical Characteristics* table.

The PG pullup voltage ( $V_{PG_{PULLUP}}$ ), the desired minimum power-good output voltage ( $V_{PG(MIN)}$ ), and  $I_{LKG(PG)}$  limit the maximum PG pin pullup resistor value ( $R_{PG_{PULLUP}}$ ).  $V_{PG_{PULLUP}}$ , the PG pin low-level output voltage ( $V_{OL(PG)}$ ), and  $I_{PG-SINK}$  limit the minimum  $R_{PG_{PULLUP}}$ . Maximum and minimum values for  $R_{PG_{PULLUP}}$  can be calculated from the following equations:

| $R_{PG_PULLUP(MAX)} = (V_{PG_PULLUP} - V_{PG(MIN)}) / I_{LKG(PG)_MAX}$ | (2) |
|------------------------------------------------------------------------|-----|
| $R_{PG\_PULLUP(MIN)} = (V_{PG\_PULLUP} - V_{OL(PG)}) / I_{PG\_SINK}$   | (3) |

For example, if the PG pin is connected to a pullup resistor with a 3.3-V external supply, from Equation 2,  $R_{PG PULLUP(MAX)}$  is 11 M $\Omega$ . From Equation 3,  $R_{PG PULLUP(MIN)}$  is 5.8 k $\Omega$ .

#### 7.3.7 Active Overshoot Pulldown Circuitry

This device has pulldown circuitry connected to  $V_{OUT}$ . This circuitry is a 100-µA current sink, in series with a 5.5- $k\Omega$  resistor, controlled by  $V_{EN}$ . When  $V_{EN}$  is below  $V_{EN(LOW)}$ , the pulldown circuitry is disabled and the LDO output is in high-impedance mode.

If the output voltage is more than 60 mV above nominal voltage when  $V_{EN} \ge V_{EN(LOW)}$ , the pulldown circuitry turns on and the output is pulled down until the output voltage is within 60 mV from the nominal voltage. This feature helps reduce overshoot during the transient response.

#### 7.4 Device Functional Modes

#### 7.4.1 Device Functional Mode Comparison

The *Device Functional Mode Comparison* table shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values.

| OPERATING MODE                                          | PARAMETER                                                   |                        |                                          |                                      |  |  |  |  |  |  |  |
|---------------------------------------------------------|-------------------------------------------------------------|------------------------|------------------------------------------|--------------------------------------|--|--|--|--|--|--|--|
|                                                         | V <sub>IN</sub>                                             | V <sub>EN</sub>        | Ι <sub>ουτ</sub>                         | TJ                                   |  |  |  |  |  |  |  |
| Normal operation                                        | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | $V_{EN} > V_{EN(HI)}$  | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | $T_J < T_{SD(shutdown)}$             |  |  |  |  |  |  |  |
| Dropout operation                                       | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$              | $V_{EN} > V_{EN(HI)}$  | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | $T_J < T_{SD(shutdown)}$             |  |  |  |  |  |  |  |
| Disabled<br>(any true condition<br>disables the device) | V <sub>IN</sub> < V <sub>UVLO</sub>                         | $V_{EN} < V_{EN(LOW)}$ | Not applicable                           | $T_{\rm J}$ > $T_{\rm SD(shutdown)}$ |  |  |  |  |  |  |  |

#### **Table 1. Device Functional Mode Comparison**

#### 7.4.2 Normal Operation

The device regulates to the nominal output voltage when the following conditions are met:

- The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>)
- The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>)
- The device junction temperature is less than the thermal shutdown temperature (T<sub>J</sub> < T<sub>SD</sub>)
- The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold

#### 7.4.3 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output-voltage deviations.

When the device is in a steady dropout state (defined as when the device is in dropout,  $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , directly after being in a normal regulation state, but *not* during startup), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO}$ ), the output voltage can overshoot for a short period of time while the device pulls the pass transistor back into the linear region.

#### 7.4.4 Disabled

The output of the device can be shutdown by forcing the voltage of the enable pin to less than the maximum EN pin low-level input voltage (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off and internal circuits are shutdown.



(4)

(5)

#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 Adjustable Device Feedback Resistors

The adjustable-version device requires external feedback divider resistors to set the output voltage.  $V_{OUT}$  is set using the feedback divider resistors,  $R_1$  and  $R_2$ , according to the following equation:

$$V_{OUT} = V_{FB} \times (1 + R_1 / R_2)$$

To ignore the FB pin current error term in the V<sub>OUT</sub> equation, set the feedback divider current to 100x the FB pin current listed in the *Electrical Characteristics* table. This setting provides the maximum feedback divider series resistance, as shown in the following equation:

$$R_1 + R_2 \le V_{OUT} / (I_{FB} \times 100)$$

8.1.2 Recommended Capacitor Types

The device is designed to be stable using low equivalent series resistance (ESR) capacitors at the input and output. Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but must be used with good judgment. Ceramic capacitors that employ X7R-, X5R-, and COG-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged because of large variations in capacitance.

Regardless of the ceramic capacitor type selected, the effective capacitance varies with operating voltage and temperature. As a rule of thumb, expect the effective capacitance to decrease by as much as 50%. The input and output capacitors recommended in the *Recommended Operating Conditions* table account for an effective capacitance of approximately 50% of the nominal value.

#### 8.1.3 Input and Output Capacitor Requirements

Although an input capacitor is not required for stability, good analog design practice is to connect a capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. An input capacitor is recommended if the source impedance is more than 0.5  $\Omega$ . A higher value capacitor may be necessary if large, fast transient load or line transients are anticipated or if the device is located several inches from the input power source.

Dynamic performance of the device is improved with the use of an output capacitor. Use an output capacitor within the range specified in the *Recommended Operating Conditions* table for stability.

The effective output capacitance is recommended to not exceed 50  $\mu\text{F}.$ 

#### 8.1.4 Reverse Current

Excessive reverse current can damage this device. Reverse current flows through the intrinsic body diode of the pass transistor instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device.

Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of  $V_{OUT} \le V_{IN} + 0.3 \text{ V}$ .

- If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current
- The output is biased when the input supply is not established
- The output is biased above the input supply

#### **Application Information (continued)**

If reverse current flow is expected in the application, external protection is recommended to protect the device. Reverse current is not limited in the device, so external limiting is required if extended reverse voltage operation is anticipated.

Figure 37 shows one approach for protecting the device.



Figure 37. Example Circuit for Reverse Current Protection Using a Schottky Diode

Figure 38 shows another, more commonly used, approach in high input voltage applications.



Figure 38. Reverse Current Prevention Using A Diode Before the LDO

#### 8.1.5 Feed-Forward Capacitor (C<sub>FF</sub>)

For the adjustable-voltage version device, a feed-forward capacitor ( $C_{FF}$ ) can be connected from the OUT pin to the FB pin.  $C_{FF}$  improves transient, noise, and PSRR performance, but is not required for regulator stability. Recommended  $C_{FF}$  values are listed in the *Recommended Operating Conditions* table. A higher capacitance  $C_{FF}$  can be used; however, the startup time increases. For a detailed description of  $C_{FF}$  tradeoffs, see the *Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator* application report.

#### 8.1.6 Power Dissipation (P<sub>D</sub>)

Circuit reliability requires consideration of the device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must have few or no other heat-generating devices that cause added thermal stress.

To first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. Equation 6 calculates power dissipation ( $P_D$ ).

$$\mathsf{P}_{\mathsf{D}} = (\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}}) \times \mathsf{I}_{\mathsf{OUT}}$$

(6)

#### NOTE

Power dissipation can be minimized, and therefore greater efficiency can be achieved, by correct selection of the system voltage rails. For the lowest power dissipation use the minimum input voltage required for correct output regulation.

For devices with a thermal pad, the primary heat conduction path for the device package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area must contain an array of plated vias that conduct heat to additional copper planes for increased heat dissipation.



#### **Application Information (continued)**

The maximum power dissipation determines the maximum allowable ambient temperature ( $T_A$ ) for the device. According to Equation 7, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) of the combined PCB and device package and the temperature of the ambient air ( $T_A$ ).

$$T_1 = T_0 + (R_{AIA} \times P_D)$$

(7)

(8)

Thermal resistance ( $R_{\theta JA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The junction-to-ambient thermal resistance listed in the *Thermal Information* table is determined by the JEDEC standard PCB and copper-spreading area, and is used as a relative measure of package thermal performance.

#### 8.1.7 Estimating Junction Temperature

The JEDEC standard now recommends the use of psi ( $\Psi$ ) thermal metrics to estimate the junction temperatures of the linear regulator when in-circuit on a typical PCB board application. These metrics are not thermal resistance parameters and instead offer a practical and relative way to estimate junction temperature. These psi metrics are determined to be significantly independent of the copper area available for heat-spreading. The *Thermal Information* table lists the primary thermal metrics, which are the junction-to-top characterization parameter ( $\psi_{JT}$ ) and junction-to-board characterization parameter ( $\psi_{JB}$ ). These parameters provide two methods for calculating the junction temperature ( $T_{J}$ ). As described in , use the junction-to-top characterization parameter ( $\psi_{JT}$ ) with the temperature at the center-top of device package ( $T_{T}$ ) to calculate the junction temperature. As described in , use the junction-to-board characterization parameter ( $\psi_{JB}$ ) with the PCB surface temperature 1 mm from the device package ( $T_{R}$ ) to calculate the junction temperature.

$$\mathsf{T}_\mathsf{J} = \mathsf{T}_\mathsf{T} + \psi_\mathsf{J}\mathsf{T} \times \mathsf{P}_\mathsf{D}$$

where:

- P<sub>D</sub> is the dissipated power
- $T_T$  is the temperature at the center-top of the device package

 $\mathsf{T}_\mathsf{J} = \mathsf{T}_\mathsf{B} + \psi_\mathsf{JB} \times \mathsf{P}_\mathsf{D}$ 

where

T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge
 (9)

For detailed information on the thermal metrics and how to use them, see the *Semiconductor and IC Package Thermal Metrics* application report.

20

## **Application Information (continued)**

#### 8.1.8 Special Consideration for Line Transients

2 1.8 1.6 1.4

Slew Rate (V/µsec) 90 80 81 81

During a line transient, the response of this LDO to a very large or fast input voltage change can cause a brief shutdown lasting up to a few hundred microseconds from the voltage transition. This shutdown can be avoided by reducing the voltage step size, increasing the transition time, or a combination of both. Figure 39 provides a boundary to follow to avoid this behavior. If necessary, reduce slew rate and the voltage step size to stay below the curve.



Figure 39. Recommended Input Voltage Step and Slew Rate in a Line transient

#### 8.2 Typical Application



Figure 40. Generating a 5-V Rail From a Multicell Power Bank

#### 8.2.1 Design Requirements

Table 2 summarizes the design requirements for Figure 40.

#### **Table 2. Design Parameters**

| PARAMETER                   | DESIGN VALUES |
|-----------------------------|---------------|
| V <sub>IN</sub>             | 8.4 V         |
| V <sub>OUT</sub>            | 5 V ±1%       |
| I <sub>(IN)</sub> (no load) | < 5 µA        |
| I <sub>OUT</sub> (max)      | 220 mA        |
| T <sub>A</sub>              | 70°C (max)    |



#### 8.2.2 Detailed Design Procedure

Select a 5-V output, fixed or adjustable device to generate the 5-V rail. The fixed-version LDO has internal feedback divider resistors and thus has lower effective quiescent current. The adjustable-version LDO requires external feedback divider resistors, and resistor selection is described in the *Selecting Feedback Divider Resistors* section.

#### 8.2.2.1 Transient Response

As with any regulator, increasing the output capacitor value reduces over- and undershoot magnitude, but increases transient response duration.

#### 8.2.2.2 Selecting Feedback Divider Resistors

For this design example,  $V_{OUT}$  is set to 5 V. The following equations set the feedback divider resistors for the desired output voltage:

$$V_{OUT} = V_{FB} \times (1 + R_1 / R_2)$$
(10)  

$$R_1 + R_2 \le V_{OUT} / (I_{FB} \times 100)$$
(11)

For improved output accuracy, use Equation 11 and  $I_{FB(TYP)} = 10$  nA as listed in the *Electrical Characteristics* table to calculate the upper limit for series feedback resistance,  $R_1 + R_2 \le 5 M\Omega$ .

The control-loop error amplifier drives the FB pin to the same voltage as the internal reference ( $V_{FB} = 1.24$  V as listed in the *Electrical Characteristics* table). Use Equation 10 to determine the ratio of  $R_1 / R_2 = 3.03$ . Use this ratio and solve Equation 11 for  $R_2$ . Now calculate the upper limit for  $R_2 \leq 1.24$  M $\Omega$ . Select a standard resistor value for  $R_2 = 1.18$  M $\Omega$ .

Reference Equation 10 and solve for  $R_1$ :

$$R_{1} = (V_{OUT} / V_{FB} - 1) \times R_{2}$$
(12)

From Equation 12,  $R_1 = 3.64 \text{ M}\Omega$  can be determined. Select a standard resistor value for  $R_1 = 3.6 \text{ M}\Omega$ . From Equation 10,  $V_{OUT} = 5.023 \text{ V}$ .

#### 8.2.2.3 Thermal Dissipation

Junction temperature can be determined using the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) and the total power dissipation ( $P_D$ ). Use Equation 13 to calculate the power dissipation. Multiply  $P_D$  by  $R_{\theta JA}$  and add the ambient temperature ( $T_A$ ), as Equation 14 shows, to calculate the junction temperature ( $T_J$ ).

| $P_{D} = (I_{GND} + I_{OUT}) \times (V_{IN} - V_{OUT}) $ (1) | 3) |
|--------------------------------------------------------------|----|
|--------------------------------------------------------------|----|

 $T_{\rm J} = R_{\rm \theta JA} \times P_{\rm D} + T_{\rm A} \tag{14}$ 

Equation 15 calculates the maximum ambient temperature. Equation 16 calculates the maximum ambient temperature for this application.

| $T_{A(MAX)} = T_{J(MAX)} - (R_{\thetaJA} \times P_{D})$                                                                    | (15) |
|----------------------------------------------------------------------------------------------------------------------------|------|
| $T_{A(MAX)} = 125^{\circ}C - [73.3^{\circ}C/W \times (8.4 \text{ V} - 5 \text{ V}) \times 0.22 \text{ A}] = 70.2^{\circ}C$ | (16) |

#### 8.2.3 Application Curve





Figure 41. TPS7A25 Load Transient (1 mA to 220 mA)



## 9 Power Supply Recommendations

The device is designed to operate from an input supply voltage range of 2.4 V to 18 V. To ensure that the output voltage is well regulated and dynamic performance is optimum, the input supply must be at least  $V_{OUT(nom)}$  + 0.5 V. Connect a low output impedance power supply directly to the input pin of the TPS7A25.

## 10 Layout

#### 10.1 Layout Guidelines

- Place input and output capacitors as close to the device pins as possible
- Use copper planes for device connections to optimize thermal performance
- · Place thermal vias around the device and under the DRV thermal pad to distribute heat

#### **10.2 Layout Examples**







Represents via used for application-specific connections

#### Figure 43. Fixed Version Layout Example

#### Texas Instruments

## 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Device Nomenclature

| Table 3 | . Device | Nomenclature <sup>(1)</sup> |
|---------|----------|-----------------------------|
|---------|----------|-----------------------------|

| PRODUCT                  | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| TPS7A25 <b>xx(x)yyyz</b> | <ul> <li>xx(x) is the nominal output voltage. For output voltages with a resolution of 100 mV, two digits are used in the ordering number; for output voltages with a resolution of 50 mV, three digits are used (for example, 28 = 2.8 V; 125 = 1.25 V). 01 indicates adjustable output version.</li> <li>yyy is the package designator.</li> <li>z is the package quantity. R is for large quantity reel, T is for small quantity reel.</li> </ul> |  |  |  |  |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

#### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For related documentation see the following:

Texas Instruments, *TPS7A26 500-mA*, 18-V, *Ultra-Low I*<sub>Q</sub>, *Low Dropout Linear Voltage Regulator With Power-Good* data sheet

#### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.7 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com

# **PACKAGE OUTLINE**

#### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

www.ti.com

# **EXAMPLE BOARD LAYOUT**

#### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
   Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.

www.ti.com



www.ti.com

# **EXAMPLE STENCIL DESIGN**

#### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

www.ti.com



23-Oct-2019

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TPS7A2501DRVR    | ACTIVE | WSON         | DRV     | 6    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 7A25           | Samples |
| TPS7A2501DRVT    | ACTIVE | WSON         | DRV     | 6    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 7A25           | Samples |
| TPS7A25125DRVR   | ACTIVE | WSON         | DRV     | 6    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 1XCP           | Samples |
| TPS7A2518DRVR    | ACTIVE | WSON         | DRV     | 6    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 1XBP           | Samples |
| TPS7A2525DRVR    | ACTIVE | WSON         | DRV     | 6    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 1XAP           | Samples |
| TPS7A2533DRVR    | ACTIVE | WSON         | DRV     | 6    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 1WSP           | Samples |
| TPS7A2550DRVR    | ACTIVE | WSON         | DRV     | 6    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 1WQP           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

23-Oct-2019

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS7A2501DRVR               | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A2501DRVT               | WSON            | DRV                | 6 | 250  | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A25125DRVR              | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A2518DRVR               | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A2525DRVR               | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A2533DRVR               | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A2550DRVR               | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Oct-2019



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS7A2501DRVR  | WSON         | DRV             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS7A2501DRVT  | WSON         | DRV             | 6    | 250  | 205.0       | 200.0      | 33.0        |
| TPS7A25125DRVR | WSON         | DRV             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS7A2518DRVR  | WSON         | DRV             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS7A2525DRVR  | WSON         | DRV             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS7A2533DRVR  | WSON         | DRV             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS7A2550DRVR  | WSON         | DRV             | 6    | 3000 | 205.0       | 200.0      | 33.0        |

# **DRV 6**

# **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **PACKAGE OUTLINE**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature

number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated