

<span id="page-0-0"></span>**[www.ti.com](http://www.ti.com)** SLVSAV0A –APRIL 2011–REVISED JUNE 2011

**2.95V To 6V Input, 2W, Isolated DC/DC Converter with Integrated FETs**

**Check for Samples: [TPS55010](http://focus.ti.com/docs/prod/folders/print/tps55010 .html#samples)**

- 
- 
- **100 kHz to 2000 kHz Switching Frequency**
- 
- 
- 
- 
- 
- 
- 

- **Noise Immunity in PLCs, Data Acquisition and Measurement Equipment**
- 
- 
- output voltages. **Floating Supplies for IGBT Gate Drivers**
- 



## **<sup>1</sup>FEATURES DESCRIPTION**

**<sup>23</sup>**• **Isolated Fly-Buck**™ **Topology** The TPS55010 is a transformer driver designed to **Primary Side Feedback Provide isolated power for isolated interfaces**, such as **Feedback** RS-485 and RS-232, from 3.3V or 5V input supply.

The device uses fixed frequency current mode control • **Synchronizes to External Clock** and half bridge power stage with primary side Adjustable Slow Start<br> **Adjustable Input Voltage UVLO**<br> **Adjustable Input Voltage UVLO**<br> **Adjustable Input Voltage UVLO**<br> **Adjustable Input Voltage UVLO** • **Adjustable Input Voltage UVLO** levels up to 2W. The switching frequency is adjustable from 100 kHz to 2000 kHz so solution size, **Cycle-by-Cycle Current Limit** efficiency and noise can be optimized. The switching<br> **Thermal Shutdown Protection**<br> **Thermal Shutdown Protection Fremal Shutdown Protection**<br>3 mm x 3 mm 16 Pin QFN Package<br>3 mm x 3 mm 16 Pin QFN Package<br>intush currents a small capacitor can be connected  $in$  rush currents, a small capacitor can be connected to the SS pin. The EN pin can be used as an enable<br> **APPLICATIONS** pin or to increase the default input UVLO voltage<br> **Property in PLCs Data Acquisition and** from 2.6V.

**Measurement Equipment**<br>**Isolated RS-232 and RS-485 Communication**<br>**Isolated RS-232 and RS-485 Communication**<br> **Example 2** consider a solution for different input and output • **Isolated RS-232 and RS-485 Communication** provide a solution for different input and output voltage combinations by adjusting the primary side • **Powers Line Drivers, ISO Amplifiers, Sensors,** voltage. Off the shelf transformers are available to **CAN Transceivers CAN CAN Transceivers provide single positive, or dual positive and negative** 

• **Promotes Safety in Medical Equipment** The TPS55010 is available in a 3 mm x 3 mm 16 pin QFN package with thermal pad.



# **Figure 1. SIMPLIFIED SCHEMATIC Figure 2. Efficiency vs Load Current**

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas ÆÑ Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Fly-Buck is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

SLVSAV0A –APRIL 2011–REVISED JUNE 2011 **[www.ti.com](http://www.ti.com)**





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **PIN CONFIGURATION**



### **Table 1. PIN FUNCTIONS**





## **[TPS55010](http://focus.ti.com/docs/prod/folders/print/tps55010 .html) [www.ti.com](http://www.ti.com)** SLVSAV0A –APRIL 2011–REVISED JUNE 2011



## **ORDERING INFORMATION(1)**



(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at [ww.w.ti.com.](http://www.ti.com)

SLVSAV0A –APRIL 2011–REVISED JUNE 2011 **[www.ti.com](http://www.ti.com)**



## **ABSOLUTE MAXIMUM RATINGS (1)**

over operating free-air temperature range (unless otherwise noted)



(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under ELECTRICAL SPECIFICATIONS is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The human body model is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each pin. The machine model is a 200-pF capacitor discharged directly into each pin.

#### **THERMAL INFORMATION**



(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).



## **ELECTRICAL CHARACTERISTICS**

 $T_J = -40^{\circ}$ C TO 150 $^{\circ}$ C, VIN = 2.95V TO 6V (unless otherwise noted)



SLVSAV0A –APRIL 2011–REVISED JUNE 2011 **[www.ti.com](http://www.ti.com)**



## **ELECTRICAL CHARACTERISTICS (continued)**

 $T_J = -40^{\circ}$ C TO 150 $^{\circ}$ C, VIN = 2.95V TO 6V (unless otherwise noted)



## **TYPICAL CHARACTERISTICS**















**[www.ti.com](http://www.ti.com)** SLVSAV0A –APRIL 2011–REVISED JUNE 2011

**[TPS55010](http://focus.ti.com/docs/prod/folders/print/tps55010 .html)**

**TYPICAL CHARACTERISTICS (continued)**



**Figure 11. SS CHARGE CURRENT vs TEMPERATURE Figure 12. INPUT START and STOP VOLTAGE vs**

**Figure 12. INPUT START and STOP VOLTAGE vs**<br>TEMPERATURE

**[TPS55010](http://focus.ti.com/docs/prod/folders/print/tps55010 .html)** SLVSAV0A –APRIL 2011–REVISED JUNE 2011 **[www.ti.com](http://www.ti.com)**



**Figure 17. FAULT ON-RESISTANCE vs TEMPERATURE Figure 18. SS to VSENSE OFFSET vs TEMPERATURE**

**EXAS NSTRUMENTS** 



#### **Detailed Description**

The TPS55010 is a half bridge transformer driver designed to implement a high efficiency, low power isolated supply. The primary side feedback implemented using two resistors and a primary side capacitor provides excellent regulation over line and load compared to an open loop push pull converter.

The half bridge power stage consists of two integrated n-channel MOSFETs with 45 mΩ on resistance. The drive voltage for the integrated high side MOSFET is supplied by a capacitor between the BOOT and PH pins. The switching frequency is adjusted using a resistor to ground on the RT/CLK pin. The device has an internal phase lock loop (PLL) on the RT/CLK pin that is used to synchronize the high side power switch turn on to a falling edge of an external system clock. The wide switching frequency of 100 kHz to 2000 kHz (300kHz to 2000kHz in CLK mode) allows for efficiency, size optimization or noise avoidance when selecting the switching frequency. The TPS55010 has a typical default start up voltage of 2.6 V. The EN pin has an internal pull-up current source that can be used to adjust the input voltage under voltage lockout (UVLO) with two external resistors. In addition, the pull up current provides a default condition when the EN pin is floating for the device to operate. The total operating current for the TPS55010 is typically 360 µA when not switching and under no load. When the device is disabled, the supply current is less than  $5 \mu A$ . The slow start (SS) pin is used to minimize inrush currents during start up.

### **Fixed Frequency PWM Control**

The TPS55010 uses an adjustable fixed frequency, peak current mode control. The primary voltage is compared through external resistors on the VSENSE pin to an internal voltage reference by an error amplifier which drives the COMP pin. An internal oscillator initiates the turn on of the high side power switch. The error amplifier output is compared to the high side power switch current. When the power switch current reaches the COMP voltage level the high side power switch is turned off and the low side power switch is turned on. The COMP pin voltage increases and decreases as the output current increases and decreases. The device implements a current limit by clamping the COMP pin voltage to a maximum level. The TPS55010 adds a compensating ramp to the switch current signal. This slope compensation prevents sub-harmonic oscillations as duty cycle increases.

#### **Half Bridge and Bootstrap Voltage**

The TPS55010 has an integrated boot regulator and requires a small ceramic capacitor between the BOOT and PH pin to provide the gate drive voltage for the high side MOSFET. The value of the ceramic capacitor should be 0.1 µF. A ceramic capacitor with an X7R or X5R grade dielectric and a voltage rating of 10 V or higher is recommended because of the stable characteristics over temperature and voltage.

#### **Error Amplifier**

The TPS55010 uses a transconductance error amplifier. The amplifier compares the VSENSE voltage to the lower of the SS pin voltage or the internal 0.829 V voltage reference. The transconductance of the error amplifier is 245 µA/V. The frequency compensation components are placed between the COMP pin and ground.

#### **Voltage Reference**

The voltage reference system produces a precise ±3.0% voltage reference over temperature by scaling the output of a temperature-stable band gap circuit. The band gap and scaling circuits produce 0.829 V at the non-inverting input of the error amplifier.

#### **Adjusting the Output Voltage**

<span id="page-8-0"></span>The primary side voltage is set with a resistor divider from the primary side capacitor to the VSENSE pin. It is recommended to use 1% tolerance or better divider resistors. Start with a 10 kΩ for the R<sub>LS</sub> resistor and use [Equation](#page-8-0) 1 to calculate  $R_{HS}$ . The output voltage is a function of the primary voltage, transformer turns ratio and forward voltage of the diode.

$$
R_{HS} = R_{LS} \times \left(\frac{V_{PRI} - 0.829V}{0.829V}\right)
$$

(1)



**[TPS55010](http://focus.ti.com/docs/prod/folders/print/tps55010 .html)** SLVSAV0A –APRIL 2011–REVISED JUNE 2011 **[www.ti.com](http://www.ti.com)**

$$
V_{OUT} = V_{PRI} \times \frac{N_{SEC}}{N_{PRI}} - V_{fd}
$$
\n
$$
V_{INT} = V_{FRI} \times \frac{N_{SEC}}{N_{PRI}} - V_{fd}
$$
\n
$$
V_{INT} = V_{H1} \times \frac{N_{PI}}{N_{PI}} - V_{fd}
$$
\n
$$
V_{I2} = V_{FI} \times \frac{N_{PI}}{N_{PI}} - V_{fd}
$$
\n
$$
V_{SENSE} = V_{FIS} \times \frac{N_{PI}}{N_{PI}}
$$
\n
$$
V_{PI} = V_{GIS} \times \frac{N_{PI}}{N_{PI}}
$$

**Figure 19. Setting the Output Voltage**

## **Enable and Adjusting Undervoltage Lockout**

The TPS55010 is disabled when the VIN pin voltage falls below 2.6 V. If an application requires a higher undervoltage lockout (UVLO), use the EN pin as shown in [Figure](#page-9-0) 20 to adjust the input voltage UVLO by using two external resistors. The EN pin has an internal pull-up current source of 1.2 µA that provides the default condition of the TPS55010 operating when the EN pin floats. Once the EN pin voltage exceeds 1.25 V, an additional 3.4 µA of hysteresis is added. When the EN pin is pulled below 1.18 V, the hysteresis current is removed.



**Figure 20. Adjustable Under Voltage Lock Out**

<span id="page-9-1"></span><span id="page-9-0"></span>
$$
R_{UVLO1} = \frac{V_{\text{STAT}} \left( \frac{V_{\text{ENfalling}}}{V_{\text{ENrising}}} \right) - V_{\text{STOP}}}{11 \times \left( 1 - \frac{V_{\text{ENfalling}}}{V_{\text{ENrising}}} \right) + I_{\text{HYS}}}
$$

(3)



<span id="page-10-2"></span>

$$
R_{UVLO2} = \frac{R_{UVLO1} \times V_{ENfalling}}{V_{STOP} - V_{ENfalling} + R_{UVLO1} \times (11 + I_{HYS})}
$$

### **Adjusting Slow Start Time**

A capacitor on the SS pin to ground implements a slow start time to minimize inrush current during startup. The TPS55010 regulates to the lower of the SS pin and the internal reference voltage. The TPS55010 has an internal pull-up current source of 2.2 µA which charges the external slow start capacitor. [Equation](#page-10-0) 5 calculates the required slow start capacitor value where  $T_{SS}$  is the desired slow start time in ms, Iss is the internal slow start charging current of 2.2  $\mu$ A, and  $V_{REF}$  is the internal voltage reference of 0.829 V.

If during normal operation, the VIN goes below the UVLO, EN pin pulled below 1.18 V, or a thermal shutdown event occurs, the TPS55010 stops switching. When the VIN goes above UVLO, EN is released or pulled high, or a thermal shutdown is exited, then SS is discharged to below 40 mV before reinitiating a powering up sequence. The VSENSE voltage will follow the SS pin voltage with a 35 mV offset up to 85% of the internal voltage reference. When the SS voltage is greater than 85% on the internal reference voltage the offset increases as the effective system reference transitions from the SS voltage to the internal voltage reference. If no slow start time is needed, the SS pin can be left open. The slow start capacitor should be less than 0.47 µF.

$$
C_{SS}(nF) = \frac{T_{SS}(ms) \times I_{SS}(uA)}{V_{REF}(V)}
$$

(5)

(4)

### <span id="page-10-0"></span>**Constant Switching Frequency and Timing Resistor (RT/CLK Pin)**

The switching frequency of the TPS55010 is adjustable over a wide range from 100 kHz to 2000 kHz by placing a maximum of 1070 kΩ and minimum of 42.2 kΩ, respectively, on the RT/CLK pin. An internal amplifier holds this pin at a fixed voltage when using an external resistor to ground to set the switching frequency. The RT/CLK is typically 0.5 V. To determine the timing resistance for a given switching frequency, use [Equation](#page-10-1) 6.

<span id="page-10-1"></span>To reduce the solution size one would typically set the switching frequency as high as possible, but tradeoffs of the efficiency, maximum input voltage and minimum controllable on time should be considered. The minimum controllable on time is typically 130 ns.

$$
R_{T}(k\Omega) = \frac{156000}{f_{sw}(kHz)^{1.0793}}
$$

(6)

#### **How to Interface to RT/CLK Pin**

The RT/CLK pin can be used to synchronize the regulator to an external system clock. To implement the synchronization feature connect a square wave to the RT/CLK pin through one of the circuit networks shown in [Figure](#page-11-0) 21. The square wave amplitude must transition lower than 0.4V and higher than 2.2V on the RT/CLK pin and have a high time greater than 75 ns. The synchronization frequency range is 300 kHz to 2000 kHz. The rising edge of the PH is synchronized to the falling edge of RT/CLK pin signal.

The external synchronization circuit should be designed in such a way that the device has the default frequency set resistor connected from the RT/CLK pin to ground should the synchronization signal turn off. It is recommended to use a frequency set resistor connected as shown in [Figure](#page-11-0) 21 through another resistor (e.g 50 Ω) to ground for clock signal that are not Hi-Z or tri-state during the off state. The RT resistor value should set the switching frequency close to the external CLK frequency. It is recommended to ac couple the synchronization signal through a 10 pF ceramic capacitor to RT/CLK pin. The first time the CLK is pulled above the CLK threshold the device switches from the RT resistor frequency to PLL mode. The internal 0.5 V voltage source is removed and the CLK pin becomes high impedance as the PLL starts to lock onto the external signal. Since there is a PLL on the regulator the switching frequency can be higher or lower than the frequency set with the external resistor. The device transitions from the resistor mode to the PLL mode and then will increase or decrease the switching frequency until the PLL locks onto the external CLK frequency within 50 microseconds. When the device transitions from the PLL to resistor mode the switching frequency will slow down from the CLK frequency to 150 kHz, then reapply the 0.5V voltage and the resistor will then set the switching frequency.

**NSTRUMENTS** 

**FXAS** 



**Figure 21. Synchronizing to a System Clock**

**Clock** Source RT

#### <span id="page-11-0"></span>**Overcurrent Protection**

**Clock** Source

The TPS55010 implements a cycle by cycle current limit. During each switching cycle the high side switch current is compared to the voltage on the COMP pin. When the instantaneous switch current intersects the COMP voltage, the high side switch is turned off. During overcurrent conditions that pull the output voltage low, the error amplifier responds by driving the COMP pin high, increasing the switch current. The error amplifier output is clamped internally. This clamp functions as a switch current limit.

#### **Reverse Overcurrent Protection**

The TPS55010 implements low side current protection by detecting the voltage across the low side MOSFET. When the converter sinks current through its low side FET, the control circuit turns off the low side MOSFET if the reverse current is more than 4.5 A

#### **FAULT Pin**

The Fault pin output is an open drain MOSFET. The output is pulled low when the VSENSE voltage is below 91% or rising above 108% of the nominal internal reference voltage. It is recommended to use a pull-up resistor between the values of 1kΩ and 100kΩ to a voltage source that is 6 V or less. The Fault pin is in a valid state once the VIN input voltage is greater than 1.6 V. The FAULT pin is pulled low, if the input UVLO or thermal shutdown is asserted, or the EN pin is pulled low.

#### **Thermal Shutdown**

The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 171°C. The thermal shutdown forces the device to stop switching when the junction temperature exceeds the thermal trip threshold. Once the die temperature decreases below 159°C, the device reinitiates the power up sequence by discharging the SS pin to below 40 mV. The thermal shutdown hysteresis is 12°C.

## **OPERATION OF THE Fly-Buck**™ **CONVERTER**

[Figure](#page-12-0) 22 shows a simplified schematic and the two primary operational states of the Fly-Buck converter. The power supply is a variation of a Flyback converter and consists of a half bridge power stage  $S_{HS}$  and  $S_{LS}$ , transformer, primary side capacitor, diode and output capacitor. The output voltage is regulated indirectly by using the primary side capacitor voltage,  $V_{PR1}$ , as feedback. The Fly-Buck is a portmanteau of flyback and buck since the transformer is connected as a flyback converter and the input to output voltage relationship is similar to a buck derived converter, assuming the converter is operating in steady state and the transformer has negligible leakage inductance.

The C<sub>PRI</sub> and L<sub>PRI</sub> are charged by the input voltage source VIN during the time the high side switch S<sub>HS</sub> is on. During this time, diode D1 is reversed biased and the load current is supplied by output capacitor  $\mathsf{C}_\mathsf{O}$ .



During the off time of  $S_{HS}$ ,  $S_{LS}$  conducts and the voltage on  $C_{PRI}$  continues to increase during a portion of the  $S_{LS}$ conduction time. The voltage increase is due to the energy transfer from  $L_{PRI}$  to  $C_{PRI}$ . For the remaining portion of the  $S_{LS}$  conduction time, the C<sub>PRI</sub> voltage decreases because of current in L<sub>PRI</sub> reverses; see the IL<sub>PRI</sub> and V<sub>PRI</sub> waveforms in [Figure](#page-13-0) 23. By neglecting the diode voltage drop, conduction dead time and leakage inductance, the input to output voltage conversion ratio can be derived as shown in [Equation](#page-12-1) 7 from the flux balance in  $L_{PR1}$ . It can be seen in [Equation](#page-12-1) 7 that the input to output relationship is the same as a buck-derived converter with transformer isolation. The dc voltage  $V_{PR1}$  on the primary side capacitor in [Equation](#page-12-2) 8 has the same linear relationship to the input voltage as a buck converter.



#### **Figure 22.**

<span id="page-12-0"></span>The small signal model for the Fly-Buck is derived by changing the transformer to the inductor equivalent and reflecting the output filter to the primary side for the circuit shown in [Figure](#page-12-0) 22. Assuming negligible leakage inductance and equivalent series resistance for the capacitors, the  $V_{PRI}$  transfer function is similar to the current mode control buck power stage transfer function with the exception that the  $C<sub>O</sub>$  and load are in parallel with the C<sub>PRI</sub> only for the 1-D time. Averaging the secondary side components, an approximate transfer function is shown in [Equation](#page-13-2) 9 and pole location in Equation 10.  $R<sub>O</sub>$  is the secondary side load resistance and the  $R<sub>LM</sub>$  is the dc resistance of the primary.  $R_i$  is the inverse of the Comp to PH gm.

<span id="page-12-1"></span>
$$
\frac{V_O}{V_{IN}} = \frac{N_{SEC}}{N_{PRI}} \times D
$$
\n
$$
\frac{V_{PRI}}{V_{PRI}} = D
$$
\n(7)

(8)

IN

<span id="page-12-2"></span>V

Texas<br>Instruments

<span id="page-13-1"></span>**[TPS55010](http://focus.ti.com/docs/prod/folders/print/tps55010 .html)** SLVSAV0A –APRIL 2011–REVISED JUNE 2011 **[www.ti.com](http://www.ti.com)**

<span id="page-13-2"></span>
$$
\frac{\hat{v}_{PRl}}{\hat{v}_{C}} \approx \frac{R_{LM} + \left(\frac{R_{O}}{(1-D)} \times \left(\frac{N_{PRl}}{N_{SEC}}\right)^{2}\right)}{R_{l} \times \left(1 + \frac{s}{2 \times \pi \times f_{POLE}}\right)}
$$
\n
$$
f_{POLE} = \frac{1}{2 \times \pi \times \left(\frac{R_{O}}{(1-D)} \times \left(\frac{N_{PRl}}{N_{SEC}}\right)^{2}\right) \times \left((1-D) \times C_{O} \times \left(\frac{N_{SEC}}{N_{PRl}}\right)^{2} + C_{PRl}\right)}
$$
\n
$$
S_{HS}
$$
\n
$$
S_{LS}
$$
\n
$$
I_{Lpri\_negpk}
$$
\n
$$
I_{Lpir\_negpk}
$$
\n
$$
I_{Lpir\_negpk}
$$
\n
$$
I_{DTR} = \frac{1}{2}
$$
\n
$$
I_{Lpir\_negpk}
$$
\n
$$
I_{DTR} = \frac{1}{2}
$$
\n
$$
I_{Lpir\_negpk}
$$
\n
$$
I_{DTR} = \frac{1}{2}
$$
\n
$$
I_{Lpir\_negpk}
$$
\n
$$
I_{Lpir\_q, TBF}
$$
\n
$$
I_{Lpir\_q, TBF
$$

<span id="page-13-0"></span>**Figure 23. Simplified Voltage and Current Waveforms**



#### **Overview**

The following design example illustrates how to determine the components for a single output isolated power supply. TI offers an EVM (TPS55010EVM-009) with user guide [\(SLVU459](http://www.ti.com/lit/pdf/SLVU459)) and excel calculator tool ([SLVC363](http://www.ti.com/lit/pdf/SLVC363)) to expedite the design process. The support material is available on the TPS55010 product folder at [www.ti.com](http://focus.ti.com/docs/prod/folders/print/tps55010.html).





#### **DESIGN GUIDE** – **STEP-BY-STEP DESIGN PROCEDURE**



#### **PRIMARY SIDE VOLTAGE**

The output voltage is a function of the primary voltage, transformer turns ratio and the diode voltage. The primary voltage is a function of the duty cycle and input voltage, and is similar to a step down (buck) regulator as shown in [Equation](#page-14-0) 11. The primary side voltage must be lower than the minimum operating input voltage by 500 mV to avoid maximum duty cycle problems and allow sufficient time for energy transfer during the low side power switch on time. Typically, a primary side voltage that is 50% of the input voltage is ideal, but 20% to 80% is acceptable. Using the design constraints, the primary side voltage could be from 3.6 V to 1.1 V. A 2.2 V primary side voltage is selected, and the duty cycle is approximately 45%.

<span id="page-14-0"></span>
$$
D = \frac{V_{PRI}}{V_{IN}}
$$

(11)

**[TPS55010](http://focus.ti.com/docs/prod/folders/print/tps55010 .html)** SLVSAV0A –APRIL 2011–REVISED JUNE 2011 **[www.ti.com](http://www.ti.com)**

### **TURNS RATIO**

<span id="page-15-1"></span>The transformer turns ratio is calculated using the desired output voltage, diode voltage and the primary voltage. Assuming a diode voltage of 0.5 V, V<sub>OUT</sub> of 5 V, V<sub>PRI</sub> of 2.2 V yields a N<sub>PRI</sub>:N<sub>SEC</sub> turns ratio of 1:2.5.

$$
\frac{N_{SEC}}{N_{PRI}} = \frac{V_{OUT} + V_{FD}}{V_{PRI}}
$$

### **VOLTAGE FEEDBACK**

Selecting 61.9 kΩ for the R<sub>LS</sub>, R<sub>HS</sub> is calculated to be 102.4 kΩ using [Equation](#page-15-0) 13. Choose 100 kΩ as the nearest standard value.

<span id="page-15-0"></span>It may be necessary to adjust the feedback resistors to optimize the output voltage over the full load range. Usually checking and setting the output voltage to the nominal voltage at 50% load, yields the best results.

$$
R_{HS} = R_{LS} \times \left( \frac{V_{PRI} - 0.829V}{0.829V} \right)
$$

(13)

### **SELECTING THE SWITCHING FREQUENCY and PRIMARY INDUCTANCE**

The selection of switching frequency is usually a trade-off between efficiency and component size. However, when isolation is a requirement, switching frequency is not the key variable in determining solution size. Low switching frequency operation improves efficiency by reducing gate drive losses and MOSFET and diode switching losses. However, a lower switching frequency operation requires a larger primary inductance which will have more windings and higher dc resistance.

The optimal primary inductance should be selected between two inductance values,  $L_{OMAX}$  and  $L_{OMIN}$ . The primary inductance should be less than  $L_{OMAX}$  to maintain good efficiency and greater than Lomin to avoid the peak switch current from exceeding the high side power switch current limit. Once the primary inductance is selected, check against the low side current limit using the [Equation](#page-16-0) 17 and the high side current limit. For this design example, the switching frequency is selected to be 350 kHz. Using [Equation](#page-10-1) 6, the resistor value is 280 kΩ. L<sub>OMAX</sub> and Lomin are calculated to be 3.52 µH and 1.17 µH respectively assuming a current limit of 2 A. Selecting a primary inductance of the 2.5 µH, the positive and negative peak current are calculated as 1.204 A and -1.99 A in the primary which do not exceed the current limits of the power switch. The rms currents can be calculated and used to determine the power dissipation in the device.

<span id="page-15-2"></span>The magnetizing ripple current is caculated as 1.41 A using [Equation](#page-16-1) 18. The highside FET and lowside FET rms currents are calculated as 0.43 A and 0.61 A, respectively using [Equation](#page-16-2) 19 and [Equation](#page-16-3) 20. The sum of these currents, i.e. 1.04 A is the primary side rms current for the magnetics.

$$
L_{OMAX} = \frac{V_{IN} \times D \times (1 - D)}{2 \times \frac{N_{SEC}}{N_{PRI}}} \times I_{OUT} \times f_{SW}
$$
  
\n
$$
L_{OMIN} = \frac{V_{IN} \times D \times (1 - D)}{2 \times f_{SW} \times (I_{HSCL} - I_{OUT} \times \frac{N_{SEC}}{N_{PRI}})}
$$
  
\n(14)

$$
I{Lpri\_pospk} \approx I_{OUT} \frac{N_{SEC}}{N_{PRI}} + \frac{V_{IN} \times D \times (1 - D)}{2 \times f_{SW} \times L_{OPRI}}
$$
\n(16)



(12)



<span id="page-16-0"></span>

**[TPS55010](http://focus.ti.com/docs/prod/folders/print/tps55010 .html) [www.ti.com](http://www.ti.com)** SLVSAV0A –APRIL 2011–REVISED JUNE 2011

$$
I{Lpri\_negpk} \approx -I_{OUT} \frac{N_{SEC}}{N_{PRI}} \times \left(\frac{1+D}{1-D}\right) - \frac{V_{IN} \times D \times (1-D)}{2 \times f_{SW} \times L_{OPRI}} \tag{17}
$$

<span id="page-16-1"></span>Im\_ripple = 
$$
\frac{V_{IN} \times D \times (1 - D)}{f_{SW} \times L_{OPRI}}
$$
 (18)

<span id="page-16-2"></span>
$$
Ins\_{rms} \approx \left(D \times \left( I_{OUT} \frac{N_{SEC}}{N_{PRI}} \right)^2 + \frac{D}{12} \times Im\_ripple^2 \right)^{\frac{1}{2}}
$$
\n(19)

<span id="page-16-3"></span>
$$
\text{lls\_rms} \approx \left(\frac{3 \times D-1}{3 \times (1-D)} \times \left(I_{\text{OUT}} \times \frac{N_{\text{SEC}}}{N_{\text{PRI}}}\right)^2 + \frac{\text{lm\_ripple} \times I_{\text{OUT}} \times N_{\text{SEC}}}{3 \times N_{\text{PRI}}} + \frac{1-D}{12} \times \text{lm\_ripple}^2\right)^{\frac{1}{2}}
$$
\n(20)

ILrms  $\approx$  IHS rms+ ILS rms

#### **PRIMARY SIDE CAPACITOR**

The  $\Delta V_{PRI}$  voltage should be less than 10% of  $V_{PRI}$ . The rated RMS current of C<sub>PRI</sub> should be greater than [Equation](#page-16-4) 22. It is desirable to have a larger primary capacitance to minimize ripple but this will slow the transient response. For this design example, assuming the  $\Delta V_{\sf PRI}$  is 0.22 V, the primary side capacitance is 4.74 μF and the rms current is 1.04 A. A 4.7 µF/10V X5R ceramic capacitor is used.

<span id="page-16-4"></span>
$$
I_{CPRI_{rms}} = I Lrms
$$
 (22)

$$
I_{CPRI\_ch} \approx I_{CPRI\_pospk} \times \sqrt{\frac{D + (1 - D) \times \frac{I L_{PRI\_pospk}}{I L_{PRI\_pospk} - I L_{PRI\_negpk}}}{3}}
$$
(23)

$$
t_{\text{CPRI}} \approx \frac{D}{f_{\text{SW}}} + \frac{(1 - D)}{f_{\text{SW}}} \times \frac{IL_{\text{PRI\_} \text{pospk}}}{IL_{\text{PRI\_} \text{pospk}} - IL_{\text{PRI\_} \text{negpk}}}
$$
(24)

$$
C_{PRI} = \frac{I_{CPRI\_ch} \times I_{CPRI}}{\Delta V_{PRI}}
$$
 (25)

(21)

SLVSAV0A –APRIL 2011–REVISED JUNE 2011 **[www.ti.com](http://www.ti.com)**

### **SECONDARY SIDE DIODE**

The diode should be selected to handle the voltage stress and rms current calculated in [Equation](#page-17-0) 26 and [Equation](#page-17-1) 27. Typically, a low duty cycle or high turns ratio design will have a larger voltage stress on the diode. At the maximum input voltage of 5.5V, the Vdiode\_max voltage is calculated at 13.3 V. The rms current is calculated as 0.31 A. The diode peak current is 0.71 A using [Equation](#page-17-2) 28 and the power dissipated in the diode is 0.1 W. The B120 diode is used which is rated for 20 V and 1 A.

<span id="page-17-0"></span>
$$
V \text{diode\_max} = (V_{\text{IN}} - V_{\text{PRI}}) \times \frac{N_{\text{SEC}}}{N_{\text{PRI}}} + V_{\text{OUT}}
$$
\n
$$
\tag{26}
$$

<span id="page-17-1"></span>
$$
Idiode\_rms = 2 \times I_{OUT} \times \left(\frac{1}{3 \times (1 - D)}\right)^{\frac{1}{2}}
$$
\n(27)

<span id="page-17-2"></span>
$$
Idiode\_\text{peak} = 2 \times \frac{I_{OUT}}{1 - D}
$$
 (28)

$$
P diode = V_{fd} \times I_{OUT} \tag{29}
$$

#### **SECONDARY SIDE CAPACITOR**

The  $\Delta V_{\rm CO}$  voltage should be 0.25% to 1% of  $V_{\rm CO}$  voltage. The converter transfers energy each switching period to the secondary, since the converter has primary side feedback, at light or no load conditions the output voltage may rise above the desired output. If the application will experience a no load condition, attention to the capacitor voltage ratings should be considered. Adding a ballast load, zener diode or linear regulator can help prevent the overvoltage at light or no load.

The output capacitance is calculated to be 10.1 µF using [Equation](#page-17-3) 30 and the rms current is 0.24 A.

<span id="page-17-3"></span>Two 10 µF/10V X5R ceramic capactors are used. The effective capacitance is lower than the 20 µF, because of dc voltage bias.

$$
C_{\text{O}} = \frac{I_{\text{OUT}} \times D}{f_{\text{SW}} \times \Delta V_{\text{CO}}}
$$
 (30)

$$
IC_{\text{O}} - rms = \sqrt{1 \text{diode} - rms^2 - I_{\text{OUT}}^2}
$$
 (31)

### **INPUT CAPACITOR**

The  $\Delta V_{\text{CIN}}$  voltage should be 0.25% to 1% of V<sub>IN</sub>. The TPS55010 requires a high quality ceramic, type X5R or X7R, input decoupling capacitor of at least 2.2 µF of effective capacitance or larger coupled to VIN and GND pins and in some applications additional bulk capacitance. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the TPS55010.

The input ripple current can be calculated using [Equation](#page-18-0) 33. The value of a ceramic capacitor varies significantly overtemperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable overtemperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases. In applications with significant unload transients, the bulk input capacitance must be sized to include energy transfer from the primary side capacitor to the input capacitor.



<span id="page-18-1"></span>The input capacitance is calculated 12.6 µF using [Equation](#page-18-1) 32 and the rms current is 0.46 A. A 47 µF/10V X5R ceramic capacitor is used on the input. A 0.1 µF ceramic capacitor is placed as close to the VIN and GND pins as possible for a good bias supply.

$$
C_{IN} = \frac{I_{OUT} \frac{N_{SEC}}{N_{PRI}} \times D}{f_{SW} \times \Delta V_{CIN}}
$$
\n(32)

$$
ICin\_rms = ILpri\_pospk \times \sqrt{\frac{D}{3}}
$$

(33)

#### <span id="page-18-0"></span>**Y** – **Capacitor**

The Y-capacitor should be used between the primary and secondary to attenuate common mode (CM) noise in noise sensitive applications. When connecting the primary and secondary grounds with a large loop area, the primary side switching noise can be injected via the interwinding capacitance of the isolation transformer, creating common mode noise in the secondary. A Y-capacitor can be used to provide a local return path for these currents with a small capacitor connected between the secondary ground and the primary ground. The voltage rating of the Y-capacitor should be equivalent to the transformer insulation voltage. If the converter is used for safety isolation there is an upper limit on the amount of capacitance. The inter-winding capacitances of the transformer and maximum leakage current (e.g. UL60950 Class I equipment leakage current <3.5 mA) allowed by the safety standard will set the maximum value. It is not recommended to use the Y-capacitor in applications which experience large voltage transients such as a floating gate drive supply in a power inverter.

#### **SLOW START CAPACITOR**

To minimize overshoot during power up or recovery from an overload condition a slow start capacitor is used. A 35-ms slow start is desired and using [Equation](#page-10-0) 5 a 0.1 µF capacitor is calculated.

#### **BOOTSTRAP CAPACITOR SELECTION**

A 0.1 µF ceramic capacitor must be connected between the BOOT to PH pin for proper operation. It is recommended to use a ceramic capacitor with X5R or better grade dielectric. The capacitor should have 10 V or higher voltage rating.

#### **UVLO Resistors**

Using the start and stop voltages of 4.5 V and 4 V, respectively, the uvlo resistors 71.5 kΩ and 26.7 kΩ are calculated using [Equation](#page-9-1) 3 and [Equation](#page-10-2) 4.

#### **COMPENSATION**

There are several methods used to compensate DC/DC regulators. The method presented here ignores the effects of the slope compensation that is internal to the device. Since the slope compensation is ignored, the actual cross over frequency should be lower than the cross over frequency used in the calculations. This method assumes the cross over frequency is between the modulator pole and 20 times greater the modulator pole. When choosing a crossover frequency with the single compensation capacitor method (i.e. type 1), use the lower end of the recommended range when developing a supply if the primary capacitor ripple voltage is <1%. Type 2 or 3 compensation should be considered if a low primary ripple design is preferred. To get started, the modulator pole frequency,  $f_{PO|E}$ , determined from [Equation](#page-13-2) 10 should be used to select the crossover frequency,  $f_{CO}$ . In this example, 5 kHz is selected as the crossover frequency. The next step is to determine the compensation gain, A<sub>COMP</sub>, at the crossover frequency to compensate the loop. [Equation](#page-19-0) 35 uses the dc gain of the power stage, modulator pole, and crossover frequency to estimate the gain.  $R_i$  is the current sense gain which is the inverse of the Comp to IPH transconductance, which is 7.5 A/V. 10.1 dB is calculated for  $A_{COMP}$ . The compensation pole frequency f<sub>COMP</sub> <sub>POLE</sub> can be calculated using [Equation](#page-19-1) 36. A<sub>OL</sub> in Equation 36 is the open loop gain of the error amplifier and is 500 V/V.  $f_{\text{COMP-POLE}}$  is calculated as 8.27 Hz. Using [Equation](#page-19-2) 37, C<sub>COMP</sub> is calculated to be 0.01 μF.



SLVSAV0A –APRIL 2011–REVISED JUNE 2011 **[www.ti.com](http://www.ti.com)**

$$
\frac{w_{\text{POLE}}}{2 \times \pi} < f_{\text{CO}} < 20 \times \frac{w_{\text{POLE}}}{2 \times \pi} \tag{34}
$$

<span id="page-19-0"></span>
$$
A_{\text{COMP}} = 20 \times \log \left( \frac{R_{\text{LM}} + \frac{R_{\text{O}}}{(1 - \text{D})}}{R_{\text{i}}} \right) - 20 \times \log \left( \frac{2 \times \pi \times f_{\text{CO}}}{2 \times \pi \times f_{\text{POLE}}} \right)
$$
\n(35)

<span id="page-19-1"></span>
$$
f_{\text{COMP\_POLE}} = \frac{V_{\text{PRI}}}{10^{\frac{A\text{comp}}{20}} \times A_{\text{OL}} \times V_{\text{REF}}} \times f_{\text{CO}}
$$
\n(36)

<span id="page-19-2"></span>
$$
C_{\text{COMP}} = \frac{1}{2 \times \pi \times \frac{A_{\text{OL}}}{\text{gmea}} \times f_{\text{COMP\_POLE}}} - \frac{\text{gmea}}{2 \times \pi \times \text{BW}}
$$
(37)

## **VENDORS**

At the time of the product release, there are two catalog transformers available for the TPS55010. The transformers are available at Digikey or directly through Wurth Elektronics Midcom.

| <b>Part Number</b> | <b>Specifications</b>                                  | Vendor                                               |
|--------------------|--------------------------------------------------------|------------------------------------------------------|
| 750311880          | 2.5 µH, 1:2.5 Turns Ratio, Basic Insulation, 2500 Vrms | Wurth Elektronics Midcom<br>www.we-online.com/midcom |
| 750311780          | 2.0 µH, 1:8:8 Turns Ratio, Basic Insulation, 2000 Vrms |                                                      |

**Table 2.**



### **HOW TO SPECIFY A Fly-Buck TRANSFORMER**

If a catalog or standard off the shelf transformer is not available, use this section to determine the transformer specifications to supply a vendor. Selecting the magnetizing inductance is similar to the conventional flyback converter operating in continuous conduction mode. One distinction is the voltage across the transformer during the on time is different. The voltage is the difference in the input voltage and voltage across the primary capacitor. For a conventional flyback, only the input voltage is across the primary. Another distinction is the peak current in the primary is the negative current peak.







**Figure 25. Topology**

SLVSAV0A –APRIL 2011–REVISED JUNE 2011 **[www.ti.com](http://www.ti.com)**









**Figure 28. Output Voltage vs Input Voltage Figure 29. Power Up with Input Voltage**



**Figure 26. Efficiency vs Output Current Figure 27. Output Voltage vs Output Current**







**[www.ti.com](http://www.ti.com)** SLVSAV0A –APRIL 2011–REVISED JUNE 2011











**Figure 30. Power Up with Enable Pin Figure 31. Power Down with Input Voltage**



#### **Figure 32. Power Down with Enable Pin Figure 33. Inrush Current During Power Up**



**Figure 34. Output Ripple Voltage Figure 35. Synchronize to External Clock**





24 Copyright © 2011, Texas Instruments Incorporated



**[www.ti.com](http://www.ti.com)** SLVSAV0A –APRIL 2011–REVISED JUNE 2011



SLVSAV0A –APRIL 2011–REVISED JUNE 2011 **[www.ti.com](http://www.ti.com)**



## **POWER DISSIPATION**





### **DESIGN GUIDE** – **STEP-BY-STEP DESIGN PROCEDURE**



## **PRIMARY SIDE VOLTAGE FOR DUAL OUTPUT**

Similar to the single output design, the dual output voltages are a function of the primary voltage, transformer turns ratio and the diode voltages. Using the same design constraints as the single, the primary side voltage could be from 3.6 V to 1.1 V. A 1.93 V primary side voltage is selected, and the duty cycle is approximately 38.5%.

$$
D = \frac{V_{PRI}}{V_{IN}}
$$

(38)



#### **Turns Ratio**

The transformer turns ratio is calculated using the desired output voltages, diode voltages and the primary voltage. Assuming diode voltages of 0.5 V, V<sub>O</sub>pos of 15 V, V<sub>O</sub>neg of -15V and a V<sub>PRI</sub> of 1.93 V yields a N<sub>PRI</sub> x  $N<sub>SFC1</sub>$  x  $N<sub>SFC2</sub>$  turns ratio of 1.8:8. Since the TPS55010 is flexible on the adjusting the primary side, a couple iterations of selecting turns ratio may help find a solution that is good for multiple applications with the same transformer.

$$
\frac{N_{\text{SEC1}} + N_{\text{SEC2}}}{N_{\text{PRI}}} = \frac{V_{\text{OPOS}} - V_{\text{ONEG}} + 2 \times V_{\text{FD}}}{V_{\text{PRI}}}
$$
\n(39)

#### **VOLTAGE FEEDBACK**

<span id="page-26-0"></span>Selecting 10 kΩ for the R<sub>LS</sub>, R<sub>HS</sub> is calculated to be 13.28 kΩ using [Equation](#page-26-0) 40. Choose 13.7 kΩ as the nearest standard value.

$$
R_{HS} = R_{LS} \times \left(\frac{V_{PRI} - 0.829V}{0.829V}\right)
$$
 (40)

#### **SELECTING THE SWITCHING FREQUENCY and PRIMARY INDUCTANCE**

For this design example, the switching frequency is selected to be 400 kHz. Using [Equation](#page-10-1) 6, the timing resistor value is 243 kΩ. L<sub>O</sub>max and L<sub>O</sub>min are calculated to be 2.31 µH and 1.09 µH respectively assuming a current limit of 2 A. Selecting a primary inductance of the 2  $\mu$ H, the positive and negative peak current are calculated as 1.38 A and -2.19 A in the primary which do not exceed the current limits of the power switch. The rms currents can be calculated and used to determine the power dissipation in the device. The magnetizing ripple current is calculated as 1.48 A using [Equation](#page-27-0) 46.

The highside FET and lowside FET rms currents are calculated as 0.478 A and 0.681 A, respectively using [Equation](#page-27-1) 47 and [Equation](#page-27-2) 48. The sum of these currents, i.e. 1.16 A is the primary side rms current for the magnetics.

$$
I_{OPN} = \left(I_{OPOS} \frac{N_{SEC1}}{N_{PRI}} + I_{ONEG} \frac{N_{SEC2}}{N_{PRI}}\right)
$$
\n(41)

$$
L_{OMAX} = \frac{V_{IN} \times D \times (1 - D)}{2 \times I_{OPN} \times f_{SW}}
$$
\n(42)

$$
L_{OMIN} = \frac{V_{IN} \times D \times (1 - D)}{2 \times f_{SW} \times (I_{HSCL} - I_{OPN})}
$$
(43)

$$
I{Lpri\_pospk} \approx I_{OPN} + \frac{V_{IN} \times D \times (1 - D)}{2 \times f_{SW} \times L_{OPRI}}
$$
\n(44)

$$
ILpri\_negpk \approx -I_{OPN} \times \left(\frac{1+D}{1-D}\right) - \frac{V_{IN} \times D \times (1-D)}{2 \times f_{SW} \times L_{OPRI}}
$$
\n(45)

<span id="page-27-0"></span>SLVSAV0A –APRIL 2011–REVISED JUNE 2011 **[www.ti.com](http://www.ti.com)**

**[TPS55010](http://focus.ti.com/docs/prod/folders/print/tps55010 .html)**

Im\_ripple = 
$$
\frac{V_{IN} \times D \times (1 - D)}{f_{SW} \times L_{OPRI}}
$$
 (46)

<span id="page-27-1"></span>
$$
IHS\_rms \approx \left(D \times I_{OPN}^{2} + \frac{D}{12} \times Im\_ripple^{2}\right)^{\frac{1}{2}}
$$
\n(47)

$$
\text{ILS}_{\text{rms}} \approx \left(\frac{3 \times D - 1}{3 \times (1 - D)} \times I_{\text{OPN}}^2 + \frac{\text{Im\_right}}{3} \times I_{\text{OPN}} + \frac{1 - D}{12} \times \text{Im\_right}^2\right)^{\frac{1}{2}}
$$
\n
$$
\tag{48}
$$

#### <span id="page-27-2"></span>**PRIMARY SIDE CAPACITOR**

The ΔV<sub>PRI</sub> voltage should be less than 10% of V<sub>PRI</sub>. The rated RMS current of C<sub>PRI</sub> should be greater than [Equation](#page-27-3) 49. It is desirable to have a larger primary capacitance to minimize ripple but this will slow the transient response. For this design example, the charging current and time need to be calculated using [Equation](#page-27-4) 50 and [Equation](#page-27-5) 51. The I<sub>CPRI\_ch</sub> is 0.63 A and the t<sub>CPRI</sub> is 1.56 µs. Assuming the ΔV<sub>PRI</sub> is 0.193 V, the primary side capacitance is 5.09 µF using [Equation](#page-27-3) 49. The rms current is 1.16 A from Equation 49. A 10 µF/25 V X5R ceramic capacitor is used.

<span id="page-27-3"></span>
$$
ICPRI\_rms \approx ILS\_rms + IHS\_rms
$$
\n(49)

<span id="page-27-4"></span>
$$
I_{\text{CPRI\_ch}} \approx IL\text{pri\_pospk} \times \sqrt{\frac{D + (1 - D) \times \frac{I\text{Lpri\_pospk}}{I\text{Lpri\_nospk} - I\text{Lpri\_negpk}}}{3}}
$$
(50)

<span id="page-27-5"></span>
$$
t_{\text{CPRI}} \approx \frac{D}{f_{\text{SW}}} + \frac{(1 - D)}{f_{\text{SW}}} \times \frac{\text{ILpri\_pospk}}{\text{ILpri\_pospk} - \text{ILpri\_negpk}}
$$
(51)

$$
C_{PRI} = \frac{(\text{CPRI\_ch} \times t_{CPRI})}{\Delta V_{PRI}} \tag{52}
$$

#### **SECONDARY SIDE DIODE**

The diodes should be selected to handle the voltage stresses and rms currents calculated in [Equation](#page-27-6) 53 and [Equation](#page-28-0) 55. Typically, a low duty cycle or high turns ratio design will have a larger voltage stress on the diode

<span id="page-27-6"></span>At the maximum input voltage of 5.5 V, the V<sub>diode\_max</sub> voltage is calculated at 43.56 V. The rms current is calculated as 0.059 A. The diode peak current is 0.130 A using [Equation](#page-28-1) 54 and the power dissipated in the diode is 0.02 W. The B1100 diode will be used which is rated for 100 V and 1 A.

$$
V_{\text{diode\_max}} = (V_{\text{IN\_max}} - V_{\text{PRI}}) \times \frac{N_{\text{SEC1}}}{N_{\text{PRI}}} + V_{\text{OPOS}} = (V_{\text{IN\_max}} - V_{\text{PRI}}) \times \frac{N_{\text{SEC2}}}{N_{\text{PRI}}} + V_{\text{ONEG}} \tag{53}
$$

EXAS **NSTRUMENTS** 

1



<span id="page-28-1"></span>

$$
I_{\text{diode\_peak}} = 2 \times \frac{I_{\text{OPOS}}}{1 - D} = 2 \times \frac{I_{\text{ONEG}}}{1 - D}
$$
 (54)

<span id="page-28-0"></span>
$$
I_{\text{diode\_rms}} = 2 \times I_{\text{OPOS}} \times \left(\frac{1}{3 \times (1 - D)}\right)^{\frac{1}{2}} = 2 \times I_{\text{ONEG}} \times \left(\frac{1}{3 \times (1 - D)}\right)^{\frac{1}{2}}
$$
(55)

$$
P_{\text{diode}} = V_{FD} \times I_{OPOS} = V_{FD} \times I_{\text{ONEG}}
$$
\n
$$
(56)
$$

#### **SECONDARY SIDE CAPACITOR**

The  $\Delta V_{\text{COPOS}}$  and  $\Delta V_{\text{CONEG}}$  voltage should be 0.25% to 1% of the respective nominal voltage. The converter transfers energy each switching period to the secondary, since the converter has primary side feedback, at light or no load conditions the output voltage may rise above the desired output. If the application will experience a no load condition, attention to the capacitor voltage ratings should be considered. Adding a ballast load, zener diode or linear regulator can help prevent the overvoltage at light or no load.

<span id="page-28-2"></span>The output capacitance is calculated to be 0.51 µF assuming a  $\Delta V_{COPOS}$  of 75 mV using [Equation](#page-28-2) 57 and the rms current is 0.043 A from [Equation](#page-28-3) 58. 10 µF/25 V capacitors are used for  $V_{OPOS}$  and  $V_{ONEG}$  output.

$$
C_{\text{O}} = \frac{I_{\text{OPOS}} \times D}{f_{\text{SW}} \times \Delta V_{\text{COPOS}}} = \frac{I_{\text{ONEG}} \times D}{f_{\text{SW}} \times \Delta V_{\text{CONEG}}}
$$
(57)

$$
I_{CO\_rms} = \sqrt{I_{diode\_rms}^2 - I_{OPOS}^2}
$$
 (58)

#### <span id="page-28-3"></span>**INPUT CAPACITOR**

The  $\Delta V_{\text{CIN}}$  voltage should be 0.25% to 1% of V<sub>IN</sub>. The TPS55010 requires a high quality ceramic, type X5R or X7R, input decoupling capacitor of at least 2.2 µF of effective capacitance or larger coupled to VIN and GND pins and in some applications additional bulk capacitance. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The input ripple current can be calculated using [Equation](#page-28-4) 60, select a capacitor with a larger ripple current rating.

In applications with significant unload transients, the bulk input capacitance must be sized to include energy transfer from the primary side capacitor to the input capacitor. The input capacitance is calculated 12.4 µF using [Equation](#page-28-5) 59 and the rms current is 0.495 A. A 47 µF/10 V X5R ceramic capacitor is used on the input. A 0.1 µF ceramic capacitor is placed as close to the VIN and GND pins as possible for a good bias supply.

<span id="page-28-5"></span>
$$
C_{IN} = \frac{I_{OPN} \times D}{f_{SW} \times \Delta V_{CIN}}
$$
\n
$$
I_{CIN\_rms} = ILpri\_pospk \times \sqrt{\frac{D}{3}}
$$
\n(60)

#### <span id="page-28-4"></span>**COMPENSATION**

Similar to the single output design, there are several methods used to compensate DC/DC regulators. Since the slope compensation is ignored, the actual cross over frequency could be lower than the cross over frequency used in the calculations. This method assumes the cross over frequency is between the modulator pole and 20 times greater the modulator pole. When choosing a crossover frequency with the single capacitor compensation method (i.e. type 1), use the lower end of the recommended range when developing a supply if the primary

Copyright © 2011, Texas Instruments Incorporated 29



## **[TPS55010](http://focus.ti.com/docs/prod/folders/print/tps55010 .html)** SLVSAV0A –APRIL 2011–REVISED JUNE 2011 **[www.ti.com](http://www.ti.com)**

capacitor ripple voltage is <1%. Type 2 or 3 compensation should be considered if a low primary ripple design is preferred. To get started, the modulator pole frequency, f<sub>POLE</sub>, determined from [Equation](#page-29-0) 61 should be used to select the crossover frequency, f<sub>CO</sub>. In this example, 0.4 kHz is selected as the crossover frequency. The next step is to determine the compensation gain,  $A_{COMP}$ , at the crossover frequency to compensate the loop. [Equation](#page-29-1) 64 uses the dc gain of the power stage, modulator pole, and crossover frequency to estimate the gain.  $R_i$  is the current sense gain which is the inverse of the  $C_{\rm COMP}$  to  $I_{\rm PH}$  transconductance, which is 7.5 A/V. 11.58 dB is calculated for A<sub>COMP</sub>. The compensation pole frequency f<sub>COMP</sub> POLE can be calculated using [Equation](#page-29-2) 65.  $A_{OL}$  in [Equation](#page-29-2) 65 is the open loop gain of the error amplifier and is 500 V/V.  $f_{COMP\_POLE}$  is calculated as 0.49 Hz. Using [Equation](#page-29-3) 66,  $C_{\text{COMP}}$  is calculated to be 0.159  $\mu$ F. A 0.1  $\mu$ F capacitor will be used for  $C_{\text{COMP}}$ .

<span id="page-29-0"></span>
$$
\frac{\hat{V}_{PRI}}{\hat{V}_C} \approx \frac{R_{LM} + \left(\frac{V_{PRI}}{I_{OPN} \times (1 - D)} \times \left(\frac{N_{PRI}}{N_{SEC}}\right)^2\right)}{R_i \times \left(1 + \frac{s}{2 \times \pi \times f_{POLE}}\right)}
$$
\n(61)

$$
f_{\text{POLE}} = \frac{1}{2 \times \pi \times \left(\frac{V_{\text{PRI}}}{I_{\text{OPN}}} \times \frac{1}{(1-D)}\right) \times \left(1-D\right) \times \left(\frac{C_{\text{OPOS}} \times C_{\text{ONEG}}}{C_{\text{OPOS}} + C_{\text{ONEG}}} \times \left(\frac{N_{\text{SEC1}} + N_{\text{SEC2}}}{N_{\text{PRI}}}\right)^{2}\right) + C_{\text{PRI}}\right)}
$$
(62)

$$
\frac{w_{\text{POLE}}}{2 \times \pi} < f_{\text{CO}} < 20 \times \frac{w_{\text{POLE}}}{2 \times \pi} \tag{63}
$$

<span id="page-29-1"></span>
$$
A_{\text{COMP}} = 20 \times \log \left( \frac{R_{\text{LM}} + \frac{V_{\text{PRI}}}{I_{\text{OPN}} \times (1 - D)}}{R_i} \right) - 20 \times \log \left( \frac{2 \times \pi \times f_{\text{CO}}}{2 \times \pi \times f_{\text{POLE}}} \right)
$$
\n(64)

<span id="page-29-2"></span>
$$
f_{\text{COMP\_POLE}} = \frac{V_{\text{PRI}}}{10^{\frac{\text{Acomp}}{20}} \times A_{\text{OL}} \times V_{\text{REF}}} \times f_{\text{CO}}
$$
\n(65)

<span id="page-29-3"></span>
$$
C_{\text{COMP}} = \frac{1}{2 \times \pi \times \frac{A_{\text{OL}}}{\text{gmea}} \times f_{\text{COMP\_POLE}}} - \frac{\text{gmea}}{2 \times \pi \times \text{BW}}
$$
(66)



#### **CHARACTERISTICS**











**Figure 43. Efficiency vs Output Current Figure 44. Output Voltage vs Output Current**











**Figure 49. Power Down with Enable Pin Figure 50. Load Step Response**



**Figure 51. Load Step Response Figure 52. Line Step Response**





Time =  $40$  ms / div







**[www.ti.com](http://www.ti.com)** SLVSAV0A –APRIL 2011–REVISED JUNE 2011

 $V_{\text{IN}}$  = 5 V l<sub>OPOS</sub> = l<sub>ONEG</sub> = 40 mA

ΜΛ



Time = 400 ns / div



₩ν



Frequency (Hz)





G055

## **[TPS55010](http://focus.ti.com/docs/prod/folders/print/tps55010 .html)** SLVSAV0A –APRIL 2011–REVISED JUNE 2011 **[www.ti.com](http://www.ti.com)**



#### **PCB LAYOUT**

Layout is a critical portion of good power supply design. There are several signal paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance. Care should be taken to minimize the loop area formed by the bypass capacitor connections and the VIN pins. See [Figure](#page-33-0) 57 for a PCB layout example. The GND pins should be tied directly to the thermal pad under the IC. The power pad should be connected to any internal PCB ground planes using multiple vias directly under the IC. Additional vias can be used to connect the top side ground area to the internal planes near the input and output capacitors.

Locate the input bypass capacitor as close to the IC as possible. The PH pin should be routed to the primary side of the transformer. Since the PH connection is the switching node, the transformer should be located close to the PH pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. The boot capacitor must also be located close to the device. The sensitive analog ground connections for the feedback voltage divider, compensation component, slow start capacitor and frequency set resistor should be connected to a separate analog ground trace as shown. The RT/CLK pin is particularly sensitive to noise so the  $R_T$  resistor should be located as close as possible to the IC and routed with minimal lengths of trace. Avoid connecting y capacitor on nodes which experience high dv/dt.





#### **REVISION HISTORY**

<span id="page-33-0"></span>



### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check<http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

## **TAPE AND REEL INFORMATION**





## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jun-2011



\*All dimensions are nominal



# **MECHANICAL DATA**



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.<br>B. This drawing is subject to change without notice.
	- C. Quad Flatpack, No-leads (QFN) package configuration.
	- The package thermal pad must be soldered to the board for thermal and mechanical performance.<br>See the Product Data Sheet for details regarding the exposed thermal pad dimensions. ⚠
	- E. Falls within JEDEC MO-220.



## RTE (S-PWQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.







#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:



**TI E2E Community Home Page** [e2e.ti.com](http://e2e.ti.com)

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated