# STL3NK40

Datasheet - production data



### N-channel 400 V, 4.5 Ω typ., 0.43 A, SuperMESH<sup>™</sup> Power MOSFET in a PowerFLAT<sup>™</sup> 5x5 package



#### Figure 1. Internal schematic diagram



#### Features

| Order code | $V_{DS}$ | R <sub>DS(on)</sub> max | I <sub>D</sub> | P <sub>TOT</sub> |
|------------|----------|-------------------------|----------------|------------------|
| STL3NK40   | 400 V    | 5.5 Ω                   | 0.43 A         | 2.5 W            |

- Extremely high dv/dt capability
- 100% avalanche rated
- Gate charge minimized
- Very low intrinsic capacitances

### **Applications**

Switching applications

### Description

This device is an N-channel Power MOSFET developed using STMicroelectronics' SuperMESH<sup>™</sup> technology, achieved through optimization of ST's well established strip-based PowerMESH<sup>™</sup> layout. In addition to a significant reduction in on-resistance, this device is designed to ensure a high level of dv/dt capability for the most demanding applications.

#### Table 1. Device summary

| Order code | Marking | Packages       | Packaging     |
|------------|---------|----------------|---------------|
| STL3NK40   | 3NK40   | PowerFLAT™ 5x5 | Tape and reel |

DocID16246 Rev 2

This is information on a product in full production.

## Contents

| 1 | Electrical ratings                      | 3 |
|---|-----------------------------------------|---|
| 2 | Electrical characteristics              | 4 |
|   | 2.1 Electrical characteristics (curves) | 6 |
| 3 | Test circuits                           | 8 |
| 4 | Package mechanical data                 | 9 |
| 5 | Revision history1                       | 5 |



# 1 Electrical ratings

| Symbol                             | Parameter                                                  | Value      | Unit |
|------------------------------------|------------------------------------------------------------|------------|------|
| V <sub>DS</sub>                    | Drain-source voltage                                       | 400        | V    |
| V <sub>DGR</sub>                   | Drain-gate voltage ( $R_{GS}$ = 20 k $\Omega$ )            | 400        | V    |
| V <sub>GS</sub>                    | Gate- source voltage                                       | ± 20       | V    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>pcb</sub> = 25 °C     | 0.43       | А    |
| D`'                                | Drain current (continuous) at T <sub>pcb</sub> = 100 °C    | 0.27       | А    |
| I <sub>DM</sub> <sup>(1)</sup>     | Drain current (pulsed)                                     | 1.72       | А    |
| P <sub>TOT</sub> <sup>(1)</sup>    | Total dissipation at $T_{C} = 25 \text{ °C}$               | 2.5        | W    |
| dv/dt (2)                          | Peak diode recovery voltage slope                          | 4.5        | V/ns |
| T <sub>stg</sub><br>T <sub>j</sub> | Storage temperature<br>Max. operating junction temperature | -55 to 150 | °C   |

| Table 2. Absolute maximum ratings | Table 2 | . Absolute | maximum | ratings |
|-----------------------------------|---------|------------|---------|---------|
|-----------------------------------|---------|------------|---------|---------|

1. When mounted on FR-4 Board of 1 inch<sup>2</sup>, 2 oz Cu (t < 100 s)

2.  $~I_{SD}$  < 0.43 A, di/dt< 200 A/µs,  $V_{DD}$  < 320 V

#### Table 3. Thermal resistance

| Symbol                              | Parameter                       | Value | Unit |
|-------------------------------------|---------------------------------|-------|------|
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb | 50    | °C/W |

1. When mounted on FR-4 Board of 1 inch<sup>2</sup>, 2 oz Cu (t < 100 s)

#### Table 4. Avalanche data

| Symbol          | Parameter                                                                                                     | Value | Unit |
|-----------------|---------------------------------------------------------------------------------------------------------------|-------|------|
| I <sub>AR</sub> | Avalanche current, repetitive or not-repetitive<br>(pulse width limited by T <sub>j</sub> max)                | 0.43  | A    |
| E <sub>AS</sub> | Single pulse avalanche energy<br>(starting $T_j = 25 \text{ °C}$ , $I_D = I_{AR}$ , $V_{DD} = 50 \text{ V}$ ) | 60    | mJ   |



## 2 Electrical characteristics

 $(T_{CASE} = 25 \text{ °C unless otherwise specified})$ 

| Symbol               | Parameter                                                | Test conditions                                                             | Min. | Тур. | Max.    | Unit     |
|----------------------|----------------------------------------------------------|-----------------------------------------------------------------------------|------|------|---------|----------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown<br>voltage                        | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0                                  | 400  |      |         | V        |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 400 V<br>V <sub>DS</sub> = 400 V, T <sub>C</sub> = 125 °C |      |      | 1<br>50 | μA<br>μA |
| I <sub>GSS</sub>     | Gate-body leakage<br>current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 20 V                                                    |      |      | ± 10    | μA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}, I_D = 50 \ \mu A$                                         | 0.8  | 1.6  | 2       | V        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance                    | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 0.22 A                             |      | 4.5  | 5.5     | Ω        |

| Table 5. | On/off | states |
|----------|--------|--------|
|----------|--------|--------|

Table 6. Dynamic

| Symbol                         | Parameter                       | Test conditions                                                      | Min. | Тур. | Max. | Unit |
|--------------------------------|---------------------------------|----------------------------------------------------------------------|------|------|------|------|
| 9 <sub>fs</sub> <sup>(1)</sup> | Forward transconductance        | $V_{DS} = 10 \text{ V}, \text{ I}_{D} = 0.43 \text{ A}$              | -    | 1.2  |      | S    |
| C <sub>iss</sub>               | Input capacitance               |                                                                      | -    | 128  | 200  | pF   |
| C <sub>oss</sub>               | Output capacitance              | V <sub>DS</sub> = 25 V, f = 1 MHz,                                   | -    | 16   | 30   | pF   |
| C <sub>rss</sub>               | Reverse transfer<br>capacitance | V <sub>GS</sub> = 0                                                  | -    | 4    | 6    | pF   |
| R <sub>G</sub>                 | Gate input resistance           | f= 1 MHz Gate DC Bias = 0<br>Test signal level = 20 mV<br>open drain | -    | 12   |      | Ω    |
| Qg                             | Total gate charge               | V <sub>DD</sub> = 320 V, I <sub>D</sub> = 1.4 A,                     | -    | 8.7  | 13   | nC   |
| Q <sub>gs</sub>                | Gate-source charge              | V <sub>GS</sub> = 10 V                                               | -    | 0.9  |      | nC   |
| Q <sub>gd</sub>                | Gate-drain charge               | (see Figure 10)                                                      | -    | 3.8  |      | nC   |

1. Pulsed: Pulse duration =  $300 \ \mu$ s, duty cycle 1.5%



| Table 7. Switching times |                     |                                                                                                    |      |      |      |      |
|--------------------------|---------------------|----------------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol                   | Parameter           | Test conditions                                                                                    | Min. | Тур. | Max. | Unit |
| t <sub>d(on)</sub>       | Turn-on delay time  |                                                                                                    | -    | 3    | -    | ns   |
| t <sub>r</sub>           | Rise time           | V <sub>DD</sub> = 200 V, I <sub>D</sub> = 0.7 A,<br>R <sub>G</sub> = 4.7 Ω, V <sub>GS</sub> = 10 V | -    | 4    | -    | ns   |
| t <sub>d(off)</sub>      | Turn-off-delay time | (see Figure 14)                                                                                    | -    | 18   | -    | ns   |
| t <sub>f</sub>           | Fall time           |                                                                                                    | -    | 16   | -    | ns   |

Table 7. Switching times

| Table 8 | 8. Source | drain | diode |
|---------|-----------|-------|-------|
| 10010   |           | anam  |       |

| Symbol                          | Parameter                     | Test conditions                                         | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|---------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                         | -    |      | 0.43 | А    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                         | -    |      | 1.72 | А    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | I <sub>SD</sub> = 0.43 A, V <sub>GS</sub> = 0           | -    |      | 1.2  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 1.4 A, di/dt = 100 A/µs               | -    | 166  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 20 V<br>(see Figure 19)               | -    | 300  |      | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      |                                                         | -    | 3.6  |      | А    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 1.4 A, di/dt = 100 A/µs               | -    | 176  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | $V_{DD} = 20 \text{ V}, \text{ T}_{j} = 150 \text{ °C}$ | -    | 340  |      | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 19)                                         | -    | 3.8  |      | А    |

1. Pulse width limited by safe operating area.

2. Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5%



### 2.1 Electrical characteristics (curves)



Figure 4. Saturation characteristics



Figure 6. Output characteristics





Figure 7. Static drain-source on-resistance





#### Figure 8. Gate charge vs gate-source voltage



Figure 10. Transconductance



Figure 12. Normalized gate threshold voltage vs temperature



#### Figure 9. Capacitance variations







Figure 13. Normalized on-resistance vs temperature





#### 3 **Test circuits**

Figure 14. Switching times test circuit for resistive load



Figure 16. Test circuit for inductive load switching and diode recovery times



Figure 18. Unclamped inductive waveform

VD

IDM

lр

V(BR)DSS











DocID16246 Rev 2

Vdd



Vdd

### 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.



| Dim. | mm   |       |      |  |
|------|------|-------|------|--|
|      | Min. | Тур.  | Max. |  |
| A    | 0.80 | 0.90  | 1.00 |  |
| A1   | 0.00 | 0.002 | 0.05 |  |
| A3   |      | 0.24  |      |  |
| D    | 4.90 | 5.00  | 5.10 |  |
| E    | 4.90 | 5.00  | 5.10 |  |
| е    | 1.22 | 1.27  | 1.32 |  |
| b    | 0.43 | 0.51  | 0.58 |  |
| E2   | 2.49 | 2.57  | 2.64 |  |
| С    | 0.64 | 0.71  | 0.79 |  |

 Table 9.
 PowerFLAT™ 5x5 type C mechanical dimensions









Figure 21. PowerFLAT<sup>™</sup> 5x5 type C recommended footprint (mm)



| Dim.  | mm   |      |      |  |
|-------|------|------|------|--|
| Dini. | Min. | Тур. | Max. |  |
| А     | 0.80 |      | 1.0  |  |
| A1    | 0.02 |      | 0.05 |  |
| A2    |      | 0.25 |      |  |
| b     | 0.30 |      | 0.50 |  |
| D     |      | 5.00 |      |  |
| D1    | 4.05 |      | 4.25 |  |
| E     |      | 5.00 |      |  |
| E1    | 0.64 |      | 0.79 |  |
| E2    | 2.25 |      | 2.45 |  |
| е     |      | 1.27 |      |  |
| L     | 0.45 |      | 0.75 |  |

| Table 10. Po | werFLAT™ 5x5 | type S mechanica | l dimensions |
|--------------|--------------|------------------|--------------|
|--------------|--------------|------------------|--------------|







Figure 22. PowerFLAT<sup>™</sup> 5x5 type S mechanical drawing





Figure 23. PowerFLAT<sup>™</sup> 5x5 type S recommended footprint (dimensions are in mm)



# 5 Revision history

| Date        | Revision | Changes                                                                                     |
|-------------|----------|---------------------------------------------------------------------------------------------|
| 18-Sep-2009 | 1        | First release                                                                               |
| 29-Aug-2013 | 2        | <ul> <li>Updated: Section 4: Package mechanical data</li> <li>Minor text changes</li> </ul> |

Table 11. Document revision history



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT AUTHORIZED FOR USE IN WEAPONS. NOR ARE ST PRODUCTS DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

DocID16246 Rev 2

