# **onsem!**

# Combination Power Factor Correction and Quasi-Resonant Flyback Controllers for Adapters

# NCP1937

This combination IC integrates power factor correction (PFC) and quasi-resonant flyback functionality necessary to implement a compact and highly efficient Switched Mode Power Supply for an adapter application.

The PFC stage exhibits near-unity power factor while operating in a Critical Conduction Mode (CrM) with a maximum frequency clamp. The circuit incorporates all the features necessary for building a robust and compact PFC stage while minimizing the number of external components.

The quasi-resonant current-mode flyback stage features a proprietary valley-lockout circuitry, ensuring stable valley switching. This system works down to the 4<sup>th</sup> valley and toggles to a frequency foldback mode with a minimum frequency clamp beyond the 4th valley to eliminate audible noise. Skip mode operation allows excellent efficiency in light load conditions while consuming very low standby power consumption.

# **Common General Features**

- Wide  $V_{CC}$  Range from 9 V to 30 V with Built-in Overvoltage Protection
- High-Voltage Startup Circuit and Active Input Filter Capacitor Discharge Circuitry for Reduced Standby Power
- Integrated High-Voltage Brown-Out Detector
- Integrated High–Voltage Switch Disconnects PFC Feedback Resistor Divider to Reduce Standby Power
- Fault Input for Severe Fault Conditions, NTC Compatible (Latch and Auto–Recovery Options)
- 0.5 A / 0.8 A Source / Sink Gate Drivers
- Internal Temperature Shutdown
- Power Savings Mode Reduces Supply Current Consumption to 70 µA Enabling Very Low Input Power Applications

# **PFC Controller Features**

- Critical Conduction Mode with Constant On Time Control (Voltage Mode) and Maximum Frequency Clamp
- Accurate Overvoltage Protection
- Bi-Level Line-Dependent Output Voltage
- Fast Line / Load Transient Compensation
- Boost Diode Short-Circuit Protection
- Feed-Forward for Improved Operation across Line and Load
- Adjustable PFC Disable Threshold Based on Output Power



# **ORDERING INFORMATION**

See detailed ordering and shipping information on page 5 of this data sheet.

# **QR Flyback Controller Features**

- Valley Switching Operation with Valley-Lockout for Noise-Free Operation
- Frequency Foldback with Minimum Frequency Clamp for Highest Performance in Standby Mode
- Minimum Frequency Clamp Eliminates Audible Noise
- Timer-Based Overload Protection (Latched or Auto–Recovery options)
- Adjustable Overpower Protection
- Winding and Output Diode Short-Circuit Protection
- $\bullet$  4 ms Soft–Start Timer





**Figure 2. Functional Block Diagram**

# **Table 1. PIN FUNCTION DESCRIPTION**



# **Table 2. NCP1937 DEVICE OPTIONS**



ÜFor information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

# **Table 3. MAXIMUM RATINGS** (Notes  $1 - 6$ )



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. V<sub>PCS/PZCD(MAX)</sub> is the maximum voltage of the pin shown in the electrical table. When the voltage on this pin exceeds 5 V, the pin sinks a current equal to (V $_{\rm PCS/PZCD}$  – 5 V) / (2 kΩ). A V $_{\rm PSC/PZCD}$  of 7 V generates a sink current of approximately 1 mA.

2. Maximum driver voltage is limited by the driver clamp voltage,  $V_{XDRV(hiah)}$ , when  $V_{CC}$  exceeds the driver clamp voltage. Otherwise, the maximum driver voltage is  $V_{CC}$ .

3. Maximum Ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum-rated conditions is not implied. Functional operation should be restricted to the Recommended Operating Conditions.

4. This device contains Latch-Up protection and exceeds  $\pm$  100 mA per JEDEC Standard JESD78.

5. Low Conductivity Board. As mounted on 80 x 100 x 1.5 mm FR4 substrate with a single layer of 50 mm<sup>2</sup> of 2 oz copper traces and heat spreading area. As specified for a JEDEC51-1 conductivity test PCB. Test conditions were under natural convection of zero air flow.

6. Pins 1, 3, and 20 are rated to the maximum voltage of the part, or 700 V.



#### **Table 3. MAXIMUM RATINGS** (Notes 1 - 6)

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. V<sub>PCS/PZCD(MAX)</sub> is the maximum voltage of the pin shown in the electrical table. When the voltage on this pin exceeds 5 V, the pin sinks a current equal to (V $_{\rm PCS/PZCD}$  – 5 V) / (2 kΩ). A V $_{\rm PSC/PZCD}$  of 7 V generates a sink current of approximately 1 mA.

2. Maximum driver voltage is limited by the driver clamp voltage, V<sub>XDRV(high)</sub>, when V<sub>CC</sub> exceeds the driver clamp voltage. Otherwise, the maximum driver voltage is  $V_{CC}$ .

3. Maximum Ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum-rated conditions is not implied. Functional operation should be restricted to the Recommended Operating Conditions.

4. This device contains Latch-Up protection and exceeds  $\pm$  100 mA per JEDEC Standard JESD78.

5. Low Conductivity Board. As mounted on 80 x 100 x 1.5 mm FR4 substrate with a single layer of 50 mm<sup>2</sup> of 2 oz copper traces and heat spreading area. As specified for a JEDEC51-1 conductivity test PCB. Test conditions were under natural convection of zero air flow.

6. Pins 1, 3, and 20 are rated to the maximum voltage of the part, or 700 V.









**Table 4. ELECTRICAL CHARACTERISTICS:** (V<sub>CC</sub> = 12 V, V<sub>BO/X2</sub> = 120 V, V<sub>HV/X2</sub> = 120 V, V<sub>Fault</sub> = open, V<sub>RPFBHV</sub> = 20 V,  $\rm V_{PFBLV}$  = 2.4 V,  $\rm V_{PControl}$  = 4 V,  $\rm V_{PCS/PZCD}$  = 0 V,  $\rm V_{QFB}$  = 3 V,  $\rm V_{PONOFF}$  = 4 V,  $\rm V_{QCS}$  = 0 V,  $\rm V_{QZCD}$  = 0 V,  $\rm V_{PSTimer}$  = 0 V,  $\rm R_{PFBHV}$  = 200 kΩ,  $C_{VCC}$  = 100 nF,  $C_{QCT}$  = 220 pF,  $C_{PDRV}$  = 1 nF,  $C_{QDRV}$  = 1 nF, for typical values  $T_J$  = 25°C, for min/max values,  $T_J$  is  $-40^{\circ}$ C to 125°C, unless otherwise noted)



7 f<sub>VCO(MIN)</sub> 23.5 27 30.5 kHz

Minimum Operating Frequency in VCO Mode









7. NTC with  $R_{110} = 8.8 \text{ k}\Omega$  (TTC03-474)

# **DETAILED OPERATING DESCRIPTION**

#### **Introduction**

The NCP1937 is a combination critical mode (CrM) power factor correction (PFC) and quasi-resonant  $(QR)$ flyback controller optimized for off-line adapter applications. This device includes all the features needed to implement a highly efficient adapter with extremely low input power in no-load conditions.

This device reduces standby input power by integrating an active input filter capacitor discharge circuit and disconnecting the PFC feedback resistor divider when the PFC is disabled.

#### **High Voltage Startup Circuit**

The NCP1937 integrates two high voltage startup circuits accessible by the HV\_X2 and BO\_X2 pins. The startup circuits are also used for input filter capacitor discharge. The BO X2 input is also used for monitoring the ac line voltage and detecting brown-out faults. The startup circuits are rated at a maximum voltage of 700 V.

A startup regulator consists of a constant current source that supplies current from the ac input terminals  $(V_{in})$  to the supply capacitor on the  $V_{CC}$  pin (C<sub>CC</sub>). The startup circuit currents ( $I_{\text{start2A/B}}$ ) are typically 3.75 mA.  $I_{\text{start2A/B}}$  are disabled if the VCC pin is below  $V_{CC(inthibit)}$ . In this condition the startup current is reduced to  $I_{\text{start1A/B}}$ , typically 0.5 mA. The internal high voltage startup circuits eliminate the need for external startup components. In addition, these regulators reduce no load power and increase the system efficiency as they use negligible power in the normal operation mode.

Once  $C_{CC}$  is charged to the startup threshold,  $V_{CC(on)}$ , typically 17 V, the startup regulators are disabled and the controller is enabled. The startup regulators remain disabled until  $V_{CC}$  falls below the minimum operating voltage threshold,  $V_{CC(off)}$ , typically 8.8 V. Once reached, the PFC and flyback controllers are disabled reducing the bias current consumption of the IC. Both startup circuits are then enabled allowing  $V_{CC}$  to charge back up.

In power savings mode  $V_{CC}$  is regulated by enabling the startup circuits once the supply voltage decays below V<sub>CC(PS\_on)</sub>, typically 11 V. The startup circuit is disabled once  $V_{CC}$  exceeds  $V_{CC(PS_0n)}$ . This provides enough headroom from  $V_{CC(off)}$  to maintain a supply voltage and allow the controller to detect the line voltage removal in order to discharge the input filter capacitor(s). In this mode, the supply capacitor is charged by the startup circuit on the HV X2 and BO X2 pins once the voltage on these pin exceeds 30 V, typically. This reduces the average voltage during which the startup circuit is enabled reducing power consumption. Both startup circuits are enabled once the controller exits power savings mode in order to quickly charge  $V_{CC}$ . A new startup sequence commences once  $V_{CC}$ reaches  $V_{CC(on)}$ .

A dedicated comparator monitors  $V_{CC}$  when the QR stage is enabled and latches off the controller if  $V_{CC}$  exceeds  $V_{\text{CC(OVP)}}$ , typically 28 V.

The controller is disabled once a fault is detected. The controller will restart the next time  $V_{CC}$  reaches  $V_{CC(on)}$  and all non-latching faults have been removed.

The supply capacitor provides power to the controller during power up. The capacitor must be sized such that a  $V_{CC}$  voltage greater than  $V_{CC(off)}$  is maintained while the auxiliary supply voltage is building up. Otherwise,  $V_{CC}$  will collapse and the controller will turn off. The operating IC bias current,  $I_{CC4}$ , and gate charge load at the drive outputs must be considered to correctly size  $C_{CC}$ . The increase in current consumption due to external gate charge is calculated using Equation 1.

$$
I_{\text{CC(gate charge)}} = f \cdot Q_{\text{G}} \qquad \qquad \text{(eq. 1)}
$$

where f is the operating frequency and  $Q_G$  is the gate charge of the external MOSFETs.

#### **Line Voltage Sense**

The  $BO/X2$  pin provides access to the brown–out and line voltage detectors. It also provides access to the input filter capacitor discharge circuit. The brown-out detector detects mains interruptions and the line voltage detector determines the presence of either 110 V or 220 V ac mains. Depending on the detected input voltage range device parameters are internally adjusted to optimize the system performance.

This pin connects to either line or neutral to achieve half–wave rectification as shown in Figure 3. A diode is used to prevent the pin from going below ground. A resistor in series with the BO/X2 pin can be used for protection, but a low value (< 3 k $\Omega$ ) resistor should be used to reduce the voltage offset while sensing the line voltage.



#### **Figure 3. Brown-out and Line Voltage Detectors Configuration**

The flyback stage is enabled once  $V_{BOX2}$  is above the brown–out threshold,  $V_{BO(stat)}$ , and  $V_{CC}$  reaches  $V_{CC(on)}$ . The high voltage startups are immediately enabled when the voltage on  $V_{BOX2}$  crosses over the brown-out start threshold,  $V_{BO(stat)}$  to ensure that device is enabled quickly upon exiting a brown–out state. Figure 4 shows typical power up waveforms.



**Figure 4. Startup Timing Diagram**

A timer is enabled once  $V_{BOX2}$  drops below its stop threshold,  $V_{BO(stop)}$ . If the timer,  $t_{BO}$ , expires the device will begin monitoring the voltage on  $V_{\text{BO }X2}$  and disable the PFC and flyback stages when that voltage is below the Brown-out Drive Disable threshold, VBO(DRV\_disable), typically 30 V. This ensures that device switching is stopped in a low energy state which minimizes inductive voltage kick from the EMI components and ac mains. The timer,  $t_{BO}$ , typically 54 ms, is set long enough to ignore a single cycle drop-out.

# **Line Voltage Detector**

The input voltage range is detected based on the peak voltage measured at the BO\_X2 pin. Discrete values are selected for the PFC stage gain (feedforward) depending on the input voltage range. The controller compares  $V_{BOX2}$  to an internal line select threshold,  $V_{BO(lineselect)}$ . Once  $V_{BOX2}$  exceeds  $V_{BO(lineselect)}$ , the PFC stage operates in "high line" (Europe/Asia) or "220 Vac" mode. In high line mode the maximum on time is reduced by a factor of 3, resulting in a maximum output power independent of input voltage.

Figure 5 shows typical operation for the line voltage detector. The default power–up mode of the controller is low line. The controller switches to "high line" mode if  $V_{\text{BO }X2}$ exceeds the line select threshold for longer than the low to high line timer,  $t_{\text{(low to high line)}}$ , typically 300  $\mu$ s, as long as it was not previously in high line mode. If the controller has switched from "high line" to "low line" mode, the low to high line timer,  $t_{\text{flow to high line}}$ , is inhibited until  $V_{\text{BO/X2}}$  falls below  $V_{BO(stop)}$ . This prevents the controller from toggling back to "high line" until at least one  $V_{BO({stop})}$  transition has occurred. The timer and logic is included to prevent unwanted noise from toggling the operating line level.

In "high line" mode the high to low line timer,  $t_{(high to low)}$  $_{\text{line}}$ ), (typically 54 ms) is enabled once  $V_{\text{BO}}$   $_{X2}$  falls below  $V_{BO(lineselect)}$ . It is reset once  $V_{BO}$ <sub>X2</sub> exceeds VBO(lineselect). The controller switches back to "low line" mode if the high to low line timer expires.



**Figure 5. Line Detector Waveforms**

# **Input Filter Capacitor Discharge**

Safety agency standards require the input filter capacitors to be discharged once the ac line voltage is removed. A resistor network is the most common method to meet this requirement. Unfortunately, the resistor network consumes power across all operating modes and is a major contributor to the total input power dissipation during light-load and no-load conditions.

The NCP1937 eliminates the need for external discharge resistors by integrating active input filter capacitor discharge circuitry. A novel approach is used to reconfigure the high voltage startup circuits to discharge the input filter capacitors upon removal of the ac line voltage.

Once the controller detects the absence of the ac line voltage, the controller is disabled and  $V_{CC}$  is discharged by a current source,  $I_{CC(discharge)}$ , typically 11.5 mA. This will cause V<sub>CC</sub> to fall down to V<sub>CC(off)</sub>. Upon reaching V<sub>CC(off)</sub>, both startup circuits are enabled. The startup circuits will then source current from the BO\_X2 and HV\_X2 inputs to the VCC pin and discharge the input filter capacitors by transferring its charge to the  $V_{CC}$  capacitor(s). The input filter capacitor(s) are typically discharged once the startup circuit turns on the  $1<sup>st</sup>$  time because the energy stored in the input filter capacitor(s) is significantly lower than the energy needed to charge the  $V_{CC}$  capacitor from  $V_{CC(off)}$  to  $V_{CC(on)}$ . After the initial discharge the controller enters a low current mode ( $I_{CC2}$ ) once  $V_{CC}$  drops to  $V_{CC(off)}$ .

In the event that the input filter capacitor is not fully discharged, a larger  $V_{CC}$  capacitor should be used. But, this is not a concern for most applications because the supply capacitor value will be large enough to maintain  $V_{CC}$  during skip operation. Figure 6 shows typical behavior of the filter capacitor discharge when the ac line is removed.



**Figure 6. Input Filter Capacitor Discharge Waveforms**

The diode connecting the AC line to the BO X2 pin should be placed after the system fuse. A resistor in series with the BO X2 pin is recommended to limit the current during transient events. A low value resistor  $(< 3 \text{ k}\Omega)$  should be used to reduce the voltage drop when the startup circuit is enabled.

#### **Power Savings Mode**

The NCP1937 has a low current consumption mode known as power savings mode (PSM). The supply current consumption in this mode is below  $70 \mu A$ . PSM operation is controlled by an external control signal. This signal is typically generated on the secondary side of the power supply and fed via an optocoupler.

The NCP1937 is configured as active on logic, that is it enters PSM in the absence of the control signal. The control signal is applied to the PSTimer pin. The block diagram for NCP1937 PSTimer pin is shown in Figure 7. Power savings mode operating waveforms for the NCP1937 are shown in Figure 8.

The NCP1937 controller starts once  $V_{CC}$  reaches  $V_{CC(on)}$ and no faults are present. At this time the current source on the PSTimer pin,  $I_{PSTimer1}$ , is enabled.  $I_{PSTimer1}$  is typically 10 µA. The current source charges the capacitor connected from this pin to ground. Once  $V_{PSTimer}$  reaches  $V_{PSTimer2}$  a 2<sup>nd</sup> current source, I<sub>PSTimer</sub><sub>2</sub>, is enabled to speed up the charge of  $C_{PSM}$ .  $V_{PSTimer2}$  and  $I_{PSTimer2}$  are typically 1 V and 1 mA, respectively. The controller enters PSM if the voltage on  $V_{PSTimer}$  exceeds  $V_{PS}$  in, typically 3.5 V. An external optocoupler or switch needs to pull down on this pin before its voltage reaches V<sub>PS</sub> in to prevent entering PSM. Once the controller enters PSM, Ip<sub>STimer1/2</sub> is disabled. A resistor between this pin and ground discharges the PSTimer capacitor. The controller exits PSM once V<sub>PSTimer</sub> drops below  $V_{PS\ out}$ , typically 0.5 V. Once the QR stage is enabled, the capacitor on the PSTimer pin is discharged with an internal pull down transistor. The transistor is disabled

once V<sub>PSTimer</sub> falls below its minimum operating level,  $V_{PSTimer(MIN)}$  (maximum of 50 mV). The time to enter PSM mode is calculated using Equations 2 through 4. The time to exit PSM mode is calculated using Equation 5.

$$
t_{PSM(in)} = t_{PSM(in1)} + t_{PSM(in2)}
$$
 (eq. 2)

$$
t_{PSM(in1)} = -R_{PSM}C_{PSM} \cdot \ln\left(1 - \frac{V_{PSTime12}}{I_{PSTime1} \cdot R_{PSM}}\right) \quad (eq. 3)
$$

$$
t_{PSM(in2)} \approx -R_{PSM}C_{PSM} \cdot \ln\left(1 - \frac{V_{PS\_in} - V_{PSTime7}}{I_{PSTime7} \cdot R_{PSM}}\right) \text{ (eq. 4)}
$$

$$
t_{PSM(out)} = -R_{PSM}C_{PSM} \cdot \ln\left(\frac{V_{PS\_out}}{V_{PS\_in}}\right)
$$
 (eq. 5)

In PSM the startup circuits on the HV X2 and BO X2 pins work to maintain  $V_{CC}$  above  $V_{CC(off)}$ . The input filter capacitor discharge circuitry continues operation in PSM. The supply voltage is maintained in PSM by enabling one of the startup circuits once  $V_{CC}$  falls below  $V_{CC(PS\ on)}$ (typically 11 V) and either  $V_{HVX2}$  exceeds  $V_{HVX2(PS)}$  or  $V_{BOX2}$  exceeds  $V_{BOX2(PS)}$  (typically 30 V). The startup circuit is disabled once V<sub>CC</sub> exceeds V<sub>CC(PS</sub> <sub>on)</sub>. A voltage offset is observed on  $V_{CC}$  while the startup circuit is enabled due to the capacitor ESR. This will cause the startup circuit to turn off because  $V_{CC}$  exceeds  $V_{CC(PS\ on)}$ . Internal circuitry prevents the startup circuit from turning on multiple times during the same ac line half–cycle. The complementary startup circuit will then turn on during the next half-cycle. Eventually,  $V_{CC}$  will be regulated several millivolts below  $V_{CC(PS\ on)}$ . The offset is dependent on the capacitor ESR.

This architecture enables the startup circuit for the exact amount of time needed to regulate  $V_{CC}$ . This results in a significant reduction in power dissipation because the average input voltage is greatly reduced.







**Figure 8. NCP1937 Power Savings Mode Operating Waveforms**

# **Fault Input**

The NCP1937 includes a dedicated fault input accessible via the Fault pin. The controller can be latched by pulling the pin above the upper fault threshold,  $V_{\text{Fault(OVP)}}$ , typically 3.0 V. The controller is disabled if the Fault pin voltage,  $V_{\text{Fault}}$ , is pulled below the lower fault threshold,  $V_{\text{Fault(OTP in)}}$ , typically 0.4 V. The lower threshold is normally used for detecting an overtemperature fault. The controller operates normally while the Fault pin voltage is maintained within the upper and lower fault thresholds. Figure 9 shows the architecture of the Fault input.

The lower fault threshold is intended to be used to detect an overtemperature fault using an NTC thermistor. A pull up current source  $I_{\text{Fault(OTP)}}$ , (typically 45.5 µA) generates a voltage drop across the thermistor. The resistance of the NTC thermistor decreases at higher temperatures resulting in a lower voltage across the thermistor. The controller detects a fault once the thermistor voltage drops below  $V_{\text{Fault(OTP in)}}$ . Options A and C latch–off the controller after an overtemperature fault is detected. In Options B and D the controller is re-enabled once the fault is removed such that V<sub>Fault</sub> increases above V<sub>Fault(OTP\_out)</sub> and V<sub>CC</sub> reaches  $V_{CC(on)}$ . Figure 10 shows typical waveforms related to the latch option whereas Figure 11 shows waveforms of the auto-recovery option.

An active clamp prevents the Fault pin voltage from reaching the upper latch threshold if the pin is open. To reach the upper threshold, the external pull–up current has to be higher than the pull-down capability of the clamp (set by  $R_{\text{Fault}(clamp)}$  at  $V_{\text{Fault}(clamp)}$ ). The upper fault threshold is intended to be used for an overvoltage fault using a Zener diode and a resistor in series from the auxiliary winding voltage, VAUX. The controller is latched once VFault exceeds VFault(OVP).

The Fault input signal is filtered to prevent noise from triggering the fault detectors. Upper and lower fault detector blanking delays, t<sub>delay(Fault\_OVP)</sub> and t<sub>delay(Fault\_OTP)</sub> are both typically 30 us. A fault is detected if the fault condition is asserted for a period longer than the blanking delay.

A bypass capacitor is usually connected between the Fault and GND pins and it will take some time for  $V_{\text{Fault}}$  to reach its steady state value once  $I_{\text{Fault(OTP)}}$  is enabled. Therefore, a lower fault (i.e. overtemperature) is ignored during soft-start. In Options B and D,  $I_{Fault(OTP)}$  remains enabled while the lower fault is present independent of  $V_{CC}$  in order to provide temperature hysteresis. The controller can detect an upper OVP fault once  $V_{CC}$  exceeds  $V_{CC(reset)}$ . The OVP fault detection remains active provided the device is not in PSM.

Once the controller is latched, it is reset if a brown–out condition is detected or if  $V_{CC}$  is cycled down to its reset level,  $V_{CC(reset)}$ . In the typical application these conditions occur only if the ac voltage is removed from the system. Prior to reaching  $V_{CC(reset)}$ ,  $V_{fault(clamp)}$  is set at 0 V.



**Figure 9. Fault Detection Schematic**



Figure 11. OTP Auto-recovery Timing Diagram

# **QR Flyback Valley Lockout**

The NCP1937 integrates a quasi-resonant (QR) flyback controller. The power switch turn-off of a QR converter is determined by the peak current set by the feedback loop. The switch turn-on is determined by the transformer demagnetization. The demagnetization is detected by monitoring the transformer auxiliary winding voltage.

Turning on the power switch once the transformer is demagnetized or reset reduces switching losses. Once the transformer is demagnetized, the drain voltage starts ringing at a frequency determined by the transformer magnetizing inductance and the drain lump capacitance eventually settling at the input voltage. A QR controller takes advantage of the drain voltage ringing and turns on the power switch at the drain voltage minimum or "valley" to reduce switching losses and electromagnetic interference (EMI).

The operating frequency of a traditional QR flyback controller is inversely proportional to the system load. That is, a load reduction increases the operating frequency. This tradionally requires a maximum frequency clamp to limit the operating frequency. This causes the controller to become unstable and jump (or hesitate) between two valleys generating audible noise. The NCP1937 incorporates a

patent pending valley lockout circuitry to eliminate valley jumping. Once a valley is selected, the controller stays locked in this valley until the output power changes significantly. Like a traditional QR flyback controller, the frequency increases when the load decreases. Once a higher valley is selected the frequency decreases very rapidly. It will continue to increase if the load is further reduced. This technique extends QR operation over a wider output power range while maintaining good efficiency and limiting the maximum operating frequency. Figure 12 shows a qualitative frequency vs output power relationship.

Figure 13 shows the internal arrangement of the valley lockout circuitry. The decimal counter increases each time a valley is detected. The operating valley  $(1<sup>st</sup>, 2<sup>nd</sup>, 3<sup>rd</sup>$  or  $4<sup>th</sup>$ ) is determined by the QFB voltage. As V<sub>QFB</sub> decreases or increases, the valley comparators toggle one after another to select the proper valley. The activation of an "n" valley comparator blanks the " $n-1$ " or " $n+1$ " valley comparator output depending if V<sub>OFB</sub> decreases or increases, respectively.

A valley is detected once  $V_{OZCD}$  falls below the QR flyback demagnetization threshold,  $V_{OZCD(th)}$ , typically 55 mV. The controller will switch once the valley is detected or increment the valley counter depending on QFB voltage.



**Figure 12. Valley Lockout Frequency vs. Output Power Relationship**



**Figure 13. Valley Lockout Detection Circuitry Internal Schematic**

Figure 14 shows the operating valley versus VQFB. Once a valley is asserted by the valley selection circuitry, the controller is locked in this valley until  $V_{\text{OFB}}$  decreases or increases such that VQFB reaches the next valley threshold. A decrease in output power causes the controller to switch from "n" to "n+1" valley until reaching the  $4<sup>th</sup>$  valley.

A further reduction of output power causes the controller to enter the voltage control oscillator (VCO) mode once

V<sub>QFB</sub> falls below V<sub>HVCOD</sub>. In VCO mode the peak current is set as shown in Figure 15. The operating frequency in VCO mode is adjusted to deliver the required output power.

A hysteresis between valleys provides noise immunity and helps stabilize the valley selection in case of small perturbations on V<sub>OFB</sub>.



**Figure 14. Selected Operating Valley vs. VQFB**



Figure 16 through Figure 19 show drain voltage, V<sub>QFB</sub> and  $V_{QCT}$  simulation waveforms for a reduction in output power. The transitions between 2<sup>nd</sup> to 3<sup>rd</sup>, 3<sup>rd</sup> to 4<sup>th</sup> and 4<sup>th</sup>

valley to VCO mode are observed without any instabilities or valley jumping.



**Figure 16. Operating Mode Transitions between 2nd to 3rd, 3rd to 4th and 4th Valley to VCO Mode**







**Figure 18. Zoom 2: 3rd to 4th Valley Transition**



**Figure 19. Zoom 3: 4th Valley to VCO Mode Transition**

# **VCO Mode**

The controller enters VCO mode once VQFB falls below V<sub>HVCOD</sub> and remains in VCO until V<sub>QFB</sub> exceeds V<sub>HVCOI</sub>. In VCO mode the peak current is set to  $V_{\text{OILIM1}}$ <sup>\*</sup>I<sub>peak(VCO)</sub> and the operating frequency is linearly dependent on  $V_{\text{OFB}}$ . The product of  $V_{\text{OILIM1}}$ <sup>\*</sup> $I_{\text{peak}(VCO)}$  is typically 12.5%. A minimum frequency clamp,  $f_{VCO(MIN)}$ , typically 27 kHz, prevents operation in the audible range. Further reduction in output power causes the controller to enter skip operation. The minimum frequency clamp is only enabled when operating in VCO mode.

The VCO mode operating frequency is set by the timing capacitor connected between the QCT and GND pins. This

capacitor is charged with a constant current source,  $I<sub>OCT</sub>$ , typically 20 µA.

The capacitor voltage,  $V_{QCT}$ , is compared to an internal voltage level,  $V_{f(OFB)}$ , inversely proportional to  $V_{OFB}$  The relationship between and  $V_{f(QFB)}$  and  $V_{QFB}$  is given by Equation 6.

$$
V_{f(QFB)} = 5 - 2 \cdot V_{QFB}
$$
 (eq. 6)

A drive pulse is generated once  $V_{QCT}$  exceeds  $V_{f(QFB)}$ followed by the immediate discharge of the timing capacitor. The timing capacitor is also discharged once the minimum frequency clamp is reached.

Figure 20 shows simulation waveforms of  $V_{f(OFB)}$ ,  $V_{ODRV}$  and output current while operating in VCO mode.



**Figure 20. VCO Mode Operating Waveforms**

# **Flyback Timeout**

In case of extremely damped oscillations, the QZCD comparator may be unable to detect the valleys. In this condition, drive pulses will stop waiting for the next valley or ZCD event. The NCP1937 ensures continued operation by incorporating a maximum timeout period after the last demagnetization detection. The timeout signal is a substitute for the ZCD signal for the valley counter. Figure 21 shows the timeout period generator circuit schematic. The steady state timeout period,  $t_{Q(tout2)}$ , is set at 6  $\mu$ s to limit the frequency step.

During startup, the voltage offset added by the overpower compensation diode,  $D_{OPP}$ , prevents the QZCD Comparator from accurately detecting the valleys. In this condition, the steady state timeout period will be shorter than the inductor demagnetization period causing continuous current mode (CCM) operation. CCM operation lasts for a few cycles until the voltage on the QZCD pin is high enough to detect the valleys. A longer timeout period, t<sub>Q(tout1)</sub>, (typically 100 µs) is set during soft-start to limit CCM operation. Figure 22 and Figure 23 show the timeout period generator related waveforms.



**Figure 21. Timeout Period Generator Circuit Schematic**



**Figure 23. Timeout Operation with Missing 3rd and 4th Valleys**

#### **QR Flyback Current Sense and Overload**

The power switch on time is modulated by comparing a ramp proportional to the switch current to  $V_{\text{OFB}}/K_{\text{OFB}}$  using the PWM Comparator. The switch current is sensed across a current sense resistor, R<sub>SENSE</sub> and the resulting voltage is applied to the QCS pin. The current signal is blanked by a leading edge blanking (LEB) circuit. The blanking period eliminates the leading edge spike and high frequency noise during the switch turn-on event. The LEB period, tQCS(LEB1), is typically 275 ns. The drive pulse terminates once the current sense signal exceeds V<sub>OFB</sub>/K<sub>OFB</sub>.

The Maximum Peak Current Comparator compares the current sense signal to a reference voltage to limit the maximum peak current of the system. The maximum peak current reference voltage,  $V<sub>OLLIM1</sub>$ , is typically 0.8 V. The maximum peak current setpoint is reduced by the overpower compensation circuitry. An overload condition causes the output of the Maximum Peak Current Comparator to transition high and enable the overload timer. Figure 24 shows the implementation of the current sensing circuitry.



**Figure 24. Current Sensing Circuitry Schematic**

The overload timer integrates the duration of the overload fault. That is, the timer count increases while the fault is present and reduces its count once it is removed. The overload timer duration,  $t_{\text{OOVLD}}$ , is typically 80 ms. If both the PWM and Maximum Peak Current Comparators toggle at the same time, the PWM Comparator takes precedence

and the overload timer counts down. The controller can latch (options  $C$  and  $D$ ) or allow for auto–recovery (options  $A$  and B) once the overload timer expires. Auto-recovery requires a  $V_{CC}$  triple hiccup before the controller restarts. Figure 25 and Figure 26 show operating waveforms for latched and auto-recovery overload conditions.





A severe overload fault like a secondary side winding short-circuit causes the switch current to increase very rapidly during the on-time. The current sense signal significantly exceeds  $V_{QILM1}$ . But, because the current sense signal is blanked by the LEB circuit during the switch turn on, the system current can get extremely high causing system damage.

The NCP1937 protects against this fault by adding an additional comparator, Fault Overcurrent Comparator. The current sense signal is blanked with a shorter LEB duration,  $t_{OCS(LEB2)}$ , typically 120 ns, before applying it to the Fault Overcurrent Comparator. The voltage threshold of the comparator,  $V_{\text{QILIM2}}$ , typically 1.2 V, is set 50% higher than VQILIM1, to avoid interference with normal operation. Four consecutive faults detected by the Fault Overcurrent Comparator causes the controller to enter latch mode. The count to 4 provides noise immunity during surge testing. The counter is reset each time a QDRV pulse occurs without activating the Fault Overcurrent Comparator. A  $1 \mu A$ (typically) pull–up current source,  $I_{QCS}$ , pulls up the QCS pin to disable the controller if the pin is left open.

#### **QR Flyback Soft-Start**

Soft-start is achieved by ramping up an internal reference, VSSTART, and comparing it to current sense signal. VSSTART ramps up from 0 V once the controller powers up. The soft-start duration,  $t_{SSTART}$ , is typically 4 ms.

During soft-start the timeout duration is extended and the lower latch or OTP Comparator signal (typically for overtemperature) is blanked. Soft-start ends once VSSTART exceeds the peak current sense signal threshold.

#### **QR Flyback Overpower Compensation**

The input voltage of the QR flyback stage varies with the line voltage and operating mode of the PFC converter. At low line the PFC bulk voltage is 250 V and at high line it is 400 V. In addition, the PFC can be disabled at light loads to reduce input power at which point the PFC bulk voltage is set by the rectified peak line voltage.

An integrated overpower circuit provides a relative constant output power across PFC bulk voltage,  $V_{bulk}$ . It also reduces the variation on  $V_{OFB}$  during the PFC stage enable or disable transitions. Figure 27 shows the circuit schematic for the overpower detector.

The auxiliary winding voltage during the power switch on time is a reflection of the input voltage scaled by the primary to auxiliary winding turns ratio,  $N_{PAUX}$ , as shown in Figure 28.



**Figure 27. Overpower Compensation Circuit Schematic**



**Figure 28. Auxiliary Winding Voltage Waveform**

Overpower compensation is achieved by scaling down the on-time reflected voltage and applying it to the QZCD pin. The voltage is scaled down using  $R_{OPPU}$  and  $R_{OPPL}$ . The negative voltage applied to the pin is referred to as  $V_{OPP}$ .

The internal current setpoint is the sum of  $V_{OPP}$  and peak current sense threshold, VQILIM1. VOPP is also subtracted from VQFB to compensate for the PWM Comparator delay and improve the PFC on/off accuracy.

The current setpoint is calculated using Equation 7. For example, a  $V_{OPP}$  of  $-0.15$  V results in a current setpoint of 0.65 V.

$$
Current setpoint = V_{QILIM1} + V_{OPP} \qquad (eq. 7)
$$

To ensure optimal zero-crossing detection, a diode is needed to bypass  $R_{\text{OPPI}}$  during the off-time. Equation 8 is used to calculate ROPPU and ROPPL.

$$
\frac{R_{QZCD}+R_{OPPU}}{R_{OPPL}}=-\frac{N_{P,AUX}\cdot V_{bulk}-V_{OPP}}{V_{OPP}}\ \ \, (eq. \; 8)
$$

 $R_{OPPU}$  is selected once a value is chosen for  $R_{OPPI}$ .  $R_{OPPI}$  is selected large enough such that enough voltage is available for the zero crossing detection during the off-time. It is recommended to have at least 8 V applied on the QZCD pin for good detection. The maximum voltage is internally clamped to  $V_{CC}$ . The off-time voltage on the QZCD is given by Equation 9.

$$
V_{QZCD} = \frac{R_{OPPL}}{R_{QZCD} + R_{OPPL}} \cdot (V_{AUX} - V_F) \quad (eq. 9)
$$

Where V<sub>AUX</sub> is the voltage across the auxiliary winding and  $V_F$  is the D<sub>OPP</sub> forward voltage drop.

The ratio between  $R_{OZCD}$  and  $R_{OPPL}$  is given by Equation 10. It is obtained combining Equations 8 and 9.

$$
\frac{R_{QZCD}}{R_{OPPL}} = \frac{V_{AUX} - V_F - V_{QZCD}}{V_{QZD}}
$$
 (eq. 10)

A design example is shown below:

System Parameters:

 $V_{AUX}$  = 18 V

 $V_F = 0.6 V$ 

 $N_{PAUX} = 0.18$ 

The ratio between  $R_{QZCD}$  and  $R_{OPPL}$  is calculated using Equation 10 for a minimum  $V_{OZCD}$  of 8 V.

$$
\frac{R_{\text{QZCD}}}{R_{\text{OPPL}}} = \frac{18 - 0.6 - 8}{8} \approx 1.2
$$

 $R_{OZCD}$  is arbitrarily set to 1 k $\Omega$ . R<sub>OPPL</sub> is also set to 1 k $\Omega$ because the ratio between the resistors is close to 1.

The NCP1937 maximum overpower compensation or peak current setpoint reduction is  $31.25\%$  for a V<sub>OPP</sub> of  $-250$  mV. We will use this value for the following example:

Substituting values in Equation 8 and solving for  $R_{OPPU}$ we obtain,

$$
\frac{R_{\text{QZCD}} + R_{\text{OPPU}}}{R_{\text{OPPL}}} = -\frac{0.18 \cdot 370 - (-0.25)}{(-0.25)} = 271
$$
  
R<sub>OPPU</sub> = 271 · R<sub>OPPL</sub> - R<sub>QZCD</sub>

R<sub>OPPU</sub> = 271 · 1 k – 1 k = 270 k

#### **Power Factor Correction**

The PFC stage operates in critical conduction mode (CrM). In CrM, the PFC inductor current,  $I_L(t)$  reaches zero at the end of each switch cycle. Figure 29 shows the PFC inductor current while operating in CrM. The average input current,  $I_{in}(t)$ , is in phase with the ac line voltage,  $V_{in}(t)$ , to achieve power factor correction.



High power factor is achieved in CrM by maintaining a constant on time  $(t_{on})$  for a given RMS input voltage  $(V_{ac(RMS)})$  and load condition. Equation 11 shows the

relationship between on time and system operating conditions.

$$
t_{on} = \frac{2 \cdot P_{out} \cdot L}{\eta \cdot V_{ac(RMS)}^2}
$$
 (eq. 11)

where  $P_{out}$  is the output power, L is the PFC choke inductance and  $\eta$  is the system efficiency.

#### **PFC Feedback**

The PFC feedback circuitry is shown in Figure 30. A transconductance error amplifier regulates the PFC output voltage, V<sub>bulk</sub>, by comparing the PFC feedback signal to an internal reference voltage,  $V_{\text{PREF}}$ . The feedback signal is applied to the inverting input and the reference is connected to the non–inverting input of the error amplifier. A resistor divider consisting of R1 and R2 scales down  $V_{bulk}$  to generate the PFC feedback signal.  $V_{PREF}$  is trimmed during manufacturing to achieve an accuracy of  $\pm 2\%$ .

The PFC stage is disabled at light loads to reduce input power. The NCP1937 integrates a 700 V switch, PFC FB Switch, between the PFBHV and PFBLV pins. The PFC FB Switch is in series between R1 and R2 to disconnect the resistors and reduce input power when the PFC stage is disabled.



**Figure 30. PFC Regulation Circuit Schematic**

The maximum on resistance of the PFC FB Switch,  $R_{PFBswitch(on)}$ , is 10 k $\Omega$ . Because the PFC FB Switch is in series with R1 and R1's value is several orders of magnitudes larger, the switch introduces minimum error on the regulation level. The off state leakage current of the PFC FB Switch,  $I_{PFBSwitch(off)}$ , is less than 3  $\mu$ A.

The NCP1937 safely disables the controller if the PFBLV pin is grounded. A short pin detector disables the controller if  $V_{PFBLV}$  is below the disable threshold,  $V_{PFB(disable)}$ , typically 0.3 V. If the PFBLV pin is open, the PFC FB Switch will raise  $V_{\text{PFRI,V}}$  above the overvoltage threshold and disable the controller. Equation 12 shows the relationship between the PFC output voltage, the PFC reference threshold, R1 and R2.

$$
V_{PFC} = V_{PREF(xL)} \cdot \frac{R1 + R2}{R2} \qquad \text{(eq. 12)}
$$

#### **PFC Error Amplifier**

A transconductance amplifier has a voltage–to–current gain,  $g_m$ . That is, the amplifier's output current is controlled by the differential input voltage. The NCP1937 amplifier has a typical  $g_m$  of 200  $\mu$ S. The PControl pin provides access to the amplifier output for compensation. The compensation network is ground referenced allowing the PFC feedback signal to be used to detect an overvoltage condition.

The compensation network on the PControl pin is selected to filter the bulk voltage ripple such that a constant control voltage is maintained across the ac line cycle. A capacitor between the PControl pin and ground sets a pole. A pole at or below 20 Hz is enough to filter the ripple voltage for a 50 and 60 Hz system. The low frequency pole,  $f_p$ , of the system is calculated using Equation 13.

$$
f_{\rm p} = \frac{\text{gm}}{2\pi \text{C}_{\rm PControl}} \tag{eq. 13}
$$

where, C<sub>PControl</sub> is the capacitor on the PControl pin to ground.

The output of the error amplifier is held low when the PFC is disabled by means of an internal pull–down transistor. The pull down transistor is disabled once the PFC stage is enabled. An internal voltage clamp is then enabled to quickly raise V<sub>PControl</sub> to its minimum voltage, VPClamp(lower).

#### **PFC On-Time**

The PFC on time is controlled by  $V_{PControl}$ . The PFC On-Time Comparator terminates the drive pulse once the PFC on-time ramp voltage plus offset exceeds V<sub>PControl</sub>. The ramp is generated by charging an internal timing capacitor,  $C_{PCT}$ , with a constant current source,  $I_{PCT}$ . The capacitor ramp is level shifted to achieve 0 duty ratio (stop drive pulses) at the minimum  $V_{PControl}$ .  $V_{PControl}$  is proportional to the output power and it is fixed for a given RMS line voltage and output load, satisfying Equation 11.

Lower and upper voltage clamps limit the excursion of  $V_{\text{PControl}}$ . The maximum on-time,  $t_{\text{on}(MAX)}$ , occurs when  $V_{\text{PControl}}$  is at its maximum value,  $V_{\text{PControl}(\text{MAX})}$ . The PFC drive pulses are inhibited once  $V_{PControl}$  is below its minimum value,  $V_{PControl(MIN)}$ . The maximum PFC on–time in the NCP1937 is set internally. The maximum on time at low line is typically  $15 \mu s$ .

# **PFC Transient Response**

The PFC bandwidth is set low enough to achieve good power factor. A low bandwidth system is slow and fast load transients can result in large output voltage excursions. The NCP1937 incorporates dedicated circuitry to help mantain regulation of the output voltage independent of load transients.

An undervoltage detector monitors  $V_{bulk}$  and prevents it from dropping below from its regulation level. Once the ratio between  $V_{PFBLV}$  and  $V_{PREF(xL)}$  exceeds  $K_{LOW(PFCxL)}$ , typically 5.5%, a pull–up current source on the PControl pin, IPControl(boost), is enabled to speed up the charge of the compensation capacitor(s). This results in an increased on–time and thus output power. I $_{PControl(boost)}$  is typically  $240 \mu A$ . The boost current source is disabled once the ratio between  $V_{PFBLV}$  and  $V_{PREF(xL)}$  drops below  $K_{LOW(PFCxL)}$ , typically 4%.

The boost current source becomes active as soon as the PFC is enabled. Coupled with the lower control clamp, the current provided by the boost current source assists in rapidly bringing  $V_{PControl}$  to its set point to allow the bulk voltage to quickly reach regulation. Achieving regulation is detected by monitoring the error amplifier output current. The error amplifier output current drops to zero once the PFC output voltage reaches the target regulation level.

The maximum PFC output voltage is limited by the overvoltage protection circuitry. The NCP1937 incorporates both soft and hard overvoltage protection. The hard overvoltage protection function immediately terminates and prevents further PFC drive pulses when  $V_{PFBLV}$  exceeds the hard–OVP level,  $V_{PREF(XL)}$  \*  $K_{POVP(xL)}$ . Soft-OVP reduces the on-time proportional to the delta between  $V_{PFBLV}$  and the hard–OVP level. Soft–OVP is enabled once the delta,  $\Delta$ POVP(xL), between  $V_{\text{PFBLV}}$  and the hard–OVP level, is between 20 and 55 mV. Figure 31 shows the circuit schematic of the boost and Soft-OVP circuits.



**Figure 31. Boost and Soft-OVP Circuit Schematics** 

During power up,  $V_{PControl}$  exceeds the regulation level due to the system's inherently low bandwidth. This causes the bulk voltage to rapidly increase and exceed its regulation. The on time starts to decrease when soft–OVP is activated. Once the bulk voltage decreases to its regulation level the PFC on time is no longer controlled by the soft-OVP circuitry.

# **PFC Current Sense and Zero Current Detection**

The NCP1937 uses a novel architecture combining the PFC current sense and zero current detectors (ZCD) in a single input terminal. Figure 32 shows the circuit schematic of the current sense and ZCD detectors.



**Figure 32. PFC Current Sense and ZCD Detectors Schematic**

# **PFC Current Sense**

The PFC Switch current is sensed across a sense resistor, RPsense, and the resulting voltage ramp is applied to the PCS/PZCD pin. The current signal is blanked by a leading edge blanking (LEB) circuit. The blanking period eliminates the leading edge spike and high frequency noise during the switch turn–on event. The LEB period,  $t_{PCS(LEB1)}$ , is typically 325 ns. The Current Limit Comparator disables the PFC driver once the current sense signal exceeds the PFC current sense reference,  $V_{\text{PILIM1}}$ , typically 0.5 V.

A severe overload fault like a PFC boost diode short circuit causes the switch current to increase very rapidly during the on-time. The current sense signal significantly exceeds V<sub>PILIM1</sub>. But, because the current sense signal is blanked by the LEB circuit during the switch turn on, the system current can get extremely high causing system damage.

The NCP1937 protects against this fault by adding an additional comparator, PFC Short Circuit Comparator. The current sense signal is blanked with a shorter LEB duration, t<sub>PCS(LEB2)</sub>, typically 175 ns, before applying it to the PFC Short Circuit Comparator. The voltage threshold of the comparator, V<sub>PILIM2</sub>, typically 1.25 V, is set 250% higher than V<sub>PILIM1</sub>, to avoid interference with normal operation. Four consecutive faults detected by the Short Circuit Comparator causes the controller to enter latch mode. The count to 4 provides noise immunity during surge testing. The counter is reset each time a PDRV pulse occurs without activating the Short Circuit Comparator.

The PFC watchdog timer duration increases to  $tp_{FC(off2)}$ (typically 1 ms) when a  $V_{\text{PILIM2}}$  fault is detected independent of the PFC ZCD state.

#### **PFC Zero Current Detection**

The off-time in a CrM PFC topology varies with the instantaneous line voltage and is adjusted every switching cycle to allow the inductor current to reach zero before the next switching cycle begins. The inductor is demagnetized once its current reaches zero. Once the inductor is demagnetized the drain voltage of the PFC switch begins to drop. The inductor demagnetization is detected by sensing the voltage across the inductor using an auxiliary winding. This winding is commonly known as a zero crossing detector (ZCD) winding. This winding provides a scaled version of the inductor voltage. Figure 33 shows the ZCD winding arrangement.



**Figure 33. ZCD Winding Implementation**

The ZCD voltage,  $V_{\text{ZCD}}$ , is positive while the PFC Switch is off and current flows through the PFC inductor.  $V_{ZCD}$ drops to and rings around zero volts once the inductor is demagnetized. The next switching cycle begins once a negative transition is detected on the PCS/PZCD pin. A positive transition (corresponding to the PFC switch turn off) arms the ZCD detector to prevent false triggering. The arming of the ZCD detector, V<sub>PZCD(rising)</sub>, is typically  $0.75$  V (V<sub>PCS/PZCD</sub> increasing). The trigger threshold, V<sub>PZCD(falling)</sub>, is typically 0.25 V (V<sub>PCS/PZCD</sub> decreasing).

The PCS/PZCD pin is internally clamped to 5 V with a Zener diode and a  $2 k\Omega$  resistor. A resistor in series with the PCS/PZCD pin is required to limit the current into pin. The Zener diode also prevents the voltage from going below ground. Figure 34 shows typical ZCD waveforms.

During startup there are no ZCD transitions to set the PFC PWM Latch and generate a PDRV pulse. A watchdog timer,  $t_{PFC(off1)}$ , starts the drive pulses in the absence of ZCD transitions. Its duration is typically 200 µs. The timer is also useful if the line voltage transitions from low line to high line and while operating at light load because the amplitude of the ZCD signal may be too small to cross the ZCD arming threshold. The watchdog timer is reset at the beginning of a PFC drive pulse. It is disabled during a PFC hard overvoltage and feedback input short circuit condition.



**Figure 34. ZCD Winding Waveforms**

The watchdog timer duration increases to  $tp_{FC(off2)}$ , typically 1 ms, when a  $V_{PII,IM2}$  fault is detected.

# **PFC Frequency Clamp**

The PFC operating frequency naturally increases when the line voltage gets near to zero due to the reduced demagnetization time or when the PFC is operating at light loads. A maximum frequency clamp, f<sub>clamp(PFC)</sub>, limits the PFC frequency to improve efficiency and facilitate compliance with EMI requirements. The NCP1937 has options for PFC frequency clamp values of 131 kHz or 250 kHz.

The PDRV pulse is blanked until the frequency clamp timer expires. Once expired, the controller waits for the next ZCD transition to initiate PDRV. This ensures valley switching to reduce switching losses. A timeout timer,  $t_{P(tout)}$ , starts the next PDRV pulse in the absence of a ZCD transition. The timeout timer duration is typically 10 us. The timer is reset at every ZCD event. Figure 35 shows the block diagram of the PFC frequency clamp.



**Figure 35. PFC Frequency Clamp Schematic**

# **PFC Enable & Disable**

In some applications it is desired to disable the PFC at lighter loads to increase the overall system efficiency. The NCP1937 integrates a novel architecture that allows the user to program the PFC disable threshold based on the percentage of QR output power. The PFC enable circuitry is inactive until the QR flyback soft start period has ended. A voltage to current  $(V-I)$  converter generates a current proportional to VQFB. This current is pulse width modulated by the demagnetization time of the flyback controller to generate a current, I<sub>PONOFF</sub>, proportional to the output power. An external resistor,  $R_{PONOFF}$ , between the PONOFF and GND pins generate a voltage proportional to the output power. This resistor is used to scale the output power signal. A capacitor,  $C_{PONOFF}$ , in parallel with  $R_{PONOFF}$  is required to average the signal on this pin. A good compromise between voltage ripple and speed is achieved by setting the time constant of  $C_{\text{PONOFF}}$  and  $R_{\text{PONOFF}}$  to 160  $\mu$ s.

The PONOFF pin voltage,  $V_{PONOFF}$  is compared to an internal reference,  $V_{POFF}$  (typically 2 V) to disable the PFC stage. The PFC disable point is typically set between 25 and 50% or between 50 and 75% of the maximum system load. These setpoints provide the best system efficiency across low line and high line.

Once VPONOFF decreases below VPOFF, the PFC disable timer, t<sub>Pdisable</sub>, is enabled. The NCP1937 has options for 500 ms, 4 s, or 13 s PFC disable timer. The PFC stage is disabled once the timer expires. The PFC stage is enabled once  $V_{PONOFF}$  exceeds  $V_{POFF}$  by  $V_{PONHYS}$  for a period longer than the PFC enable filter, t<sub>Penable</sub>  $f_{\text{filter}}$ , typically 100 us. A shorter delay for the PFC enable threshold is used to reduce the bulk capacitor requirements during a step load response. Figure 36 shows the block diagram of the PFC disable circuit.



# **PFC Skip**

The PFC stage incorporates skip cycle operation at light loads to reduce input power. Skip operation disables the PFC stage if the PControl voltage decreases below the skip threshold. The skip threshold voltage is typically 25 mV  $(\Delta V_{PSKIP})$  above the PControl lower voltage clamp,  $V_{\text{clamp}(lower)}$ . The PFC stage is enabled once  $V_{\text{PControl}}$ increases above the skip threshold by the skip hysteresis, VPSKIP(HYS). PFC skip is disabled during any initial PFC startup and when the PFC is in a UVP. Skip operation will become active after the PFC has reached regulation.

# **PFC and Flyback Drivers**

The NCP1937 maximum supply voltage,  $V_{\text{CC}(MAX)}$ , is 30 V. Typical high voltage MOSFETs have a maximum gate voltage rating of 20 V. Both the PFC and flyback drivers incorporate an active voltage clamp to limit the gate voltage on the external MOSFETs. The PFC and flyback voltage clamps,  $V_{\text{PDRV(high)}}$  and  $V_{\text{ODRV(high)}}$ , are typically 12 V with a maximum limit of 14 V.

# **Auto Recovery**

The controller is disabled and enters "triple-hiccup" mode if  $V_{CC}$  drops below  $V_{CC(off)}$ . The controller will also enter "triple-hiccup" mode if an overload fault is detected on the non-latching version. A hiccup consists of  $V_{CC}$ falling down to  $V_{CC(off)}$  and charging up to  $V_{CC(on)}$ . The controller needs to complete 3 hiccups before restarting.

# **Temperature Shutdown**

An internal thermal shutdown circuit monitors the junction temperature of the IC. The controller is disabled if the junction temperature exceeds the thermal shutdown threshold,  $T_{\text{SHDN}}$ , typically 150°C. A continuous V<sub>CC</sub> hiccup is initiated after a thermal shutdown fault is detected. The controller restarts at the next  $V_{CC(on)}$  once the IC temperature drops below below T<sub>SHDN</sub> by the thermal shutdown hysteresis, T<sub>SHDN(HYS)</sub>, typically 40°C.

The thermal shutdown fault is also cleared if  $V_{CC}$  drops below  $V_{CC(reset)}$ , a brown–out fault is detected or if the line voltage is removed. A new power up sequences commences at the next  $V_{CC(0n)}$  once all the faults are removed.

# **PCB Layout Recommendations**

In any power converter, the PCB layout and routing require consideration to minimize noise generation and ensure stable operation. As a combo device, the NCP1937 controls two variable switching frequency converters that operate independently of each other and can therefore switch asynchronously. A turn-on or turn-off event of one converter can occur at any point in the other converter's switching cycle possibly disrupting its operation. It is

therefore necessary to pay particular attention to the current paths and grounding patterns to avoid interactions between the two converters.

Before laying out a PCB for the NCP1937 it is recommended to identify and annotate the various grounds as shown in Figure 37. Table 5 below includes a description of the different grounds. The grounds are divided into power grounds, denoted as PGNDx, and analog or signal grounds, denoted as AGNDx.



**Figure 37. Typical Application with Annotated Grounds**

# **Table 5. DESCRIPTION OF ANNOTATED GROUND NODES IN NCP1937 APPLICATION**



For the NCP1937 the following routing requirements are recommended for the primary side power grounds:

- The current path from PGND3 to PGND4 and the current path from PGND4 to PGND5 are isolated to the greatest extent possible to provide separate paths for the switching currents of the PFC and flyback converter. This will avoid the switching currents and the gate drive currents from the two converters overlapping
- Path between PGND6 and PGND1 is key for improved surge performance. It is necessary to use a separate, isolated trace to connect PGND6 back to PGND1. Make this trace as wide as possible.
- The connection between PGND4 and PGND5 should be as short as possible with as wide of a trace as possible.
- PGND4 will be the center point of a star connection for the analog signal grounds. The trace connection between PGND4 and AGND should be as short and wide as possible.
- The path between PGND1 and PGND2 and PGND3 can be sequential paths, i.e., it is not necessary to isolate these paths.

Routing requirements for the primary side analog grounds:

- AGND is the NCP1937 IC ground and will be the center point of the analog star configuration. The three other analog grounds should intersect at this point. The trace between AGND and PGND4 (bulk capacitor ground) should be as short and wide as possible.
- AGND3 which originates from the PFC choke auxiliary winding should have its own isolated trace back to AGND. To the greatest extent possible AGND1 & AGND3 should not overlap except for their intersection point at the AGND star.
- AGND2 should its own trace back to the AGND star intersection point and try to avoid overlap with the other analog grounds.
- Star ground connections are well known in the industry and a good practice for optimal layouts. Figure 38 is an example star grounding configuration for the primary grounds



# **Figure 38. Example Star Ground Configuration for NCP1937**

The above recommendations are meant to serve as a general guideline for most applications. If the above recommendations are not followed, it is possible that the switching events from one converter can interrupt operation of the other converter. One particular sensitivity that may occur is that the PFC switching and gate drive currents can interfere with QR current sense signal resulting in erratic drive pulses. The QR current sense signal is particularly critical for stable operation of the QR and RC filtering decoupled to the appropriate ground should be employed. In summary:

- Layout is a critical consideration for power converter operation. This is especially true with a combination controller operating two power converters asynchronously
- Follow the suggested grounding recommendation outlined above. These recommendations are intended to mitigate noise from one converter coupling onto the sensitive control signals of the other converter
- An RC filter with a time constant of  $\geq 100$  ns should be placed close to the QCS pin of the IC, with the capacitor decoupled to AGND1 as shown above
- If any erratic drive operation of the OR is observed, it is recommended to increase the time constant of the RC filter. Time constants up to  $250 - 300$  ns are reasonable







onsemi, ONSOMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. **onsemi** owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property.<br>A listing of **onsemi**'s product/pate of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products<br>and applications using **onsemi** or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates,<br>and distributors harmless against associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal<br>Opportunity/Affirmative Action Employer. Thi

#### **PUBLICATION ORDERING INFORMATION**

#### **LITERATURE FULFILLMENT**:

#### **TECHNICAL SUPPORT**

**onsemi Website:** www.onsemi.com

**Email Requests to:** orderlit@onsemi.com

**North American Technical Support:** Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

**Europe, Middle East and Africa Technical Support:** Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative