## **Power MOSFET** 2 A, 50 V, N-Channel SO-8, Dual

These miniature surface mount MOSFETs feature ultra low  $R_{DS(on)}$ and true logic level performance. They are capable of withstanding high energy in the avalanche and commutation modes and the drain-to-source diode has a low reverse recovery time. These devices are designed for use in low voltage, high speed switching applications where power efficiency is important. Typical applications are dc-dc converters, and power management in portable and battery powered products such as computers, printers, cellular and cordless phones. They can also be used for low voltage motor controls in mass storage products such as disk drives and tape drives. The avalanche energy is specified to eliminate the guesswork in designs where inductive loads are switched and offer additional safety margin against unexpected voltage transients.

#### Features

- Ultra Low R<sub>DS(on)</sub> Provides Higher Efficiency and Extends Battery Life
- Logic Level Gate Drive Can Be Driven by Logic ICs
- Miniature SO-8 Surface Mount Package Saves Board Space
- Diode Is Characterized for Use In Bridge Circuits
- Diode Exhibits High Speed
- Avalanche Energy Specified
- Mounting Information for SO-8 Package Provided
- I<sub>DSS</sub> Specified at Elevated Temperature
- This is a Pb–Free Device
- MVDF Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable

#### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                                                                                                                   | Symbol                            | Value      | Unit      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------|-----------|
| Drain-to-Source Voltage                                                                                                                                  | V <sub>DS</sub>                   | 50         | V         |
| Gate-to-Source Voltage - Continuous                                                                                                                      | V <sub>GS</sub>                   | ± 20       | V         |
| Drain Current – Continuous<br>– Pulsed                                                                                                                   | I <sub>D</sub><br>I <sub>DM</sub> | 2.0<br>10  | A         |
| Single Pulse Drain-to-Source Avalanche Energy – Starting $T_J = 25^{\circ}C$<br>(V <sub>DD</sub> = 25 V, V <sub>GS</sub> = 10 V, I <sub>L</sub> = 2 Apk) | E <sub>AS</sub>                   | 300        | mJ        |
| Operating and Storage Temperature Range                                                                                                                  | T <sub>J</sub> , T <sub>stg</sub> | -55 to 150 | °C        |
| Total Power Dissipation @ T <sub>A</sub> = 25°C                                                                                                          | PD                                | 2.0        | W         |
| Thermal Resistance, Junction-to-Ambient (Note 1)                                                                                                         | $R_{\thetaJA}$                    | 62.5       | °C/W      |
| Maximum Temperature for Soldering,<br>Time in Solder Bath                                                                                                | ΤL                                | 260<br>10  | °C<br>Sec |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Mounted on 2" square FR4 board (1" sq. 2 oz. Cu 0.06" thick single sided) with one die operating, 10 sec. max.



### **ON Semiconductor®**

http://onsemi.com

## 2 AMPERE, 50 VOLTS $R_{DS(on)} = 300 \text{ m}\Omega$



#### MARKING DIAGRAM





#### **PIN ASSIGNMENT**



#### **ORDERING INFORMATION**

| Device       | Package           | Shipping <sup>†</sup> |
|--------------|-------------------|-----------------------|
| MMDF1N05ER2G | SO-8<br>(Pb-Free) | 2,500/Tape & Reel     |
| MVDF1N05ER2G | SO-8<br>(Pb-Free) | 2,500/Tape & Reel     |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25°C unless otherwise noted)

| Cha                                                                                                                                                                                                                                          | Symbol                                                                          | Min                                        | Тур | Max  | Unit         |      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------|-----|------|--------------|------|
| OFF CHARACTERISTICS                                                                                                                                                                                                                          |                                                                                 |                                            |     | •    |              |      |
| Drain–to–Source Breakdown Voltage ( $V_{GS}$ = 0, I <sub>D</sub> = 250 $\mu$ A)                                                                                                                                                              |                                                                                 | V <sub>(BR)DSS</sub>                       | 50  | -    | -            | Vdc  |
| Zero Gate Voltage Drain Current $(V_{DS} = 50 \text{ V}, V_{GS} = 0)$                                                                                                                                                                        |                                                                                 | I <sub>DSS</sub>                           | -   | -    | 2            | μAdc |
| Gate-Body Leakage Current $(V_{GS} = 20 \text{ Vdc}, V_{DS} = 0)$                                                                                                                                                                            | I <sub>GSS</sub>                                                                | -                                          | -   | 100  | nAdc         |      |
| ON CHARACTERISTICS (Note 2)                                                                                                                                                                                                                  |                                                                                 |                                            |     | •    |              |      |
| Gate Threshold Voltage ( $V_{DS} = V_{G}$                                                                                                                                                                                                    | V <sub>GS(th)</sub>                                                             | 1.0                                        | -   | 3.0  | Vdc          |      |
| $ \begin{array}{l} \text{Drain-to-Source On-Resistance} \\ (\text{V}_{\text{GS}} = 10 \text{ Vdc}, \text{ I}_{\text{D}} = 1.5 \text{ Adc}) \\ (\text{V}_{\text{GS}} = 4.5 \text{ Vdc}, \text{ I}_{\text{D}} = 0.6 \text{ Adc}) \end{array} $ |                                                                                 | R <sub>DS(on)</sub><br>R <sub>DS(on)</sub> |     |      | 0.30<br>0.50 | Ω    |
| Forward Transconductance ( $V_{DS}$ = 15 V, $I_{D}$ = 1.5 A)                                                                                                                                                                                 |                                                                                 | 9FS                                        | -   | 1.5  | _            | mhos |
| DYNAMIC CHARACTERISTICS                                                                                                                                                                                                                      |                                                                                 |                                            |     | •    |              |      |
| Input Capacitance                                                                                                                                                                                                                            | (V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0,<br>f = 1.0 MHz)                   | C <sub>iss</sub>                           | -   | 330  | -            | pF   |
| Output Capacitance                                                                                                                                                                                                                           |                                                                                 | C <sub>oss</sub>                           | -   | 160  | -            |      |
| Reverse Transfer Capacitance                                                                                                                                                                                                                 | · · · · · · · · · · · · · · · · · · ·                                           | C <sub>rss</sub>                           | -   | 50   | -            |      |
| SWITCHING CHARACTERISTICS                                                                                                                                                                                                                    | (Note 3)                                                                        |                                            |     |      |              |      |
| Turn-On Delay Time                                                                                                                                                                                                                           |                                                                                 | t <sub>d(on)</sub>                         | -   | -    | 20           | ns   |
| Rise Time                                                                                                                                                                                                                                    | (V <sub>DD</sub> = 10 V, I <sub>D</sub> = 1.5 A, R <sub>L</sub> = 10 $\Omega$ , | tr                                         | -   | -    | 30           |      |
| Turn-Off Delay Time                                                                                                                                                                                                                          | $V_{G}$ = 10 V, $R_{G}$ = 50 $\Omega$ )                                         | t <sub>d(off)</sub>                        | -   | -    | 40           |      |
| Fall Time                                                                                                                                                                                                                                    |                                                                                 | t <sub>f</sub>                             | -   | -    | 25           |      |
| Total Gate Charge                                                                                                                                                                                                                            | (V <sub>DS</sub> = 10 V, I <sub>D</sub> = 1.5 A,<br>V <sub>GS</sub> = 10 V)     | Qg                                         | -   | 12.5 | -            | nC   |
| Gate-Source Charge                                                                                                                                                                                                                           |                                                                                 | Q <sub>gs</sub>                            | -   | 1.9  | -            | 1    |
| Gate-Drain Charge                                                                                                                                                                                                                            |                                                                                 | Q <sub>gd</sub>                            | -   | 3.0  | -            | 1    |
| SOURCE-DRAIN DIODE CHARAC                                                                                                                                                                                                                    | TERISTICS (T <sub>C</sub> = 25°C)                                               |                                            | •   |      | •            | •    |
| Forward Voltage (Note 2)                                                                                                                                                                                                                     | (I <sub>S</sub> = 1.5 A, V <sub>GS</sub> = 0 V)                                 | V <sub>SD</sub>                            | -   | -    | 1.6          | V    |
| Reverse Recovery Time                                                                                                                                                                                                                        | $(dI_S/dt = 100 \text{ A}/\mu\text{s})$                                         | t <sub>rr</sub>                            | -   | 45   | -            | ns   |
|                                                                                                                                                                                                                                              |                                                                                 |                                            |     |      |              |      |

Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2.0%.
Switching characteristics are independent of operating junction temperature.

## **TYPICAL ELECTRICAL CHARACTERISTICS**





Figure 7. Capacitance Variation

#### SAFE OPERATING AREA INFORMATION

#### Forward Biased Safe Operating Area

The FBSOA curves define the maximum drain-to-source voltage and drain current that a device can safely handle when it is forward biased, or when it is on, or being turned on. Because these curves include the limitations of simultaneous high voltage and high current, up to the rating of the device, they are especially useful to designers of linear systems. The curves are based on a case temperature of 25°C and a maximum junction temperature of 150°C. Limitations for repetitive pulses at various case temperatures can be determined by using the thermal response curves. ON Semiconductor Application Note, AN569, "Transient Thermal Resistance – General Data and Its Use" provides detailed instructions.



Figure 8. Gate Charge versus Gate-To-Source Voltage



Figure 9. Maximum Rated Forward Biased Safe Operating Area



Figure 10. Thermal Response

# onsemí



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 1 OF 2 |  |  |
| onsemi and ONSEMi. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. |             |                                                                                                                                                                                     |             |  |  |

#### SOIC-8 NB CASE 751-07 **ISSUE AK**

STYLE 1: PIN 1. EMITTER COLLECTOR 2. 3. COLLECTOR 4. EMITTER 5. EMITTER BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. DRAIN 8. STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT IOUT 6. IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: GROUND PIN 1. BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6 BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3 P-SOURCE P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE ANODE 2. SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. CATHODE 8. STYLE 22 PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 COMMON ANODE/GND 5. 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4 SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5.

6.

7.

8 GATE 1

SOURCE 1/DRAIN 2

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. DRAIN, #2 4. GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. З. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 MIRROR 1 8. STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. 8. LINE 1 OUT STYLE 27: PIN 1. ILIMIT OVI O 2 UVLO З. 4. INPUT+ 5. 6. SOURCE SOURCE SOURCE 7. 8 DRAIN

#### DATE 16 FEB 2011

STYLE 4: PIN 1. 2. ANODE ANODE ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 З. BASE #2 COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. GATE 4. 5. DRAIN 6 DRAIN DRAIN 7. 8. DRAIN STYLE 16 EMITTER, DIE #1 PIN 1. 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE EMITTER 2. 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE 6. CATHODE COLLECTOR/ANODE 7. 8. COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK 8 VIN

| DOCUMENT NUMBER: | 98ASB42564B Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|
| DESCRIPTION:     | SOIC-8 NB                                                                                                                                                                                       |  | PAGE 2 OF 2 |  |  |
|                  |                                                                                                                                                                                                 |  |             |  |  |

onsem and of isor in are trademarks or semiconductor compension instructions, the do onsem or its subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced stat purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

7.

8

COLLECTOR, #1

COLLECTOR, #1

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative