

# MC34119

# Low Power Audio Amplifier

The MC34119 is a low power audio amplifier intergrated circuit intended (Primarily) for telephone applications, such as in speakerphones. It provides differential speaker outputs to maximize output swing at low supply voltages (2.0 V minimum). Coupling capacitors to the speaker are not required. Open loop gain is 80 dB, and the closed loop gain is set with two external resistors. A Chip Disable pin permits powering down and/or muting the input signal. The MC34119 is available in standard 8-pin DIP, SOIC package, and TSSOP package.

• Wide Operating Supply Voltage Range (2.0 V to 16V), Allows Telephone

Line Powered Applications

- Low Quiescent Supply Current (2.7 mA Typ) for Battery Powered Applications
- Chip Disable Input to Power Down the IC
- Low Power-Down Quiescent Current (65µA Typ)
- Drives a Wide Range of Speaker Loads (8.0Ω and Up)
- Output Power Exceeds 250 mW with 32Ω Speaker
- Low Total Harmonic Distortion (0.5% Typ)
- Gain Adjustable from <0 dB to >46 dB for Voice Band
- Requires Few External Components

# MAXIMUM RATINGS

| Rating                                                                                  | Value                                                      | Unit |
|-----------------------------------------------------------------------------------------|------------------------------------------------------------|------|
| Supply Voltage                                                                          | -1.0 to +18                                                | Vdc  |
| Maximum Output Current at V01, V02                                                      | ±250                                                       | mA   |
| Maximum Voltage @ Vin, FC1,VC2,CD<br>Applied Output Voltage to V01,V02 when<br>disabled | -1.0 , V <sub>CC</sub> +1.0<br>-1.0 , V <sub>CC</sub> +1.0 | Vdc  |
| Junction Temperature                                                                    | -55,+140                                                   |      |

NOTE: ESD data available upon request.

## **Block Diagram and Simplified Application**





P SUFFIX PLASTIC PACKAGE CASE 626



D SUFFIX PLASTIC PACKAGE CASE 751 (SO-8)



DTB SUFFIX PLASTIC PACKAGE CASE 948J (TSSOP)

# **PIN CONNECTIONS**



## ORDERING INFORMATION

| Device     | Operating<br>Temperature Range    | Package     |
|------------|-----------------------------------|-------------|
| MC34119P   | <b>T<sub>A</sub>=-20</b> ° to +70 | Plastic DIP |
| MC34119D   |                                   | SO-8        |
| MC34119DTB |                                   | TSSOP       |



# **RECOMMENDED OPERATING CONDITIONS**

| Characteristics                       | Symbol          | Min  | Мах             | Unit |
|---------------------------------------|-----------------|------|-----------------|------|
| Supply Voltage                        | V <sub>CC</sub> | +2.0 | +16             | Vdc  |
| Voltage @ CD (Pin1)                   | V <sub>CD</sub> | 0    | V <sub>CC</sub> | Vdc  |
| Load Impedance                        | $R_L$           | 8.0  | _               | Ω    |
| Peak Load Current                     | ١L              | —    | ±200            | mA   |
| Differential Gain (5.0 kHz Bandwidth) | AVD             | 0    | 46              | dB   |
| Ambient Temperature                   | T <sub>A</sub>  | -20  | +70             |      |

# **ELECTRICAL CHARACTERISTICS** ( $T_A = 25$ , unless otherwise noted.)

| Characteristics                                                                         | Symbol             | Min    | Тур                                   | Max   | Unit    |
|-----------------------------------------------------------------------------------------|--------------------|--------|---------------------------------------|-------|---------|
| Amplifiers (AC CHARACTERISTICS)                                                         | Symbol             | IVIIII | тур                                   | IVIAA | Unit    |
| AC Input Resistance (@ V <sub>In</sub> )                                                | r <sub>i</sub>     | _      | >30                                   |       | MΩ      |
| Open Loop Gain (Amplifier #1, f<100Hz)                                                  | AVOL1              | 80     |                                       |       | dB      |
| Closed Loop Gain (Amplifier #2, $V_{CC}$ =6.0V, f=1.0kHz, R <sub>L</sub> =32 $\Omega$ ) | AVOLT<br>AV2       | -0.35  | 0                                     | +0.35 | dB      |
| Gain Bandwidth Product                                                                  | GBW                | -0.00  | 1.5                                   |       | MHz     |
| Output Power,                                                                           | ODW                |        | 1.5                                   |       | mW      |
| $V_{CC} = 3.0V, R_L = 16\Omega, THD \le 10\%$                                           | P <sub>Out3</sub>  | 55     |                                       | _     | 11100   |
| $V_{CC} = 6.0V, R_L = 32\Omega, THD \le 10\%$                                           | P <sub>Out6</sub>  | 250    |                                       |       |         |
| $V_{CC} = 12V, R_L = 100\Omega, THD \le 10\%$                                           | P <sub>Out12</sub> | 400    |                                       |       |         |
| Total Harmonic Distortion (f=1.0kHz)                                                    | THD                | 400    |                                       |       | %       |
| $(V_{CC} = 6.0V, R_L = 32\Omega, P_{Out} = 125 mW)$                                     |                    |        | 0.5                                   | 1.0   | 70      |
| $(V_{CC} \ge 3.0V, R_L = 8.0\Omega, P_{Out} = 20mW)$                                    |                    |        | 0.5                                   | 1.0   |         |
| $(V_{CC} \ge 3.0, R_L = 3.02, P_{OUt} = 200 W)$                                         |                    | _      | 0.6                                   | _     |         |
| Power Supply Rejection ( $V_{CC} = 6.0V$ , $\Delta V_{CC}=3.0V$ )                       | PSRR               |        | 0.0                                   |       | dB      |
| (C1=∞,C2=0.01µF)                                                                        | FORK               | 50     |                                       |       | uВ      |
| $(C1=0.1\mu F, C2=0.f=1.0 kHz)$                                                         |                    | 50     | 12                                    | —     |         |
| $(C1=0.1\mu F, C2=0.1 = 1.0 \text{ kHz})$<br>(C1=0.1µF, C2=5.0µF, f=1.0 \text{ kHz})    |                    | _      | 52                                    | _     |         |
| Differential Muting (VCC =6.0V, 1.0kHz≤f ≤20kHz, CD = 2.0 V)                            | GMT                |        | >70                                   |       | dB      |
| AMPLIFIERS (DC CHARACTERISTICS)                                                         | GIVIT              |        | >70                                   | —     | uБ      |
|                                                                                         | Maria              | 1.0    | 1.15                                  | 1.25  | Vdc     |
| Output DC Level @ $V_{01}$ , $V_{02}$ , $V_{CC}$ =3.0V, $R_L$ =16( $R_f$ =75k)          | V <sub>O(3)</sub>  |        |                                       | 1.25  | vac     |
| $V_{CC} = 6.0V$                                                                         | V <sub>O(6)</sub>  | —      | 2.65                                  | _     |         |
| V <sub>CC</sub> = 12V                                                                   | V <sub>O(12)</sub> |        | 5.65                                  | —     | ) ( d a |
|                                                                                         | Maria              |        | V = 10                                |       | Vdc     |
| High ( $I_{out} = -75mA, 2.0V \le V_{CC} \le 16V$ )                                     | VOH                | _      | V <sub>CC</sub> -1.0                  | _     |         |
| Low $(I_{out} = 75 \text{mA}, 2.0 \text{V} \leq \text{V}_{CC} \leq 16 \text{V})$        | VOL                |        | 0.16                                  | _     |         |
| Output DC Offset Voltage ( $V_{01}$ — $V_{02}$ )                                        | $\Delta V_{O}$     | 00     | 0                                     | . 00  | mV      |
| $(V_{CC} = 6.0V, R_{f} = 75k\Omega, R_{L} = 32\Omega)$                                  | · · ·              | -30    | 0                                     | +30   |         |
| Input Bias Current @ Vin (V <sub>CC</sub> = 6.0V)                                       | I <sub>IB</sub>    |        | -100                                  | -200  | nA      |
| Equivalent Resistance                                                                   |                    |        |                                       |       | kΩ      |
| @FC1 ( $V_{CC} = 6.0V$ )                                                                | R <sub>FC1</sub>   | 100    | 150                                   | 220   |         |
| $@FC2 (V_{CC} = 6.0V)$                                                                  | R <sub>FC2</sub>   | 18     | 25                                    | 40    |         |
| CHIP DISABLE (Pin 1)                                                                    |                    |        | · · · · · · · · · · · · · · · · · · · |       | 1       |
| Input Voltage                                                                           |                    |        |                                       |       | Vdc     |
| Low                                                                                     | VIL                | —      | —                                     | 0.8   |         |
| High                                                                                    | VIH                | 2.0    | —                                     | —     |         |
| Input Resistance (V <sub>CC</sub> = V <sub>CD</sub> = 16V)                              | R <sub>CD</sub>    | 50     | 90                                    | 175   | kΩ      |
| POWER SUPPLY                                                                            |                    |        | <u>.</u>                              |       |         |
| Power Supply Current                                                                    |                    |        |                                       |       |         |
| (V <sub>CC</sub> =3.0V, R <sub>L</sub> =∞,CD=0.8V)                                      | ICC3               | —      | 2.7                                   | 4.0   | mA      |
| (V <sub>CC</sub> =16V, R <sub>L</sub> =∞,CD=0.8V)                                       | ICC16              | —      | 3.3                                   | 5.0   | mA      |
| (V <sub>CC</sub> =3.0V, R <sub>L</sub> =∞,CD=2.0V)                                      | ICCD               |        | 65                                    | 100   | μA      |

**NOTE:** Currents into a pin are positive, currents out of a pin are negative.



# **PIN FUNCTION DESCRIPTION**

| Symbol          | Pin | Description                                                                                                                                                                                                                                                                |
|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CD              | 1   | Chip Disable — Digital input. A Logic "0" (<0.8 V) sets normal operation. A logic "1" ( $\geq$ 2.0V) sets the power down mode. Input impedance is nominally 90k $\Omega$ .                                                                                                 |
| F <sub>C2</sub> | 2   | A capacitor at this pin increases power supply rejection, and affects turn-on time. This pin can be left open if the capacitor at FC1 is sufficient.                                                                                                                       |
| F <sub>C1</sub> | 3   | Analog ground for the amplifiers. A 1.0µF capacitor at this pin (with a 5.0 µF capacitor at Pin 2) provides (typically) 52 dB of power supply rejection. Turn-on time of the circuit is affected by the capacitor on this pin. This pin can be used as an alternate input. |
| V <sub>in</sub> | 4   | Amplifier input. The input capacitor and resistor set low frequency rolloff and input impedance. The feedback resistor is connected to this pin and $V_{01}$ .                                                                                                             |
| V <sub>01</sub> | 5   | Amplifier Output #1. The dc level is $\approx (V_{CC} - 0.7V)/2$                                                                                                                                                                                                           |
| V <sub>CC</sub> | 6   | DC supply voltage (+2.0V to +16V) is applied to this pin.                                                                                                                                                                                                                  |
| GND             | 7   | Ground pin for the entire circuit.                                                                                                                                                                                                                                         |
| V <sub>02</sub> | 8   | Amplifier Output #2. This signal is equal in amplitude, but 180° out –of –phase with that at V <sub>01</sub> .                                                                                                                                                             |

# TYPICAL TEMPERATURE PERFORMANCE (-20 <T<sub>A</sub> < +70 )

| Function                                                                        | Typical Change  | Units |
|---------------------------------------------------------------------------------|-----------------|-------|
| I difetion                                                                      | Typical Onlange | Onita |
| Input Bias Current (@ V <sub>in</sub> )                                         | ±40             | pA/   |
| Total Harmonic Distortion                                                       | +0.003          | %/    |
| (V <sub>CC</sub> =6.0V, R <sub>L</sub> =32Ω, P <sub>out</sub> =125mW, f=1.0kHz) |                 |       |
| Power Supply Current                                                            |                 | μA/   |
| (V <sub>CC</sub> =3.0V, R <sub>L</sub> =∞,CD =0V)                               | -2.5            |       |
| (V <sub>CC</sub> =3.0V, R <sub>L</sub> =∞,CD =2.0V)                             | -0.03           |       |



## **DESIGN GUIDELINES**

General

The MC34119 is a low power audio amplifier capable of low voltage operation ( $V_{CC}$  =2.0 V minimum) such as that encountered in line-powered speakerphones. The circuit provides a differential output ( $V_{01}$ - $V_{02}$ ) to the speaker to maximize the available voltage swing at low voltages. The differential gain is set by two external resistors. Pins FC1 and FC2 allow controlling the amount of power supply and noise rejection, as well as providing alternate inputs to the amplifiers. The CD pin permits powering down the IC for muting purposes and to conserve power.

#### Amplifiers

Referring to the block diagram, the internal configuration consists of two indentical operational amplifiers. Amplifier #1 has an open loop gain of  $\geq$ 80 dB (at f $\leq$ 100 Hz), and the closed loop gain is set by external resistor R f and R i. The amplifier is unity gain stable, and has a unity gain frequency of approximately 1.5MHz. In order to adequately cover the telephone voice band (300 Hz to 3400 Hz), a maximum closed loop gain of 46 is recommended. Amplifier #2 is internally set to a gain of -1.0(0 dB).

The outputs of both amplifiers are capable of sourcing and sinking a peak current of 200mA. The outputs can typically swing to within  $\approx$ 0.4V above ground, and to within  $\approx$ 1.3V below V<sub>CC</sub>, at the maximum current. See Figures 18 and 19 for V<sub>OH</sub> and V<sub>OL</sub> curves.

The output dc offset voltage (V<sub>01</sub>-V<sub>02</sub>) is primarily a function of the feedback resistor (Rf), and secondarily due to the amplifiers' input offset voltages. The input offset voltage of the two amplifiers will generally be similar for a particular IC, and therefore nealy cancel each other at the outputs. Amplifier #1's bias current, however, flows out of V<sub>in</sub> (Pin 4) and through Rf, forcing V<sub>01</sub> to shift negative by an amount equal to [Rf x I<sub>IB</sub>]. V<sub>02</sub> is shifted positive an equal amount. The output offset voltage, specified in the Electrical Characteristics, is measured with the feedback resistor shown in the Typical Application Circuit, and therefore takes into account the bias current as well as internal offset voltages of the amplifiers. The bias current is constant with respect to V<sub>CC</sub>.

#### FC1 and FC2

Power supply rejection is provided by the capacitors (C1 and C2 in the Typical Application Circuit) at FC1 and FC2. C2 is somewhat dominant at low frequencies, while C1 is dominant at high frequencies, as shown in the graphs of Figures 4 to 7. The required values of C1 and C2 depend on the conditions of each application. A line powered speakerphone, for example, will require more filtering than a circuit powered by a well regulated power supply. The amount of rejection is a function of the capacitors, and the equivalent impedance looking into FC1 and FC2 (listed in the Electrical Characteristics as  $R_{FC1}$  and  $R_{FC2}$ ).

In addition to providing filtering, C1 and C2 also affect the turn-on time of the circuit at power-up, since the two capacitors must charge up through the internal 50k and 125k $\Omega$  resistors. The graph of Figure 1 indicates the turn-on time upon application of V<sub>CC</sub> of +6.0V. The turn-on time is ≈60% longer for V<sub>CC</sub> =3.0V, and ≈20% less for V<sub>CC</sub> =9.0V. Turn-off time is <10

 $\mu$ s upon removal of V<sub>CC</sub>.

Figure 1. Turn-on Time versus C1, C2 at Power-On



## C2, CAPACITANCE (µF)

#### Chip Disable

The Chip Disable (Pin 1) can be used to power down the IC to conserve power, or for muting, or both. When at a Logic "0" (0V to 0.8V), the MC34119 is enabled for normal operation. When Pin 1 is at a Logic "1" (2.0V to  $V_{CC}$  V), the IC is disabled. If Pin 1 is open, that is equivalent to a Logic "0", although good design practice dictates that an input should never be left open. Input impedance at pin 1 is a nominal 90 k $\Omega$ . The power supply current (when disabled) is shown in Figure 15.

Muting, defined as the change in differential gain from normal operation to muted operation, is in excess of 70dB. The turn-off time of the audio output, from the application of the CD signal, is<2.0 $\mu$ s, and turn on-time is 12ms-15ms. Both times are independent of C1,C2, and V<sub>CC</sub>.

When the MC34119 is disabled, the voltages at FC1 and FC2 do not change as they are powered from  $V_{CC}$ . The outputs,  $V_{01}$  and  $V_{02}$ , change to a high impedance condition, removing the signal from the speaker. If signals from other sources are to be applied to the outputs (While disabled), they must be within the range of  $V_{CC}$  and Ground.

#### **Power Dissipation**

Figures 8 to 10 indicate the device dissipation (within the IC) for various combinations of  $V_{CC}$ ,  $R_L$ , and load power. The maximum power which can safely be dissipated within the MC34119 is found from the following equation:

## $P_D=(140 - T_A)/\Theta_{JA}$

Where  $T_A$  is the ambient temperature; and  $\Theta_{JA}$  is the package thermal resistance (100 /W for the standard DIP package, and 180 /W for the surface mount package.)

The power dissipated within the MC34119, in a given application, is found from the following equation:

 $P_{D}=(V_{CC} \times I_{CC}) + (I_{RMS} \times V_{CC}) - (R_{L} \times I_{RMS}^{2})$ 

Where  $I_{CC}$  is obtained from Figure 15; and  $I_{RMS}$  is the RMS current at the load; and  $R_L$  is the load resistance.

Figures 8 to 10, along with Figure 11 to 13 (distortion curves), and a peak working load current of ±200mA,define the operating range for the MC34119. The operating range is further defined in terms of allowable load power in Figure 14 for loads of  $8.0\Omega,16\Omega$  and  $32\Omega$ . The left (ascending) portion of each of the three curves is defined by the power level at which 10%



distortion occurs. The center flat portion of each curve is define by the maximum output current capability of the MC34119. The right (descending) portion of each curve is defined by the maximum internal power dissipation of the IC at 25 . At higher ambient temperatures, the maximum load power must be reduced according to the above equations. Operating the device beyond the current and junction temperature limits will degrade long term reliability.

## Layout Considerations

Normally a snubber is not needed at the output of the MC34119, unlike many other audio amplifiers. However, the PC board layout, stray capacitances, and the manner in which the speaker wires are configured, may dictate otherwise. Generally, the speaker wires should be twisted tightly, and not more than a few inches in length.



## Figure 2. Amplifier #1 Open Loop Gain and Phase

Figure 2. Differential Gain versus Frequency





 $(C2 = 10 \mu F)$ 60  $C1 \geq 1.0 \ \mu F$ PSRR, POWER SUPPLY REJECTION (dB) 50 C1 = 0.1 µF 40 30 C1 = 0 20 10 0 10 k 20 k 200 1.0 k f,FREQUENCY(Hz)

Figure 4. Power Supply Rejection versus Frequency









Figure 5. Power Supply Rejection versus Frequency  $(C2 = 5.0 \mu F)$ 









Figure 9. Device Dissipation,16  $\Omega$  Load







# Figure 12. Distortion versus Power (f=3.0 kHz, AVD = 34 dB)



P<sub>Out</sub>, OUTPUT POWER (mW)







Pout, OUTPUT POWER (mW)







Figure 15. Power Supply Current





Figure 16. Small Signal Response



Figure 18. V<sub>CC</sub> –V<sub>OH</sub> @ V<sub>01</sub>, V<sub>02</sub> versus Load Current



I<sub>LOADt</sub>,LOAD CURRENT (mA)



Figure 20. Input Characteristics @ CD (Pin 1)

Figure 17. Large Signal Response



20µs/DIV

Figure 19. VOL @ V01, V02 versus Load Current











Figure 22. Audio Amplifier with Bass Suppression



Figure 24. Audio Amplifier with Bandpass



Figure 23. Frequency Response of Figure 22





## Figure 26. Split Supply Operation





## P SUFFIX PLASTIC PACKAGE CASE 626-05 ISSUE K



NOTES:

- 1. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
- PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CORNERS).
   DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982.

|     | MILLIMETERS |             | INCHES    |             |
|-----|-------------|-------------|-----------|-------------|
| DIM | MIN         | MAX         | MIN       | MAX         |
| Α   | 9.40        | 10.16       | 0.370     | 0.400       |
| В   | 6.10        | 6.60        | 0.240     | 0.260       |
| С   | 3.94        | 4.45        | 0.155     | 0.175       |
| D   | 0.38        | 0.51        | 0.015     | 0.020       |
| F   | 1.02        | 1.78        | 0.040     | 0.070       |
| G   | 2.54 BSC    |             | 0.100 BSC |             |
| Н   | 0.76        | 1.27        | 0.030     | 0.050       |
| J   | 0.20        | 0.30        | 0.008     | 0.012       |
| Κ   | 2.92        | 3.43        | 0.115     | 0.135       |
| L   | 7.62 BSC    |             | 0.300 BSC |             |
| М   |             | 10 <b>°</b> |           | 10 <b>°</b> |
| N   | 0.76        | 1.01        | 0.030     | 0.040       |

P SUFFIX PLASTIC PACKAGE CASE751-05 (SO-8) ISSUE K



NOTES:

- DIMENSIONS A AND B ARE DATUMS AND T IS A DATUM SURFACE.
- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- DIMENSIONS ARE IN MILLIMETER.
  DIMENSION A AND B DO NOTINCLUDE MOLD
- PROTRUSION. 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- 6. DIMENSION D DOES NOTINGLUDE MOLD PROTRUSION, ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 4.80        | 5.00 |  |
| В   | 3.80        | 4.00 |  |
| С   | 1.35        | 1.75 |  |
| D   | 0.35        | 0.49 |  |
| F   | 0.40        | 1.25 |  |
| G   | 1.27 BSC    |      |  |
| J   | 0.18        | 0.25 |  |
| Κ   | 0.10        | 0.25 |  |
| М   | 00          | 70   |  |
| Ρ   | 5.80        | 6.20 |  |
| R   | 0.25        | 0.50 |  |



#### **OUTLINE DIMENSIONS**

DTB SUFFIX PLASTIC PACKAGE CASE 948J-01 (TSSOP) ISSUE O



NOTES:

- 1. DIMENSIONINGS AND TOLERANCING PER ANSI Y14.5M,1982.
- 2. CONTROLLING DIMENSION: MILLIMETER.
- 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSTIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PERSIDE.
- 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
- 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
- 7 DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W-.