

# LM3263 High-Current Step-Down DC-DC Converter with MIPI® RF Front-End Control Interface for RF Power Amplifiers

Check for Samples: LM3263

#### **FEATURES**

- MIPI<sup>®</sup> RFFE Digital Control Interface
- High-Efficiency PFM and PWM Modes with Internal Seamless Transition
- Operates from a Single Li-Ion Cell: 2.7V to 5.5V
- Dynamically Adjustable Output Voltage: 0.4V to 3.6V (typ.) in PFM and PWM Modes
- 2.5A Maximum Load Current in PWM Mode
- 2.7 MHz (typ.) Switching Frequency
- ACB (reduces inductor requirements and size)
- Internal Compensation
- Current and Thermal Overload Protection
- 16-bump DSBGA Package
- Very small Solution Size: approx. 9.8 mm<sup>2</sup>

#### **APPLICATIONS**

- Smartphones
- RF PC Cards
- Tablets, eBook Readers
- Handheld Radios
- Battery-Powered RF Devices

#### DESCRIPTION

The LM3263 is a DC-DC converter optimized for powering multi-mode multi-band RF power amplifiers (PAs) from a single Lithium-Ion cell. The LM3263 steps down an input voltage from 2.7V to 5.5V to a dynamically adjustable output voltage of 0.4V to 3.6V. The output voltage is externally programmed through the RFFE Digital Control Interface and is set to ensure efficient operation at all power levels of the RF PA.

The LM3263 operates in modulated frequency PWM mode producing a small and predictable amount of output voltage ripple. PWM mode enables best meeting power requirements and stringent spectral compliance, with the minimal amount of filtering and excess headroom. When operating in PFM mode, the LM3263 enables the lowest current consumption across PA output power level settings and therefore maximizes system efficiency.

The LM3263 has a unique **A**ctive **C**urrent assist and analog **B**ypass (ACB) feature to minimize inductor size without any loss of output regulation for the entire battery voltage and RF output power range, until dropout. ACB provides a parallel current path, when needed, to limit the maximum inductor current to 1.45A (typ) while still driving a 2.5A load. The analog bypass feature also enables operation with minimal dropout voltage.

The LM3263 is available in a small 2 mm x 2 mm chip-scale 16-bump DSBGA package.



#### TYPICAL APPLICATION CIRCUIT





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **CONNECTION DIAGRAMS**





#### **PIN DESCRIPTIONS**

| Pin # | Name   | Description                                                                                                                                                                                  |
|-------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1    | 5) (1) | D. O. I. W. H. L. W. H. L. L. I. DEFT. M. I.                                                                                                                                                 |
| B1    | PVIN   | Power Supply Voltage Input to the internal PFET switch.                                                                                                                                      |
| C1    | VIO    | VIO functions as the RFFE interface reference voltage. VIO also functions as reset and enable input to the LM3263. Typically connected to voltage regulator controlled by RF or Baseband IC. |
| D1    | SCLK   | Digital control interface RFFE Bus clock input. Typically connected to RFFE master on RF or Baseband IC. SCLK must be held low when VIO is not applied.                                      |
| A2    | CW     | Curitabing Nada connection to the internal DEFT quitab and NEFT quadrangua rectifier                                                                                                         |
| B2    | SW     | Switching Node connection to the internal PFET switch and NFET synchronous rectifier.                                                                                                        |
| C2    | SDATA  | Digital control interface RFFE Bus data input/output. Typically connected to RFFE master on RF or Baseband IC. SDATA must be held low when VIO is not applied.                               |
| D2    | GPO1   | General Purpose Output. Also used to reconfigure USID.                                                                                                                                       |
| А3    | PGND   | Power Ground to the internal NFET switch.                                                                                                                                                    |
| В3    | BGND   | ACB, Analog Bypass Ground and Digital Ground.                                                                                                                                                |
| C3    | FB     | Feedback Analog Input. Connect to the output at the output filter capacitor.                                                                                                                 |
| D3    | SGND   | Signal Analog Ground (Low Current).                                                                                                                                                          |
| A4    | ACD    | ACD and Analas Dunas autout Consect to the autout at the autout filter annoting                                                                                                              |
| C4    | ACB    | ACB and Analog Bypass output. Connect to the output at the output filter capacitor.                                                                                                          |
| B4    | PACB   | ACB Power Supply Input.                                                                                                                                                                      |
| D4    | SVDD   | Analog Power Supply Voltage.                                                                                                                                                                 |



## ABSOLUTE MAXIMUM RATINGS (1) (2)

| VBATT Pins to GND (PVIN, SVDD, PACB to PGND, SGND, BGND)       | -0.2V to +6.0V                       |
|----------------------------------------------------------------|--------------------------------------|
| FB, SW, GPO1, ACB, VIO, SDATA, SCLK                            | (GND-0.2V) to (VIN+0.2V) w/ 6.0V max |
| Continuous power dissipation                                   | Internally Limited                   |
| Maximum operating junction temperature (T <sub>J-MAX</sub> )   | +150°C                               |
| Storage temperature range                                      | −65°C to +150°C                      |
| Maximum lead temperature (Soldering 10 sec.)                   | +260°C                               |
| ESD rating (4) (5)<br>Human Body Model<br>Charged-Device Model | 1kV<br>250V                          |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages are with respect to the potential at the GND pins.
- (3) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at T<sub>J</sub> = 150°C (typ.) and disengages at T<sub>J</sub> = 125°C (typ.).
- (4) The Human Body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. (MIL-STD-883 3015.7)
- (5) Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper ESD handling procedure can result in damage.

### **OPERATING RATINGS (1)**

| Input voltage range PVIN, SVDD, PACB            | 2.7V to 5.5V    |
|-------------------------------------------------|-----------------|
| Input voltage range VIO                         | 1.65V to 1.95V  |
| Recommended current load                        | 0 to 2.5A       |
| Junction temperature (T <sub>J</sub> ) range    | −30°C to +125°C |
| Ambient temperature (T <sub>A</sub> ) range (2) | -30°C to +90°C  |

- (1) All voltages are with respect to the potential at the GND pins.
- (2) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be de-rated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>), and the junction-to ambient thermal resistance of the part/package in the application (θ<sub>JA</sub>), as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX-OP</sub> (θ<sub>JA</sub> × P<sub>D-MAX</sub>). At higher power levels duty cycle usage is assumed to drop (i.e., max power 12.5% usage is assumed) for GSM/GPRS mode.

#### THERMAL PROPERTIES

| Junction-to-Ambient Thermal Resistance (θ <sub>JA</sub> ), YFQ16 Package <sup>(1)</sup> | 50°C/W |
|-----------------------------------------------------------------------------------------|--------|
|-----------------------------------------------------------------------------------------|--------|

(1) Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design. Junction-to-ambient thermal resistance (θ<sub>JA</sub>) is taken from a thermal modeling result, performed under the conditions and guidelines set forth in the JEDEC standard JESD51-7 and is board-dependent.

Submit Documentation Feedback

Product Folder Links: LM3263



## ELECTRICAL CHARACTERISTICS (1) (2) (3)

Limits in standard typeface are for  $T_A = T_J = 25^{\circ}C$ . Limits in **boldface** type apply over the full operating ambient temperature range ( $-30^{\circ}C \le T_J = T_A \le +90^{\circ}C$ ). Unless otherwise noted, specifications apply to the Typical Application Diagram with VBATT = 3.8V (=PVIN = SVDD = PACB), VIO = 1.8V.

| Symbol                                  | Parameter                                         | Condition                                            | Min        | Тур   | Max        | Units |
|-----------------------------------------|---------------------------------------------------|------------------------------------------------------|------------|-------|------------|-------|
| V <sub>FB,MIN</sub>                     | Feedback voltage at minimum setting               | VSET[7:0] = 1Bh, SMPS_CFG[5] = 1b                    | 0.350      | 0.4   | 0.450      |       |
| V <sub>FB,MAX</sub>                     | Feedback voltage at maximum setting               | $VSET[7:0] = F0h, V_{BATT} = 3.9V, SMPS_CFG[5] = 0b$ | 3.492      |       | 3.708      | V     |
| I <sub>SHDN</sub>                       | Shutdown supply current                           | SW = 0V, VIO = 0V <sup>(4)</sup>                     |            | 0.02  | 4          |       |
| I <sub>L-PWR</sub>                      | Low-power mode supply current                     | VSET[7:0] = 00h                                      |            | 0.225 |            |       |
| I <sub>Q-PFM</sub>                      | PFM mode supply current into SVDD                 | No switching <sup>(5)</sup> , SMPS_CFG[5] = 1b       |            | 360   | 425        | μA    |
| I <sub>Q PWM</sub>                      | PWM mode supply current                           | No switching <sup>(5)</sup> , SMPS_CFG[5] = 0b       |            | 1240  | 1400       |       |
| I <sub>LIM, PFET Transient</sub>        | Positive transient peak current limit             |                                                      |            | 1.9   | 2.1        |       |
| I <sub>LIM, PFET Steady-</sub><br>State | Positive steady-state peak current limit          | VSET[7:0] = 64h <sup>(6)</sup>                       | 1.35       | 1.45  | 1.65       | ^     |
| I <sub>LIM, P-ACB</sub>                 | Positive Active Current Assist peak current limit |                                                      | 1.4        | 1.7   | 2.0        | Α     |
| I <sub>LIM,NFET</sub>                   | NFET current limit                                | VSET[7:0] = A7h <sup>(6)</sup>                       |            | -1.50 |            |       |
| Fosc                                    | Average Internal oscillator frequency             | VSET[7:0] = A7h                                      | 2.43       | 2.7   | 2.97       | MHz   |
| I <sub>VIO-IN</sub>                     | VIO voltage average input current                 | Average during a 26 MHz                              |            |       | 1.25       | mA    |
| V <sub>IORST</sub>                      | RFFE I/O voltage reset voltage                    | VIO toggled low                                      |            |       | 0.45       | V     |
| I <sub>INVIO</sub>                      | VIO reset current                                 | VIO = 0.45V                                          | -1.0       |       | 1.0        |       |
| I <sub>IN</sub>                         | SDATA, SCLK input current                         | VIO = 1.95V                                          | -1.0       |       | 1.0        | μA    |
| V <sub>IH</sub>                         | Input high-level threshold SDATA, SCLK            |                                                      | 0.4* VIO   |       | 0.7 * VIO  |       |
| V <sub>IL</sub>                         | Input low-level threshold SDATA, SCLK             |                                                      | 0.3 * VIO  |       | 0.6 * VIO  | V     |
| V <sub>IH-GPO</sub>                     | Input high-level threshold GPO1                   |                                                      | 1.35       |       |            |       |
| V <sub>IL-GPO</sub>                     | Input low-level threshold GPO1                    |                                                      |            |       | 0.67       |       |
| V <sub>OH</sub>                         | Output high-level threshold SDATA                 | I <sub>SDATA</sub> = 2mA                             | VIO * 0.8  |       | VIO + 0.01 |       |
| V <sub>OL</sub>                         | Output low-level threshold SDATA                  | I <sub>SDATA</sub> = -2mA                            |            |       | VIO * 0.2  | V     |
| V <sub>OH-GPO</sub>                     | Output high-level threshold GPO                   |                                                      | VIO - 0.15 |       | VIO + 0.1  | V     |
| V <sub>OL-GPO</sub>                     | Output low-level threshold GPO                    | $I_{OUT} = \pm 200 \mu\text{A}$                      | -0.4       |       | 0.3        |       |
| V <sub>SET-LSB</sub>                    | Output voltage LSB                                | VSET[7:0] = A7h to A8h                               |            | 15    |            | mV    |

- All voltages are with respect to the potential at the GND pins.
- Min and Max limits are specified by design, test, or statistical analysis.
- The parameters in the electrical characteristics table are tested under open loop conditions at PVIN = SVDD = PACB = 3.8V. Shutdown current includes leakage current of PFET.
- $I_q$  specified here is when the part is not switching. (5)
- Current limit is built-in, fixed, and not adjustable.

Copyright © 2013, Texas Instruments Incorporated



#### **SYSTEM CHARACTERISTICS**

The following spec table entries are specified by design and verifications providing the component values in the Typical Application Circuit are used (L = 1.5  $\mu$ H, DCR = 120 m $\Omega$ , TOKO DFE201610MT-1R5N, C<sub>IN</sub> = 10  $\mu$ F, 6.3V, 0402, Samsung CL05A106MP5NUN, C<sub>OUT</sub> = 10  $\mu$ F + 4.7  $\mu$ F + 3 x 1.0  $\mu$ F; 10V, 0402, Samsung CL05A106MP5NUN, CL05A475MPNRN; 6.3V, 0201, TDK, C0603X5R0J105M). **These parameters are not verified by production testing.** Min and Max values are specified over the ambient temperature range T<sub>A</sub> = -30°C to 90°C. Typical values are specified at VBATT = 3.8V (= PVIN = SVDD = PACB), VIO = 1.8V, SMPS\_CFG = 20h, and T<sub>A</sub> =25°C unless otherwise stated.

| Symbol                    | Parameter                                                                                                                                                                         | Conditions                                                                                  | Min  | Тур | Max  | Units |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|-----|------|-------|
| T <sub>ON</sub>           | Turn-on time (time for output to reach 95% of 3.4V value from the end of the SCLK pulse)                                                                                          | $V_{BATT} = 4.2V$ , VSET[7:0] =00h to E3h, VSET = 3.4V, $I_{OUT} \le 1$ mA                  |      |     | 50   | μs    |
|                           | Time for $V_{OUT}$ to rise from 0.09V to 3.4V (3.07V, 90% of delta $V_{OUT}$ from the end of SCLK pulse)                                                                          | $V_{BATT} = 3.8V, R_{LOAD} = 68\Omega$<br>VSET[7:0] = 06h  to E3h<br>$SMPS\_CFG[5] = 0b/1b$ |      |     | 15   |       |
|                           | Time for $V_{OUT}$ to fall from 3.4V to 0.09V (0.42V, 10% of delta $V_{OUT}$ from the end of SCLK pulse)                                                                          | $V_{BATT} = 3.8V, R_{LOAD} = 68\Omega$                                                      |      |     | 13   |       |
|                           | Time for $V_{OUT}$ to rise from 0.8V to 3.3V (3.05V, 90% of delta $V_{OUT}$ from the end of SCLK pulse)                                                                           | $V_{BATT} = 3.8V$ , $R_{LOAD} = 20\Omega$<br>VSET[7:0] =36h to DCh                          |      | 7.4 | 10   |       |
| т                         | Time for $V_{OUT}$ to fall from 3.3V to 0.8V (1.05V, 10% of delta $V_{OUT}$ from the end of SCLK pulse) $V_{BATT} = 3.8V, R_{LOAD} = 20\Omega \\ VSET[7:0] = DCh \text{ to } 36h$ |                                                                                             |      | 6.8 | 12   |       |
| Tresponse                 | Time for $V_{OUT}$ to rise from 1.4V to 3.4V (3.2V, 90% of delta $V_{OUT}$ from the end of SCLK pulse) $V_{BATT} = 3.8V, \ R_{LOAD} = 6.8\Omega \ VSET[7:0] = 5Eh \ to \ E3h$     |                                                                                             |      |     | - 10 | μs    |
|                           | Time for $V_{OUT}$ to fall from 3.4V to 1.4V (1.6V, 10% of delta $V_{OUT}$ from the end of SCLK pulse) $V_{BATT} = 3.8V$ , $R_{LOAD} = 6.8\Omega$ VSET[7:0] = E3h to 5Eh          |                                                                                             |      |     | 10   |       |
|                           | Time for $V_{\rm OUT}$ to rise from 1.8V to 2.8V (2.7V, 90% of delta $V_{\rm OUT}$ from the end of SCLK pulse)                                                                    | $V_{BATT} = 3.8V, R_{LOAD} = 2.2\Omega$<br>VSET[7:0] = 78h to BBh<br>SMPS_CFG[5] = 0b       |      |     | 45   |       |
|                           | Time for $V_{OUT}$ to fall from 2.8V to 1.8V (1.9V, 10% of delta $V_{OUT}$ from the end of SCLK pulse)                                                                            | $V_{BATT} = 3.8V, R_{LOAD} = 2.2\Omega$<br>VSET[7:0] = BBh to 78h<br>SMPS_CFG[5] = 0b       |      |     | 15   |       |
| T <sub>Bypass</sub>       | Time for VSET to rise from 0.09V to PVIN after BYPASS transition (90%)                                                                                                            | $V_{BATT} = 3.6V, I_{OUT} \le 1mA,$<br>VSET[7:0] = 06h to FFh                               |      |     | 20   | μs    |
| R <sub>tot-drop</sub>     | Total dropout resistance in bypass mode                                                                                                                                           | VSET[7:0] = FAh, Max value at V <sub>BATT</sub> = 3.1V, Inductor DCR ≤ 151 mΩ               |      | 45  | 55   | mΩ    |
| I <sub>OUT</sub>          | Maximum load current in PWM mode                                                                                                                                                  | Switcher + ACB                                                                              | 2.5  |     |      |       |
| I <sub>OUT, PU</sub>      | Maximum output transient pull-up current limit                                                                                                                                    | Switcher + ACB <sup>(1)</sup>                                                               | 3.0  |     |      | Α     |
| I <sub>OUT, PD, PWM</sub> | PWM maximum output transient pull-down current limit                                                                                                                              | SWILCHEL + ACDY                                                                             |      |     | -3.0 |       |
| I <sub>OUT, MAX_PFM</sub> | Maximum output load current in PFM mode                                                                                                                                           | V <sub>BATT</sub> = 3.8V, VSET = 3.2V                                                       | 60   |     |      | mA    |
| Line and the              | Linearity in control range of VSET = 0.4V                                                                                                                                         | $V_{BATT} = 3.9V^{(2)}$ , Monotonic in nature;                                              | -3.0 |     | +3.0 | %     |
| Linearity                 | to 3.6V                                                                                                                                                                           | VSET[7:0] = 1Bh to F0h,<br>SMPS_CFG[5] = 0b                                                 | -50  |     | +50  | mV    |

<sup>(1)</sup> Current limit is built-in, fixed, and not adjustable.

<sup>(2)</sup> Linearity limits are ±3% or ±50 mV whichever is larger.



#### SYSTEM CHARACTERISTICS (continued)

The following spec table entries are specified by design and verifications providing the component values in the Typical Application Circuit are used (L = 1.5  $\mu$ H, DCR = 120 m $\Omega$ , TOKO DFE201610MT-1R5N, C<sub>IN</sub> = 10  $\mu$ F, 6.3V, 0402, Samsung CL05A106MP5NUN, C<sub>OUT</sub> = 10  $\mu$ F + 4.7  $\mu$ F + 3 x 1.0  $\mu$ F; 10V, 0402, Samsung CL05A106MP5NUN, CL05A475MPNRN; 6.3V, 0201, TDK, C0603X5R0J105M). **These parameters are not verified by production testing.** Min and Max values are specified over the ambient temperature range T<sub>A</sub> = -30°C to 90°C. Typical values are specified at VBATT = 3.8V (= PVIN = SVDD = PACB), VIO = 1.8V, SMPS\_CFG = 20h, and T<sub>A</sub> =25°C unless otherwise stated.

| Symbol               | Parameter                                                  | Conditions                                                                                                                                                                                                      | Min | Тур | Max              | Units   |  |
|----------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------------------|---------|--|
|                      |                                                            | $V_{BATT} = 3.8V$ , VSET= 0.5V, $I_{OUT} = 5$ mA                                                                                                                                                                | 52  | 56  |                  |         |  |
|                      |                                                            | V <sub>BATT</sub> = 3.8V, VSET= 1.8V,<br>I <sub>OUT</sub> = 10 mA                                                                                                                                               |     |     |                  |         |  |
|                      |                                                            | $V_{BATT}$ = 3.8V, VSET= 1.6V, $I_{OUT}$ = 130 mA                                                                                                                                                               | 83  | 89  |                  |         |  |
| η                    | Efficiency                                                 | $V_{BATT}$ = 3.8V, VSET = 2.5V, $I_{OUT}$ = 250 mA                                                                                                                                                              | 90  | 94  |                  | %       |  |
|                      |                                                            | $V_{BATT} = 3.8V$ , $VSET = 3.4V$ , $I_{OUT} = 550$ mA                                                                                                                                                          | 93  | 95  |                  |         |  |
|                      |                                                            | $V_{BATT}$ = 3.8V, VSET = 1.0V,<br>$I_{OUT}$ = 400 mA, SMPS_CFG[5] = 0b                                                                                                                                         | 81  | 85  |                  |         |  |
|                      |                                                            | $V_{BATT} = 3.8V$ , $VSET = 3.5V$ , $I_{OUT} = 1900$ mA, $SMPS\_CFG[5] = 0b$                                                                                                                                    | 89  | 92  |                  |         |  |
|                      | 2.7 MHz PWM normal operation ripple                        | $V_{BATT} = 3.2V \text{ to } 4.3V, \text{ VSET} = 0.4V \text{ to } 3.6V, R_{LOAD} = 1.9\Omega^{(3)} \\ \text{SMPS\_CFG[5]= 0b}$                                                                                 |     | 1   | 3                |         |  |
|                      | Ripple voltage at pulse skipping condition                 | $V_{BATT} = 3.2V$ , VSET = 3.0V, $R_{LOAD} = 1.9\Omega^{(3)}$ SMPS_CFG[5]= 0b                                                                                                                                   |     |     | 8                |         |  |
| V <sub>RIPPLE</sub>  |                                                            | V <sub>BATT</sub> = 3.2V, VSET = 3.0V,<br>I <sub>OUT</sub> = 40 mA                                                                                                                                              |     |     |                  | $mV_pp$ |  |
|                      | PFM ripple voltage                                         | V <sub>BATT</sub> = 3.2V, VSET = 2.5V,<br>I <sub>OUT</sub> = 10 mA                                                                                                                                              |     |     | 50               |         |  |
|                      |                                                            | V <sub>BATT</sub> = 3.2V, VSET< 0.5V,<br>I <sub>OUT</sub> = 5 mA                                                                                                                                                |     |     |                  |         |  |
| Line_tr              | Line transient response                                    | $\begin{split} &V_{BATT}=3.6V \text{ to } 4.2V,\\ &T_R=T_F=10  \mu \text{s},\\ &VSET=3.2V,\\ &I_{OUT}=500 \text{ mA} \end{split}$                                                                               |     | 50  |                  |         |  |
| Load_tr              | Load transient response                                    | $\label{eq:VSET} \begin{array}{l} \text{VSET} = 3.0\text{V}, \\ \text{T}_{R} = \text{T}_{F} = 10 \; \mu\text{s}, \\ \text{I}_{OUT} = 0\text{A to } 1.2\text{A}, \\ \text{SMPS\_CFG[5]} = 0\text{b} \end{array}$ |     | 60  | mV <sub>pk</sub> |         |  |
| Max Duty<br>Cycle    | Maximum duty cycle                                         |                                                                                                                                                                                                                 | 100 |     |                  | %       |  |
|                      | Minimum DEM fraguesco                                      | $V_{BATT} = 3.2V$ , $VSET = 1.0V$ , $I_{OUT} = 10$ mA                                                                                                                                                           | 100 | 160 |                  | KHz     |  |
| PFM_Freq             | Minimum PFM frequency                                      | $V_{BATT} = 3.2V$ , $VSET = 0.5V$ , $I_{OUT} = 5$ mA                                                                                                                                                            | 34  | 55  | KHZ              |         |  |
| N <sub>SET</sub>     | VSET DAC number of bits                                    | Monotonic                                                                                                                                                                                                       | 8   |     |                  | Bits    |  |
| T <sub>SETUP</sub>   | Power-up time (time for RFFE bus active after VIO applied) | VIO = Low to 1.65V                                                                                                                                                                                              |     |     | 50               | ns      |  |
| T <sub>VIO-RST</sub> | VIO supply reset timing                                    | VIO = 0.45V                                                                                                                                                                                                     | 10  |     |                  | μs      |  |

 $<sup>(3) \</sup>quad \text{Ripple voltage should be measured at $C_{\text{OUT}}$ electrode on a well designed PC board and using suggested inductor and capacitors.}$ 

Product Folder Links: LM3263



#### **LM3263 USER STATE DIAGRAM**



Note 1: Specified Output Voltage range is 0.4V to 3.6V

Note 2: Writing to and reading back from REGISTER\_0 and VSET\_CTRL access the same internal VSET register. Writing to VSET\_CTRL programs the full 8 bits VSET value. Writing to REGISTER\_0 will program 7 MSB of VSET with LSB set to zero. When REGISTER\_0 is written, the internal VSET register LSB bit[0] will always take a value of 0 and subsequent read of VSET\_CTRL bit[0] will be read back as 0.



#### TYPICAL PERFORMANCE CHARACTERISTICS

(V<sub>BATT</sub> =3.8V, T<sub>A</sub> = 25°C, unless otherwise noted)













Copyright © 2013, Texas Instruments Incorporated

## TEXAS INSTRUMENTS

### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $(V_{BATT} = 3.8V, T_A = 25$ °C, unless otherwise noted)













Figure 11. Figure 12.

10

Product Folder Links: LM3263

## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**



Figure 17.

Figure 18.



#### IEXAS INSTRUMENTS

## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**



#### **OPERATION DESCRIPTION**

#### **Device Information**

The LM3263 is a high-efficiency step-down DC-DC converter optimized to power the RF power amplifier (PA) in cell phones, portable communication devices, or battery-powered RF devices with a single Li-ion battery. It operates in modulated-frequency Pulsed Width Modulation (PWM) mode for 2G transmissions (with MODE=Forced PWM (PWM only), register 01h SMPS\_CFG [5] set to 0b), automatic mode transition between Pulse Frequency Modulation (PFM) and PWM for 3G/4G RF PA operation (with MODE=Auto-PFM (PFM/PWM), SMPS CFG bit 5 set to 1b), or Forced-Bypass mode (with SMPS CFG [4] set to 1b or REGISTER 0 [6:0] set to 7Fh or register 03h VSET CTRL [7:0] set to FEh-FFh). Power states are also in provided Shutdown, Low Power, Standby, and Active modes. The DC-DC converter operates at Active mode. Please see LM3263 USER STATE DIAGRAM and PROGRAMMABLE REGISTERS sections in detail.

PWM mode provides high efficiency and very low output-voltage ripple. In PWM mode operation, the modulated switching frequency helps to reduce RF transmit noise. In PFM mode, the converter operates with reduced switching frequencies and lower supply current to maintain high efficiencies. The forced bypass mode allows the user to drive the output directly from the input supply through a bypass FET. The shutdown mode turns the LM3263 off and reduces current consumption to 0.02 µA (typ).

In PWM and PFM mode of operation, the output voltage of the LM3263 can be dynamically programmed from 0.4V to 3.6V (typ) by setting the VSET register. Current overload protection and thermal overload protection are also provided.

The LM3263 was engineered with Active Current assist and analog Bypass (ACB). This unique feature allows the converter to support maximum load currents of 2.5A (min.) while keeping a small footprint inductor and meeting all of the transient behaviors required for operation of a multi-mode RF Power Amplifier. The ACB circuit provides an additional current path when the load current exceeds 1.45A (typ.) or as the switcher approaches dropout. Similarly, the ACB circuit allows the converter to respond with faster VSET output voltage transition times by providing extra output current on rising and falling output edges. The ACB circuit also performs the function of analog bypass. Depending upon the input voltage, output voltage, and load current, the ACB circuit automatically and seamlessly transitions the converter into analog bypass, while maintaining output voltage regulation and low output voltage ripple. Full bypass (100% duty cycle operation) will occur if the total dropout resistance in bypass mode ( $R_{tot\ drop} = 45\ m\Omega$ ) is insufficient to regulate the output voltage.

The LM3263's 16-bump DSBGA package is the best solution for space-constrained applications such as cell phones and other hand-held devices. The high switching frequency, 2.7MHz (typ.) in PWM mode, reduces the size of input capacitors, output capacitor and of the inductor. Use of a DSBGA package is best suited for opaque case applications and requires special design considerations for implementation. (Refer to DSBGA Package Assembly And Use section below).

#### **PWM Operation**

The LM3263 operates in PWM mode when Forced-PWM mode operation is selected (SMPS CFG [5] set to 0b). The switching frequency is modulated, and the switcher regulates the output voltage by changing the energy per cycle to support the load required. During the first portion of each switching cycle, the control block in the LM3263 turns on the internal PFET switch. This allows current to flow from the input through the inductor and to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of (V<sub>BATT</sub> - VSET)/L, by storing energy in its magnetic field.

During the second portion of each cycle, the control block turns the PFET switch off, blocking current flow from the input, and then turns the NFET synchronous rectifier on. The inductor draws current from ground through the NFET and to the output filter capacitor and load, which ramps the inductor current down with a slope of -VSET/L. The output filter capacitor stores charge when the inductor current is greater than the load current and releases it when the inductor current is less than the load current, smoothing the voltage across the load.

At the next rising edge of the clock, the cycle repeats. An increase of load pulls the output voltage down, increasing the error signal. As the error signal increases, the peak inductor current becomes higher therefore increasing the average inductor current. The output voltage is therefore regulated by modulating the PFET switch on time to control the average current sent to the load. The circuit generates a duty-cycle modulated rectangular signal that is averaged using a low pass filter formed by the inductor and output capacitor. The output voltage is equal to the average of the duty-cycle modulated rectangular signal.

Product Folder Links: LM3263

Copyright © 2013, Texas Instruments Incorporated



#### **PFM Operation**

When Auto-PFM mode operation is selected (SMPS\_CFG [5] set to 1b), the LM3263 automatically transitions from PWM operation into PFM operation if the average inductor current is less than 60 mA (min.) and the difference between  $V_{BATT} - VSET \ge 0.6V$ . The switcher regulates the fixed output voltage by transferring a fixed amount of energy during each cycle and modulating the frequency to control the total power delivered to the output. The converter switches only as needed to support the demand of the load current, therefore maximizing efficiency. If the load current should increase during PFM mode to more than 120 mA (typ.), the part will automatically transition into PWM mode. A 20 mA (typ.) hysteresis window exists between PFM and PWM transitions. After a transient event, the part temporarily operates in PWM mode to quickly charge or discharge the output. This is true for startup conditions or if the mode operation is changed from Forced-PWM to Auto-PFM mode (SMPS\_CFG [5] toggled from 0b to 1b). Once the output reaches its target output voltage, and the load is less than 60 mA (min.), then the part will seamlessly transition into PFM mode (assuming It is not in forced bypass condition).

#### **Active Current Assist and Analog Bypass (ACB)**

The 3GPP time mask requirement for 2G requires high current to be sourced by the LM3263. These high currents are required for a small time during transients or under a heavy load. Over-rating the switching inductor for these higher currents would increase the solution size and is not an optimum solution. Thus, to allow an optimal inductor size for such a load, an alternate current path is provided from the input supply through the ACB pin. Once the switcher current limit I<sub>LIM,PFET,SteadyState</sub> is reached, the ACB circuit starts providing the additional current required to support the load. The ACB circuit also minimizes the dropout voltage by having the analog bypass FET in parallel with VSET. The LM3263 can provide up to 2.5A (min.) of current in bypass mode.

#### **Bypass Operation**

The Bypass Circuit provides an analog bypass function with very low dropout resistance ( $R_{tot\_drop} = 45 \text{ m}\Omega$  typ). When SMPS\_CFG [4] is set to 0b, the part will be in automatic Bypass mode which will automatically determine the amount of bypass needed to maintain voltage regulation. When the input supply voltage to the LM3263 is lowered to a level where the commanded duty cycle is higher than what the converter is capable of providing, the part will go into pulse-skipping mode. The switching frequency will be reduced to maintain a low and well behaved output voltage ripple. The analog bypass circuit will allow the converter to stay in regulation until full bypass is reached (100% duty cycle operation). The converter comes out of full bypass and back into analog bypass regulation mode with a similar reverse process.

To operate the device at the Forced-Bypass mode, set REGISTER\_0 to 7Fh or VSET\_CTRL to FEh-FFh.

#### **Shutdown Mode**

The Shutdown mode is entered whenever the voltage on the VIO pin is 0V. The communications and the controls are not powered. In this mode, the current consumption is 0.02 µA (typ.).

#### **Low-Power Mode**

The Low-Power mode is the initial default state when VIO is applied. In this mode, the DC-DC is disabled and its SW is tri-state. The current consumption is minimized 0.225  $\mu$ A (typ.). This mode can be entered by programming any one of three registers below:

- Register 00h REGISTER\_0 [6:0] to 00h;
- Register 03h VSET\_CTRL[7:0] to 00h or 01h;
- Register 1Ch PM\_TRIG [7:6] to 10b.

#### **Standby Mode**

In Standby mode, switching is stopped, and the output power FETs are placed in tri-state. The Standby mode can be entered by setting PM TRIG [7:6] and REGISTER 0 or VSET CTRL registers.

- Register 00h REGISTER 0 [6:0] to 02h;
- Register 03h VSET\_CTRL [7:0] to 04h or 05h;
- Register 1Ch PM\_TRIG [7:6] to 00b.

Product Folder Links: *LM3263* 

#### **Active Mode**

The Active mode is a DC-DC converter operating mode that allows the device to function, process RFFE commands, and respond to RFFE commands. This mode can be entered by setting register 1Ch PM\_TRIG [7:6] to 00b. Once the device is the Active Mode, the DC-DC converter operating mode and the output voltage can be programmed by using REGISTER 0 [6:0] and VSET CTRL[7:0] registers.

#### **Dynamic Adjustment of Output Voltage**

The LM3263 can be dynamically programmed the output voltage from 0.4V to 3.6V with 30 mV or 15 mV steps. REGISTER\_0 [6:0] is set to 0Dh to 78h with 30 mV output voltage steps, and VSET\_CTRL [7:0] is set to 1Bh to F0h with 15 mV steps. Although the output voltage can be programmed lower than 0.4V and higher than 3.6V by setting the registers, the device might suffer from larger output ripple voltage, higher current limit operation, and decreased linearity.

#### **DC-DC Operating Mode Selection**

Programming SMPS\_CFG [5] changes the state of the converter to one of the two allowed modes of operation. SMPS\_CFG [5] default is 0b and the device operates in Forced PWM mode (PWM only). Setting the register bit to 1b sets the device for automatic transition between PFM/PWM mode operation. In this mode, the converter operates in PFM mode to maintain the output voltage regulation at very light loads and transitions into PWM mode at loads exceeding 120 mA (typ). Setting the register bit to 0b sets the device for PWM mode operation. The switching operation is in PWM mode only, and the switching frequency is also 2.7 MHz (typ). The device operates in Forced-Bypass mode when SMPS\_CFG [4] is set to 1b.

For typical operation mode is set to Auto-PFM and Auto-Bypass modes by setting SMPS CFG = 20h.

Table 1 shows the LM3263 parameters for the given modes.

I<sub>OUT</sub> Conditions SMPS\_CFG [5] MODE SMPS\_CFG [4] BYPS **Operation Mode** n 0 Χ Forced-PWM  $X^{(1)}$ Χ 1 Forced-Bypass 0  $I_{OUT} \le 60 \text{ mA}$ PFM 1 PFM or PWM 1 0  $60 \text{ mA} < I_{OUT} \le 120 \text{ mA}$ 0  $I_{OUT} > 120 \text{ mA}$ **PWM** 1

Table 1. Parameters under Different Modes of Operation

(1) doesn't care

#### **Internal Synchronous Rectification**

The LM3263 uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop, thus increasing efficiency. The reduced forward voltage drop in the internal NFET synchronous rectifier significantly improves efficiency for low output voltage operation. The NFET is designed to conduct through its intrinsic body diode during the transient intervals, eliminating the need of an external diode.

#### **Current Limit**

The LM3263 current limit feature protects the converter during current overload conditions. Both SW and ACB pins have positive and negative current limits. The positive and negative current limits bound the SW and ACB currents in both directions. The SW pin has two positive current limits. The I<sub>LIM,PFET,SteadyState</sub> current limit triggers the ACB circuit. Once the peak inductor current exceeds I<sub>LIM,PFET,SteadyState</sub>, the ACB circuit starts assisting the switcher and provides just enough current to keep the inductor current from exceeding I<sub>LIM,PFET,SteadyState</sub> allowing the switcher to operate at maximum efficiency. Transiently a second current limit I<sub>LIM,PFET,Transient</sub> of 1.9A (typ. or 2.1 max.) limits the maximum peak inductor current possible. The output voltage will fall out of regulation only after both SW and ACB output pin currents reach their respective current limits of I<sub>LIM,PFET,Transient</sub> and I<sub>LIM,P-ACB</sub> .

#### **Timed Current Limit**

Copyright © 2013, Texas Instruments Incorporated

If the load or output short-circuit pulls the output voltage to 0.3V or lower, and the peak inductor current sustains  $I_{\text{LIM,PFET,SteadyState}}$  more than 10  $\mu$ s, the LM3263 switches to a timed current limit mode. In this mode, the internal PFET switch is turned off. After approximately 30 µs, the device will return to the normal operation.

Product Folder Links: LM3263



#### **Thermal Overload Protection**

The LM3263 IC has a thermal overload protection that protects itself from short-term misuse and overload conditions. If the junction temperature exceeds 150°C, the LM3263 shuts down. Normal operation resumes after the temperature drops below 125°C. Prolonged operation in thermal overload condition may damage the device and is therefore not recommended.

#### Startup

The waveform in Figure 21 shows the startup sequence and sample condition. First, VBATT (=PVIN=SVDD=PACB) should take on a value between 2.7V and 5.5V. After VBATT is ensured to be beyond 2.7V, VIO can be set 1.8V. Next, setting PM\_TRIG [7:6] to 38h will enable Active mode. Finally, VSET can be programmed to a value that corresponds to the desired output voltage. The LM3263 output voltage will then go to the programmed VSET value. To optimize the startup time and behavior of the output voltage, the LM3263 will start up in PWM mode even when the operating mode selected is Auto-PFM mode (SMPS\_CFG [5] set to 1b) if the output load current is ≤ 60 mA (min.), the LM3263 will then seamlessly transition into PFM mode.



Figure 21. Non-Triggered Startup Sequence

16



Figure 22. Triggered Startup Sequence

#### **RFFE Interface**

The Digital Control Serial Bus Interface provides MIPI RF Front-End Control Interface compatible access to the programmable functions and registers on the device. The LM3263 uses a three-pin digital interface; two for bidirectional communications between the IC's connected to the bus, along with an interface voltage reference VIO that also acts as asynchronous enable and reset. When VIO voltage supply is applied to the Bus, it enables the Slave interface and resets the user-defined Slave registers to the default settings. The LM3263 can be set to shutdown mode via the asynchronous VIO signal or low-power mode by setting the appropriate register via Serial Bus Interface. The two communication lines are serial data (SDATA), and clock (SCLK). SCLK and SDATA must be held low until VIO is present. The LM3263 connects as slave on a single-master Serial Bus Interface.

The SDATA signal is bidirectional, driven by the Master or a Slave. Data is written on the rising edge (transition from logical level zero to logical level one) of the SCLK signal by both Master and Slaves. Master and Slave both read the data on the falling edge (transition from logical level one to logical level zero) of the SCLK signal. A logic-low level applied to VIO signal powers off the digital interface.

#### **Supported Command Sequences**



Figure 23. Register 0 Write

Product Folder Links: *LM3263* 





Figure 24. Register Write



Figure 25. Register Read

#### **Device Enumeration**

The interface component recognizes broadcast Slave Address (SID) of 0000b and is configured, via internal interface signals, with a Unique SID address (USID) and a Group SID address (GSID). The USID is set to 0100b and GSID set to 0000b. The register-set component will typically set the USID to a fixed value; however, it is also possible to select a second pre-set USID if a second LM3263 is needed on the board. This second User ID can be set by forcing a voltage > 1.36V at the GPO1 pin for USID = 0101b. Please refer to GPO1 for detailed usage and programmability of the USID. The USID can also be re-programmed via the standard protocol for programming the RFFE as defined in the RFFE spec. The USID should not be programmed to the reserved broadcast slave id of 0000b. A value of 0000b will be ignored by the device.

#### **GP01**

GPO1 has two functions. The first function is an input to select the default USID and the second function is to be a general purpose output.

The state of the GPO1 pin at startup determines the default USID. If the GPO1 pin is low or left floating at startup, the USID is 0100b. If the GPO1 pin is high at startup, the USID is 0101b. One method to set the GPO1 pin high is to place a pull-up resistor ( $39K\Omega$ ) on the GPO1 pin.

When the GPO1 pin is used as the general purpose output, GPO\_CTRL [6] needs to be set to 1b. Once it has been enabled as the general purpose output, GPO\_CTRL [7] will determine the state driven to the GPO1 pin. The pull-up resistor needs to be placed either as an external pull-up on the board or through an internal pull-up on the general purpose input which is tied to the GPO1 pin.

The GPO1 pin can be left floating if unused.

#### **Trigger Registers**

Trigger registers are indicated in the RFFE register map by the "Trigger" column. All trigger registers are tied to each of the TRIG\_0-2 register bits. When a trigger register is written directly across the RFFE interface, the new value will not be loaded into the register until one of the TRIG0-2 register bits is written with a '1' and the associated TRIG\_MSK\_x bit for that TRIG\_x is not set. (Triggers are ignored when their associated masking bit is set.) When all 3 TRIG\_MSK\_0-2 bits are set (all triggers are masked) the trigger feature is disabled and any trigger registers will be loaded directly at the time of the write operation to that register rather than waiting for a trigger event to update.

#### **Control Interface Timing Parameters**



Figure 26. Clock Timing



Figure 27. Setup and Hold Timing

Product Folder Links: *LM3263* 



| Symbol                                                                  | Symbol Parameter                                 |       | Тур | Max   | Units |
|-------------------------------------------------------------------------|--------------------------------------------------|-------|-----|-------|-------|
| T <sub>CLK</sub>                                                        | Clock Time Period                                | 38.5  |     |       |       |
| T <sub>SCLKOH</sub>                                                     | Clock High Time                                  | 11.25 |     |       |       |
| T <sub>SCLKOL</sub>                                                     | Clock Low Time                                   | 11.25 |     |       |       |
| T <sub>S</sub>                                                          | Data Setup Time                                  | 1     |     |       |       |
| T <sub>H</sub>                                                          | T <sub>H</sub> Data Hold Time                    |       |     |       | ns    |
| T <sub>D-Forward</sub>                                                  | Time for Data Output Valid from SCLK rising edge |       |     | 10.25 |       |
| T <sub>D-Reverse</sub> Time for Data Output Valid from SCLK rising edge |                                                  |       |     | 22    |       |
| T <sub>SDATAOTR</sub>                                                   | SDATA Output Transition (Rise/Fall) Time         | 2.1   |     | 6.5   |       |

## **PROGRAMMABLE REGISTERS**

| Addr<br>00h |      |                |         |          | ter Conten | ts                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|------|----------------|---------|----------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | Bits | Function       | Default | Trigger* | R/W        | Description                                                                                                                                                                                                                                                                                                                                                                                                                        |
|             | 7    | RSVD           | 0       | N/A      | N/A        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                           |
|             | 6:0  | VSET[7:1]      | 00h     | Yes      | R/W        | Register 00h interacts with Register 03h. DC-DC converter mode and output voltage control bits 00h: Low-Power Mode 01h: Reserved 02h: Standby Mode 03h to 7Eh: Active Mode, Setting Output Voltage is enabled. Output voltage can be set 0.4V to 3.6V by 0Dh to 78h with 30 mV steps 7Fh: Forced-Bypass Mode VSET[7:1] (dec) = Desired V <sub>OUT</sub> / 0.03 (round up decimals), then converts a decimal number to hexadecimal. |
| 01h         |      | 1              |         |          | IPS_CFG    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|             | Bits | Function       | Default | Trigger* | R/W        | Description                                                                                                                                                                                                                                                                                                                                                                                                                        |
|             | 7:6  | RSVD           | 0       | N/A      | N/A        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                           |
|             | 5    | MODE           | 0       | Yes      | R/W        | Switching mode select bit<br>0: Forced PWM Mode (PWM only)<br>1: Auto-PFM Mode (PFM/PWM)                                                                                                                                                                                                                                                                                                                                           |
|             | 4    | BYPS           | 0       | Yes      | R/W        | Forced bypass bit 0: Auto-Bypass Mode 1: Forced-Bypass Mode                                                                                                                                                                                                                                                                                                                                                                        |
|             | 3:0  | RSVD           | 0h      | N/A      | N/A        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 02h         |      | I.             |         | GP       | O_CTRL     | 1                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|             | Bits | Function       | Default | Trigger* | R/W        | Description                                                                                                                                                                                                                                                                                                                                                                                                                        |
|             | 7    | GPO1_OUT       | 0       | Yes      | R/W        | GPO1 output control 0: Low state 1: High state                                                                                                                                                                                                                                                                                                                                                                                     |
|             | 6    | GPO1_MODE      | 0       | Yes      | R/W        | GPO1 Mode Selection 0 : General Purpose Output disabled 1 : General Purpose output driven by GPO1_OUT.                                                                                                                                                                                                                                                                                                                             |
|             | 5:0  | RSVD           | 00h     | N/A      | N/A        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 03h         |      |                |         | VS       | ET_CTRL    |                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|             | Bits | Function       | Default | Trigger* | R/W        | Description                                                                                                                                                                                                                                                                                                                                                                                                                        |
|             | 7:0  | VSET[7:0]      | 00h     | Yes      | R/W        | DC-DC converter mode and output voltage fine control bits 00h-01h: Low-Power Mode 02h-03h: Reserved 04h-05h: Standby Mode 06h to FDh: Active Mode, Setting Output Voltage is enabled. Output voltage can be set 0.4V to 3.6V by 1Bh to F0h with 15 mV steps FEh-FFh: Forced Bypass Mode. VSET[7:0] (dec) = Desired V <sub>OUT</sub> / 0.015 (round up decimals), then converts a decimal number to hexadecimal.                    |
| 1Ah         |      |                |         | RFFI     | E_STATUS   | 3                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|             | Bits | Function       | Default | Trigger* | R/W        | Description                                                                                                                                                                                                                                                                                                                                                                                                                        |
|             | 7    | SWRESET        | 0       | No       |            | Software Reset. A write to '1' will cause all registers except for USID to be reset. Will always read back '0'.                                                                                                                                                                                                                                                                                                                    |
|             | 6    | CMD_FRAME_PERR | 0       | No       |            | Set if parity error detected in command frame. Cleared on read. Write will have no effect on this bit.                                                                                                                                                                                                                                                                                                                             |
|             | 5    | CMD_LENGTH_ERR | 0       | No       |            | Error when transaction interrupted by new SSC. Cleared on read. Write will have no effect on this bit.                                                                                                                                                                                                                                                                                                                             |
|             | 4    | RSVD           | 0       | No       |            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                           |



| Addr |      |                 |         | Regist   | er Content | ts                                                                                                                                          |
|------|------|-----------------|---------|----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------|
|      | 3    | DATA_FRAME_PERR | 0       | No       |            | Write data frame parity error. Cleared on read. Write will have no effect on this bit.                                                      |
|      | 2    | RD_UNUSED_REG   | 0       | No       |            | Read command to an invalid register. Cleared on read. Write will have no effect on this bit.                                                |
|      | 1    | WR_UNUSED_REG   | 0       | No       |            | Write command to an invalid register. Cleared on read. Write will have no effect on this bit.                                               |
|      | 0    | BID_GID_ERR     | 0       | No       |            | Read command with a broadcast ID or Group ID. Cleared on read. Write will have no effect on this bit.                                       |
| 1Bh  |      |                 |         | GR       | OUP_ID     |                                                                                                                                             |
|      | Bits | Function        | Default | Trigger* | R/W        | Description                                                                                                                                 |
|      | 7:4  | RSVD            | 0h      | N/A      | N/A        | Reserved                                                                                                                                    |
|      | 3:0  | GSID            | 0h      | No       |            | Group Slave ID.                                                                                                                             |
| 1Ch  |      |                 |         | PI       | M_TRIG     |                                                                                                                                             |
|      | Bits | Function        | Default | Trigger* | R/W        | Description                                                                                                                                 |
|      | 7:6  | PWR_MODE        | 10b     | No       | R/W        | Power Mode Bits.  00b = Active Mode  01b = Restore default settings  10b = Low-Power Mode  11b = Reserved                                   |
|      | 5    | TRIG_MSK_2      | 0       | No       |            | Mask bit for Trigger 2. Broadcast write to this bit is ignored.                                                                             |
|      | 4    | TRIG_MSK_1      | 0       | No       |            | Mask bit for Trigger 1. Broadcast write to this bit is ignored.                                                                             |
|      | 3    | TRIG_MSK_0      | 0       | No       |            | Mask bit for Trigger 0. Broadcast write to this bit is ignored.                                                                             |
|      | 2    | TRIG_2          | 0       | No       |            | Write to a '1' loads trigger registers with last written value TRIG_MSK_2 is cleared. Write to '0' has no affect.                           |
|      | 1    | TRIG_1          | 0       | No       |            | Write to a '1' loads trigger registers with last written value TRIG_MSK_1 is cleared. Write to '0' has no effect.                           |
|      | 0    | TRIG_0          | 0       | No       |            | Write to a '1' loads trigger registers with last written value TRIG_MSK_0 is cleared. Write to '0' has no effect.                           |
| 1Dh  |      |                 |         | PRO      | DUCT ID    |                                                                                                                                             |
|      | Bits | Function        | Default | Trigger* | R/W        | Description                                                                                                                                 |
|      | 7:0  | PRODUCT_ID      | 82h     | No       | R          | Product Identification Bits. Product ID default value cannot be overwritten.                                                                |
| 1Eh  |      |                 |         | MANUFAC  | TURER ID   | , LSB                                                                                                                                       |
|      | Bits | Function        | Default | Trigger* | R/W        | Description                                                                                                                                 |
|      | 7:0  | MANID[7:0]      | 02h     | No       | R          | Manufacturer Identification, bits 7:0. Manufacturer ID default value cannot be overwritten.                                                 |
| 1Fh  |      |                 |         | MANUFAC  | TURER ID   | , MSB                                                                                                                                       |
|      | Bits | Function        | Default | Trigger* | R/W        | Description                                                                                                                                 |
|      | 7:6  | RSVD            | 00b     | N/A      | N/A        | Reserved                                                                                                                                    |
|      | 5:4  | MANID[5:4]      | 01b     | No       | R          | Manufacturer Identification, bits 5:4. Manufacturer ID default value cannot be overwritten.                                                 |
|      | 3:0  | USID            | 010xb   | No       |            | Unique Slave Identifier. Bit 0 (x) of USID is tied to the state of the GPO1 pin. 0100b: GPO1= Low state or floating 0101b: GPO1= High state |

<sup>\*</sup> Trigger=Yes: When all PM\_TRIG.TRIG\_MSK\_\* bits are set '1', REGISTER\_0 will be written immediately during a write operation. If any PM\_TRIG.TRIG\_MSK\_\* bits are cleared ('0'), REGISTER\_0 will not be updated to the new value after a write operation only after an unmasked PM\_TRIG.TRIG\_\* bit is subsequently written to a '1'.

Product Folder Links: LM3263

22

#### **APPLICATION INFORMATION**

#### **Recommended External Components**

#### Inductor Selection

A 1.5  $\mu$ H inductor is needed for optimum performance and functionality of the LM3263. In the case of 2G transmission current bursts, the effective overall RMS current requirements are reduced. Therefore, please consult with the inductor manufacturers to determine if some of their smaller components will meet your application needs even though the classical inductor specification does not appear to meet the LM3263 RMS current specifications.

The LM3263 automatically manages the inductor peak and RMS current (or steady-state current peak) through the SW pin. The SW pin has two positive current limits. The first is the 1.45A typical (or 1.65A maximum) overcurrent protection. It sets the upper steady-state inductor peak current (as detailed in the Electrical Characteristics Table  $I_{LIM,PFET,SteadyState}$ ). It is the dominant factor limiting the inductors  $I_{SAT}$  requirement. The second is an over-limit current protection. It limits the maximum peak inductor current during large signal transients (i.e., < 20  $\mu$ s) to 1.9A typical (or 2.1A maximum). A minimum inductance of 0.3uH should be maintained at the second current limit.

The ACB circuit automatically adjusts its output current to keep the steady-state inductor current below the steady-state peak current limit. Thus, the inductor RMS current will effectively always be less than the  $I_{LIM,PFET,SteadyState}$  during the transmit burst. In addition, as in the case with 2G where the output current comes in bursts, the effective overall RMS current would be much lower.

For good efficiency, the inductor's resistance should be less than  $0.2\Omega$ ; low DCR inductors (<0.2 $\Omega$ ) are recommended. Table 2 suggests some inductors and their suppliers.

| Model                             | Vendor      | Dimensions (mm) | I <sub>SAT</sub><br>(30% drop in<br>inductance) | DCR    |
|-----------------------------------|-------------|-----------------|-------------------------------------------------|--------|
| DFE201610C1R5N<br>(1285AS-H-1R5M) | токо        |                 | 2.2A                                            | 120 mΩ |
| LQM2MPN1R5MG                      | Murata      | 2.0 x 1.6 x 1.0 | 2.0A                                            | 110 mΩ |
| MAKK2016T1R5M                     | Taiyo-Yuden |                 | 1.9A                                            | 115 mΩ |
| VLS201610MT-1R5N                  | TDK         |                 | 1.4A                                            | 151 mΩ |

Table 2. Suggested Inductors and Their Suppliers

#### **Capacitor Selection**

The LM3263 is designed to use ceramic capacitors for its input and output filters. Use a 10  $\mu$ F capacitor for the input and approximately 10  $\mu$ F actual total output capacitance. Capacitor types such as X5R, X7R are recommended for both filters. These provide an optimal balance between small size, cost, reliability and performance for cell phones and similar applications. Table 3 lists suggested part numbers and suppliers. DC bias characteristics of the capacitors must be considered while selecting the voltage rating and case size of the capacitor. Smaller case sizes for the output capacitor mitigate piezo-electric vibrations of the capacitor when the output voltage is stepped up and down at fast rates. However, they have a bigger percentage drop in value with dc bias. For even smaller total solution size, 0402 (1005) case size capacitors are recommended for filtering. Use of multiple 2.2  $\mu$ F or 1 $\mu$ F capacitors can also be considered. For RF Power Amplifier applications, split the output capacitor between DC-DC converter and RF Power Amplifiers: 10  $\mu$ F (C<sub>OUT1</sub>) + 4.7  $\mu$ F (C<sub>OUT2</sub>) + 3 x 1.0  $\mu$ F (C<sub>OUT3</sub>) is recommended. The optimum capacitance split is application dependent, and for stability the actual total capacitance (taking into account effects of capacitor DC bias, temperature de-rating, aging and other capacitors very close to the respective device. A high-frequency capacitor (3300 pF) is highly recommended to be placed next to C<sub>OUT1</sub>.

Product Folder Links: LM3263



| Table 3. Suggested Capacitors and Their Suppliers | Table 3. | Suggested | Capacitors a | and Their | Suppliers |
|---------------------------------------------------|----------|-----------|--------------|-----------|-----------|
|---------------------------------------------------|----------|-----------|--------------|-----------|-----------|

| Capacitance | Model          | Size (WxL) (mm) | Vendor  |
|-------------|----------------|-----------------|---------|
| 10 μF       | GRM185R60J106M | 1.6 x 0.8       | Murata  |
| 10 μF       | CL05A106MP5NUN | 1.0 x 0.5       | Samsung |
| 4.7 μF      | CL05A475MP5NRN | 1.0 x 0.5       | Samsung |
| 1.0 μF      | CL03A105MP3CSN | 0.6 x 0.3       | Samsung |
| 1.0 μF      | C0603X5R0J105M | 0.6 x 0.3       | TDK     |
| 3300 pF     | GRM022R60J332K | 0.4 x 0.2       | Murata  |

#### **DSBGA Package Assembly And Use**

Use of the DSBGA package requires specialized board layout, precision mounting, and careful re-flow techniques, as detailed in Texas Instruments Application Note 1112 (SNVA009). Refer to the section *Surface Mount Technology (SMD) Assembly Considerations*. For best results in assembly, alignment ordinals on the PC board should be used to facilitate placement of the device. The pad style used with DSBGA package must be the NSMD (non-solder mask defined) type. This means that the solder-mask opening is larger than the pad size. This prevents a lip that otherwise forms if the solder-mask and pad overlap from holding the device off the surface of the board and interfering with mounting. See Application Note 1112 for specific instructions how to do this.

The 16-bump package used for the LM3263 has 265 micron (nominal) solder balls and requires 0.225 mm pads for mounting the circuit board. The trace to each pad should enter the pad with a 90° entry angle to prevent debris from being caught in deep corners. Initially, the trace to each pad should be about 0.142 mm wide, for a section approximately 0.127 mm long, as a thermal relief. Then each trace should neck up or down to its optimal width.

An important criterion is symmetry to insure the solder bumps on the LM3263 re-flow evenly and that the device solders level to the board. In particular, special attention must be paid to the pads for bumps A1, A3, B1, and B3 since PGND, PVIN and BGND are typically connected to large copper planes; inadequate thermal relief can result in inadequate re-flow of these bumps.

The DSBGA package is optimized for the smallest possible size in applications with red-opaque or infrared-opaque cases. Because the DSBGA package lacks the plastic encapsulation characteristic of larger devices, it is vulnerable to light. Backside metallization and/or epoxy coating, along with front-side shading by the printed circuit board, reduce this sensitivity. However, the package has exposed die edges that are sensitive to light in the red and infrared range shining on the package's exposed die edges.

#### PCB LAYOUT CONSIDERATIONS

#### 1. Overview

PC board layout is critical to successfully designing a DC-DC converter into a product. A properly planned board layout optimizes the performance of a DC-DC converter and minimizes effects on surrounding circuitry while also addressing manufacturing issues that can have adverse impacts on board quality and final product yield.

#### 2. PCB

Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces. Erroneous signals could be sent to the DC-DC converter IC, resulting in poor regulation or instability. Poor layout can also result in re-flow problems leading to poor solder joints between the DSBGA package and board pads. Poor solder joints can result in erratic or degraded performance of the converter.

#### **Energy Efficiency**

Minimize resistive losses by using wide traces between the power components and doubling up traces on multiple layers when possible.

#### **EMI**

By its very nature, any switching converter generates electrical noise. The circuit board designer's challenge is to minimize, contain, or attenuate such switcher-generated noise. A high-frequency switching converter, such as the LM3263, switches Ampere level currents within nanoseconds, and the traces interconnecting the associated components can act as radiating antennas. The following guidelines are offered to help to ensure that EMI is maintained within tolerable levels.

To help minimize radiated noise:

- Place the LM3263 DC-DC converter, its input capacitor, and output filter inductor and capacitor close together, and make the interconnecting traces as short as possible.
- Arrange the components so that the switching current loops curl in the same direction. During the first half of each cycle, current flows from the input filter capacitor, through the internal PFET of the LM3263 and the inductor, to the output filter capacitor, then back through ground, forming a current loop. In the second half of each cycle, current is pulled up from ground, through the internal synchronous NFET of the LM3263 by the inductor, to the output filter capacitor and then back through ground, forming a second current loop. Routing these loops so the current curls in the same direction prevents magnetic field reversal between the two halfcycles and reduces radiated noise.
- Make the current loop area(s) as small as possible. Interleave doubled traces with ground planes or return paths, where possible, to further minimize trace inductances.
- The Active Current Assist and Bypass (ACB) trace should be kept short and routed directly from ACB pads to the VOUT pad at the inductor.

To help minimize conducted noise in the ground-plane:

- Reduce the amount of switching current that circulates through the ground plane: Connect PGND bump of the LM3263 and its input filter capacitor together using generous component-side copper fill as a pseudo-ground plane. Then connect this copper fill to the system ground-plane (if one is used) by multiple vias located at the input filter capacitor ground terminal. The multiple vias help to minimize ground bounce at the LM3263 by giving it a low-impedance ground connection. Do not route the PGND pad directly to the RF ground plane.
- An additional high frequency capacitor in 01005 (0402 mm) case size is also recommended between PVIN and the RF ground plane. Do not connect to PGND directly.
- For optimum RF performance connect the output capacitor ground to the RF ground or System ground plane. Do not connect to PGND directly.

To help minimize coupling to the DC-DC converter's own voltage feedback trace:

Route noise sensitive traces, such as the voltage feedback path (FB), as directly as possible from the DC-DC converter FB pad to the VOUT pad of the output capacitor, but keep it away from noisy traces between the power components.

Copyright © 2013, Texas Instruments Incorporated Product Folder Links: LM3263

To help minimize noise coupled back into power supplies:

- Use a star connection to route from the VBATT power input to DC-DC converter PVIN and to VBATT PA.
- Route traces for minimum inductance between PVIN pads and the input capacitor(s).
- Route traces to minimize inductance between the input capacitors and the ground plane.
- Maximize power supply trace inductance(s) to reduce coupling among function blocks.
- Inserting a ferrite bead in-line with power supply traces can offer a favorable tradeoff in terms of board area, by attenuating noise that might otherwise propagate through the supply connections, allowing the use of fewer bypass capacitors.

#### 3. Manufacturing Considerations

The LM3263 package employs a 16-bump (4x4) array of 0.24 mm solder balls, with a 0.4 mm pad pitch. A few simple design rules will go a long way to ensuring a good layout.

- Pad size should be 0.225 ± 0.02 mm. Solder mask opening should be 0.325 ± 0.02 mm.
- As a thermal relief, connect to each pad with 9 mil wide, 6 mil long traces and incrementally increase each
  trace to its optimal width. Symmetry is important to ensure the solder bumps re-flow evenly. Refer to TI
  Application Note AN-1112 DSBGA Wafer Level Chip Scale Package (SNVA009).

#### 4. LM3263 RF Evaluation Board



Figure 28. Simplified LM3263 RF Evaluation Board Schematic

26 Submit Do

**NSTRUMENTS** 

SNVS837 - JUNE 2013



www.ti.com

#### **Board Layout Overview**



Figure 29. Top View of RF Evaluation board with PAs

## TEXAS INSTRUMENTS

#### **DC-DC Converter**



Figure 30. Top Layer

## DC-DC Converter, cont'd



Figure 31. Board Layer 2 - FB, SVDD, PACB, PVIN



#### DC-DC Converter, cont'd



Figure 32. Board Layer 3 - SW, ACB

30

## DC-DC Converter, cont'd



Figure 33. Board Layer 4 - VCC\_PA, SYSTEM GND PLANE

## TEXAS INSTRUMENTS

## DC-DC Converter, cont'd



Figure 34. Board Layer 5 - VBATT Connection

## Star Connection between VBATT, DC-DC Converter, and PA



Figure 35. Multiple Board Layers – VBATT Supply Star Connection



#### **VBATT Star Connection**

It is critically important to use a "Star" connection from VBATT supply to the LM3263 PVIN and from VBATT to PA modules as implementing a "daisy chain" supply connection may add noise to the PA output.

#### **Star Connection at VBATT**



Figure 36. VBATT Star Connection on PCIN and VBATT\_PA



### PACKAGE OPTION ADDENDUM

4-Jul-2013

## PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| LM3263TME/NOPB   | ACTIVE | DSBGA        | YFQ                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -30 to 90    | S61                  | Samples |
| LM3263TMX/NOPB   | ACTIVE | DSBGA        | YFQ                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -30 to 90    | S61                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 2-Jul-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM3263TME/NOPB | DSBGA           | YFQ                | 16 | 250  | 178.0                    | 8.4                      | 2.08       | 2.08       | 0.76       | 4.0        | 8.0       | Q1               |
| LM3263TMX/NOPB | DSBGA           | YFQ                | 16 | 3000 | 178.0                    | 8.4                      | 2.08       | 2.08       | 0.76       | 4.0        | 8.0       | Q1               |

www.ti.com 2-Jul-2013



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM3263TME/NOPB | DSBGA        | YFQ             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| LM3263TMX/NOPB | DSBGA        | YFQ             | 16   | 3000 | 210.0       | 185.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Texas Instruments: