



Order

Now







ISO7710-Q1

SLLSEU2-MARCH 2017

# ISO7710-Q1 High Speed, Robust EMC Reinforced Single-Channel Digital Isolator

#### Features 1

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to +125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level 3A
  - Device CDM ESD Classification Level C6
- Signaling Rate: Up to 100 Mbps
- Wide Supply Range: 2.25 V to 5.5 V
- 2.25 V to 5.5 V Level Translation
- Default Output High and Low Options
- Low Power Consumption, Typical 1.7 mA at 1 Mbps
- Low Propagation Delay: 11 ns Typical (5-V Supplies)
- High CMTI: ±100 kV/µs Typical
- Robust Electromagnetic Compatibility (EMC)
  - System-Level ESD, EFT, and Surge Immunity
  - Low Emissions
- Isolation Barrier Life: > 40 Years
- Wide-SOIC (DW-16) and Narrow-SOIC (D-8) Package Options
- Safety and Regulatory Approvals:
  - VDE Reinforced Insulation per DIN V VDE V 0884-10 (VDE V 0884-10):2006-12
  - UL 1577 Component Recognition Program
  - CSA Component Acceptance Notice 5A, IEC 60950-1 and IEC 60601-1 End Equipment Standards
  - CQC Certification per GB4943.1-2011
  - TUV Certification according to EN 60950-1 and EN 61010-1
  - VDE, UL, CSA, and TUV Certifications for DW-16 Package Complete; All Other Certifications Planned

#### Applications 2

- Hybrid Electric Vehicles
- Motor Control
- **Power Supplies**
- Solar Inverters

## 3 Description

The ISO7710-Q1 device is a high-performance, single-channel digital isolator with 5000 V<sub>RMS</sub> (DW package) and 3000 V<sub>RMS</sub> (D package) isolation ratings per UL 1577. This device is also certified by VDE, TUV, CSA, and CQC.

ISO7710-Q1 device The provides high electromagnetic immunity and low emissions at low power consumption, while isolating CMOS or LVCMOS digital I/Os. The isolation channel has a logic input and output buffer separated by a silicon dioxide (SiO<sub>2</sub>) insulation barrier. In the event of input power or signal loss, default output is high for a device without suffix F and low for a device with suffix F. See the Device Functional Modes section for further details.

Used in conjunction with isolated power supplies, the device helps prevent noise currents on a data bus or other circuits from entering the local ground and interfering with or damaging sensitive circuitry. Through innovative chip design and layout techniques, the electromagnetic compatibility of the ISO7710-Q1 device has been significantly enhanced to ease system-level ESD, EFT, surge, and emissions compliance. The ISO7710-Q1 device is available in 16-pin SOIC wide-body (DW) and 8-pin SOIC narrow-body (D) packages.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |
|-------------|-----------|--------------------|
| 1907710 01  | SOIC (D)  | 4.90 mm × 3.91 mm  |
| ISO7710-Q1  | SOIC (DW) | 10.30 mm × 7.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



Copyright © 2016, Texas Instruments Incorporated



TEXAS INSTRUMENTS

www.ti.com

# **Table of Contents**

| 1 | Feat          | ures 1                                         |  |  |  |  |  |
|---|---------------|------------------------------------------------|--|--|--|--|--|
| 2 | App           | lications 1                                    |  |  |  |  |  |
| 3 | Description 1 |                                                |  |  |  |  |  |
| 4 | Revi          | sion History 2                                 |  |  |  |  |  |
| 5 | Pin (         | Configuration and Functions 3                  |  |  |  |  |  |
| 6 |               | cifications 4                                  |  |  |  |  |  |
|   | 6.1           | Absolute Maximum Ratings 4                     |  |  |  |  |  |
|   | 6.2           | ESD Ratings 4                                  |  |  |  |  |  |
|   | 6.3           | Recommended Operating Conditions 4             |  |  |  |  |  |
|   | 6.4           | Thermal Information 5                          |  |  |  |  |  |
|   | 6.5           | Power Ratings 5                                |  |  |  |  |  |
|   | 6.6           | Insulation Specifications 6                    |  |  |  |  |  |
|   | 6.7           | Safety-Related Certifications7                 |  |  |  |  |  |
|   | 6.8           | Safety Limiting Values 7                       |  |  |  |  |  |
|   | 6.9           | Electrical Characteristics—5-V Supply 8        |  |  |  |  |  |
|   | 6.10          | Supply Current Characteristics—5-V Supply      |  |  |  |  |  |
|   | 6.11          | Electrical Characteristics—3.3-V Supply 9      |  |  |  |  |  |
|   | 6.12          | Supply Current Characteristics—3.3-V Supply 9  |  |  |  |  |  |
|   | 6.13          | Electrical Characteristics—2.5-V Supply 10     |  |  |  |  |  |
|   | 6.14          | Supply Current Characteristics—2.5-V Supply 10 |  |  |  |  |  |
|   | 6.15          | Switching Characteristics—5-V Supply 11        |  |  |  |  |  |
|   | 6.16          | Switching Characteristics—3.3-V Supply 11      |  |  |  |  |  |
|   | 6.17          | Switching Characteristics—2.5-V Supply 11      |  |  |  |  |  |
|   | 6.18          | Insulation Characteristics Curves 12           |  |  |  |  |  |

|    | 6.19 | Typical Characteristics                         | 13 |
|----|------|-------------------------------------------------|----|
| 7  | Para | meter Measurement Information                   | 14 |
| 8  | Deta | iled Description                                | 15 |
|    | 8.1  | Overview                                        | 15 |
|    | 8.2  | Functional Block Diagram                        | 15 |
|    | 8.3  | Feature Description                             | 16 |
|    | 8.4  | Device Functional Modes                         | 17 |
| 9  | App  | lication and Implementation                     | 18 |
|    | 9.1  | Application Information                         | 18 |
|    | 9.2  | Typical Application                             |    |
| 10 |      | er Supply Recommendations                       |    |
| 11 | Lay  | out                                             | 20 |
|    | 11.1 | Layout Guidelines                               | 20 |
|    | 11.2 | Layout Example                                  | 20 |
| 12 | Dev  | ice and Documentation Support                   | 21 |
|    | 12.1 | Documentation Support                           | 21 |
|    | 12.2 | Related Links                                   |    |
|    | 12.3 | Receiving Notification of Documentation Updates | 21 |
|    | 12.4 | Community Resources                             | 21 |
|    | 12.5 | Trademarks                                      | 21 |
|    | 12.6 | Electrostatic Discharge Caution                 | 21 |
|    | 12.7 | Glossary                                        | 21 |
| 13 | Mec  | hanical, Packaging, and Orderable               |    |
|    |      | mation                                          | 21 |
|    |      |                                                 |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE       | REVISION | NOTES            |
|------------|----------|------------------|
| March 2017 | *        | Initial release. |



# 5 Pin Configuration and Functions





#### **Pin Functions**

|                  | PIN                           |      |     |                                                |  |
|------------------|-------------------------------|------|-----|------------------------------------------------|--|
| NAME             | NO                            |      | I/O | DESCRIPTION                                    |  |
| NAME             | DW                            | D    |     |                                                |  |
| V <sub>CC1</sub> | 3                             | 1, 3 | —   | Power supply, V <sub>CC1</sub>                 |  |
| V <sub>CC2</sub> | 14                            | 8    | —   | Power supply, V <sub>CC2</sub>                 |  |
| GND1             | 1, 7                          | 4    | —   | Ground connection for V <sub>CC1</sub>         |  |
| GND2             | 9, 16                         | 5    | _   | Ground connection for V <sub>CC2</sub>         |  |
| IN               | 4                             | 2    | I   | Input channel                                  |  |
| OUT              | 13                            | 6    | 0   | Output channel                                 |  |
| NC               | 2, 5, 6, 8, 10 ,11,<br>12, 15 | 7    | _   | Not connect pin; it has no internal connection |  |

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

#### See $^{(1)}$

|                                     |                               | MIN  | MAX                  | UNIT |
|-------------------------------------|-------------------------------|------|----------------------|------|
| V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage <sup>(2)</sup> | -0.5 | 6                    | V    |
| V                                   | Voltage at IN, OUT            | -0.5 | $V_{CC} + 0.5^{(3)}$ | V    |
| I <sub>O</sub>                      | Output Current                | -15  | 15                   | mA   |
| TJ                                  | Junction temperature          |      | 150                  | °C   |
| T <sub>stg</sub>                    | Storage temperature           | -65  | 150                  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak

voltage values.

(3) Maximum voltage must not exceed 6 V.

#### 6.2 ESD Ratings

|                                            |                         |                                                         | VALUE | UNIT |
|--------------------------------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                                          | Electrostotia discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±6000 | V    |
| V <sub>(ESD)</sub> Electrostatic discharge |                         | Charged-device model (CDM), per AEC Q100-011            | ±1500 | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

|                                     |                                |                          | MIN                    | NOM | MAX                    | UNIT |
|-------------------------------------|--------------------------------|--------------------------|------------------------|-----|------------------------|------|
| V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage                 |                          | 2.25                   |     | 5.5                    | V    |
| V <sub>CC(UVLO+)</sub>              | UVLO threshold when supply vo  | Itage is rising          |                        | 2   | 2.25                   | V    |
| V <sub>CC(UVLO-)</sub>              | UVLO threshold when supply vo  | Itage is falling         | 1.7                    | 1.8 |                        | V    |
| V <sub>HYS(UVLO)</sub>              | Supply voltage UVLO hysteresis | ;                        | 100                    | 200 |                        | mV   |
|                                     |                                | V <sub>CC2</sub> = 5 V   | -4                     |     |                        |      |
| I <sub>OH</sub>                     | High-level output current      | V <sub>CC2</sub> = 3.3 V | -2                     |     |                        | mA   |
|                                     |                                | V <sub>CC2</sub> = 2.5 V | -1                     |     |                        |      |
|                                     |                                | V <sub>CC2</sub> = 5 V   |                        |     | 4                      |      |
| I <sub>OL</sub>                     | Low-level output current       | V <sub>CC2</sub> = 3.3 V |                        |     | 2                      | mA   |
|                                     |                                | V <sub>CC2</sub> = 2.5 V |                        |     | 1                      |      |
| VIH                                 | High-level input voltage       |                          | 0.7 × V <sub>CC1</sub> |     | V <sub>CC1</sub>       | V    |
| VIL                                 | Low-level input voltage        |                          | 0                      |     | 0.3 × V <sub>CC1</sub> | V    |
| DR                                  | Signaling rate                 |                          | 0                      |     | 100                    | Mbps |
| T <sub>A</sub>                      | Ambient temperature            |                          | -40                    | 25  | 125                    | °C   |

#### 6.4 Thermal Information

|                         |                                              | ISO77     | '10-Q1   |      |
|-------------------------|----------------------------------------------|-----------|----------|------|
|                         | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC) | D (SOIC) | UNIT |
|                         |                                              | (16-Pin)  | (8-Pin)  |      |
| $R_{\thetaJA}$          | Junction-to-ambient thermal resistance       | 94.4      | 146.1    | °C/W |
| R <sub>0JC(top)</sub>   | Junction-to-case(top) thermal resistance     | 57.3      | 63.1     | °C/W |
| $R_{\theta JB}$         | Junction-to-board thermal resistance         | 57.1      | 80.0     | °C/W |
| ΨJT                     | Junction-to-top characterization parameter   | 40.0      | 9.6      | °C/W |
| ΨЈВ                     | Junction-to-board characterization parameter | 56.8      | 79.0     | °C/W |
| $R_{\theta JC(bottom)}$ | Junction-to-case(bottom) thermal resistance  | n/a       | n/a      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Power Ratings

|                 | PARAMETER                           | TEST CONDITIONS                                                                                                                   | MIN | TYP | MAX  | UNIT |
|-----------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| P <sub>D</sub>  | Maximum power dissipation           | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150^{\circ}\text{C}, C_L = 15 \text{ pF},$<br>input a 50 MHz 50% duty cycle square wave |     |     | 50   | mW   |
| P <sub>D1</sub> | Maximum power dissipation by side-1 | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150^{\circ}\text{C}, C_L = 15 \text{ pF},$<br>input a 50 MHz 50% duty cycle square wave |     |     | 12.5 | mW   |
| P <sub>D2</sub> | Maximum power dissipation by side-2 | $V_{CC1}$ = $V_{CC2}$ = 5.5 V, $T_{\rm J}$ = 150°C, $C_{\rm L}$ = 15 pF, input a 50 MHz 50% duty cycle square wave                |     |     | 37.5 | mW   |

#### 6.6 Insulation Specifications

| PARAMETER         |                                                     | TEST CONDITIONS                                                                                                                                                              | VALUE             |                   | UNIT             |
|-------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|------------------|
|                   | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                              | DW-16             | D-8               | UNIT             |
| CLR               | External clearance (1)                              | Shortest terminal-to-terminal distance through air                                                                                                                           | 8                 | 4                 | mm               |
| CPG               | External creepage (1)                               | Shortest terminal-to-terminal distance across the package surface                                                                                                            | 8                 | 4                 | mm               |
| DTI               | Distance through the insulation                     | Minimum internal gap (internal clearance)                                                                                                                                    | 21                | 21                | μm               |
| CTI               | Comparative tracking index                          | DIN EN 60112 (VDE 0303-11); IEC 60112; UL 746A                                                                                                                               | >600              | >600              | V                |
|                   | Material group                                      | According to IEC 60664-1                                                                                                                                                     | Ι                 | I                 |                  |
|                   |                                                     | Rated mains voltage ≤ 150 V <sub>RMS</sub>                                                                                                                                   | I–IV              | I–IV              |                  |
|                   |                                                     | Rated mains voltage ≤ 300 V <sub>RMS</sub>                                                                                                                                   | I–IV              | I–III             |                  |
|                   | Overvoltage category per IEC 60664-1                | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                   | I–IV              | n/a               |                  |
|                   |                                                     | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                  | I–III             | n/a               |                  |
| DIN V V           | /DE V 0884-10 (VDE V 0884-10):2006-12               | (2)                                                                                                                                                                          |                   |                   |                  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage           | AC voltage (bipolar)                                                                                                                                                         | 1414              | 637               | V <sub>PK</sub>  |
| V <sub>IOWM</sub> | Maximum working isolation voltage                   | AC voltage; Time dependent dielectric breakdown (TDDB) test                                                                                                                  | 1000              | 450               | V <sub>RMS</sub> |
| 101111            |                                                     | DC voltage                                                                                                                                                                   | 1414              | 637               | V <sub>DC</sub>  |
| V <sub>IOTM</sub> | Maximum transient isolation voltage                 | $V_{\text{TEST}} = V_{\text{IOTM}}$<br>t = 60 s (qualification)<br>t= 1 s (100% production)                                                                                  | 8000              | 4242              | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup>      | Test method per IEC 60065, 1.2/50 µs waveform,<br>V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> (qualification)                                                                | 8000              | 5000              | V <sub>PK</sub>  |
|                   |                                                     | Method a, After Input/Output safety test subgroup 2/3,<br>$V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10$ s                          | ≤5                | ≤5                |                  |
| q <sub>pd</sub>   | Apparent charge <sup>(4)</sup>                      | Method a, After environmental tests subgroup 1,<br>$V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10$ s                                 | ≤5                | ≤5                | рС               |
|                   |                                                     | Method b1; At routine test (100% production) and<br>preconditioning (type test)<br>$V_{ini} = V_{IOTM}$ , $t_{ini} = 1$ s; $V_{pd(m)} = 1.875 \times V_{IORM}$ , $t_m = 1$ s | ≤5                | ≤5                |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(5)</sup> | $V_{IO} = 0.4 \times \sin (2\pi ft), f = 1 MHz$                                                                                                                              | ~0.4              | ~0.4              | pF               |
|                   |                                                     | $V_{IO} = 500 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$                                                                                                                 | >10 <sup>12</sup> | >10 <sup>12</sup> |                  |
| R <sub>IO</sub>   | Isolation resistance <sup>(5)</sup>                 | $V_{IO} = 500 \text{ V}, \ 100^{\circ}\text{C} \le \text{T}_{A} \le 125^{\circ}\text{C}$                                                                                     | >10 <sup>11</sup> | >10 <sup>11</sup> | Ω                |
|                   |                                                     | $V_{IO} = 500 \text{ V at } T_{S} = 150^{\circ}\text{C}$                                                                                                                     | >10 <sup>9</sup>  | >10 <sup>9</sup>  |                  |
|                   | Pollution degree                                    |                                                                                                                                                                              | 2                 | 2                 |                  |
|                   | Climatic category                                   |                                                                                                                                                                              | 55/125/21         | 55/125/21         |                  |
| UL 157            | 7                                                   |                                                                                                                                                                              |                   |                   |                  |
| V <sub>ISO</sub>  | Withstanding isolation voltage                      | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification);<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1 s (100% production)                                                              | 5000              | 3000              | V <sub>RMS</sub> |

(1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.

(2) This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

(3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

(4) Apparent charge is electrical discharge caused by a partial discharge (pd).

(5) All pins on each side of the barrier tied together creating a two-terminal device.



#### 6.7 Safety-Related Certifications

VDE, CSA, UL and TUV certifications for DW-16 package are complete; All other certifications are planned.

| VDE                                                                                                                                                                                                                                                                                                                               | CSA                                                                                                                                                                                                                                                                                                          | UL                                                                                                                     | CQC                                                                                                                                                                                                                                                             | TUV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Certified according to<br>DIN V VDE V 0884-10<br>(VDE V 0884-10):2006-<br>12                                                                                                                                                                                                                                                      | Certified under CSA<br>Component Acceptance<br>Notice 5A, IEC 60950-1,<br>and IEC 60601-1                                                                                                                                                                                                                    | Certified according to UL<br>1577 Component<br>Recognition Program                                                     | Plan to certify according to GB4943.1-2011                                                                                                                                                                                                                      | Certified according to EN<br>61010-1:2010 (3rd Ed)<br>and EN 60950-<br>1:2006/A11:2009/A1:2010/<br>A12:2011/A2:2013                                                                                                                                                                                                                                                                                                                                                                                                    |
| Maximum transient<br>isolation voltage, 8000<br>$V_{PK}$ (DW-16, Reinforced)<br>and 4242 $V_{PK}$ (D-8);<br>Maximum repetitive peak<br>isolation voltage, 1414<br>$V_{PK}$ (DW-16, Reinforced)<br>and 637 $V_{PK}$ (D-8);<br>Maximum surge isolation<br>voltage, 8000 $V_{PK}$ (DW-<br>16, Reinforced) and<br>5000 $V_{PK}$ (D-8) | Reinforced insulation per CSA 60950-1-07+A1+A2 and IEC 60950-1 2nd Ed., 800 $V_{RMS}$ (DW-16) and 400 $V_{RMS}$ (D-8) max working voltage (pollution degree 2, material group I); 2 MOPP (Means of Patient Protection) per CSA 60601-1:14 and IEC 60601-1 Ed. 3.1, 250 $V_{RMS}$ (DW-16) max working voltage | <b>DW-16:</b> Single<br>protection, 5000 V <sub>RMS</sub> ;<br><b>D-8:</b> Single protection,<br>3000 V <sub>RMS</sub> | <b>DW-16:</b> Reinforced<br>Insulation, Altitude ≤ 5000<br>m, Tropical Climate, 400<br>V <sub>RMS</sub> maximum working<br>voltage;<br><b>D-8:</b> Basic Insulation,<br>Altitude ≤ 5000 m, Tropical<br>Climate, 250 V <sub>RMS</sub><br>maximum working voltage | $\begin{array}{l} 5000 \ V_{RMS} \ (DW-16) \ and \\ 3000 \ V_{RMS} \ (D-8) \\ Reinforced insulation per \\ EN \ 61010-1:2010 \ (3rd \ Ed) \\ up \ to \ working \ voltage \ of \\ 600 \ V_{RMS} \ (DW-16) \ and \\ 300 \ V_{RMS} \ (DW-16) \ and \\ 3000 \ V_{RMS} \ (DW-16) \ and \\ 3000 \ V_{RMS} \ (D-8) \\ Reinforced \ insulation \ per \\ EN \ 60950- \\ 1:2006/A11:2009/A1:2010/ \\ A12:2011/A2:2013 \ up \ to \\ working \ voltage \ of \ 800 \\ V_{RMS} \ (DW-16) \ and \ 400 \\ V_{RMS} \ (D-8) \end{array}$ |
| Certificate number:<br>40040142                                                                                                                                                                                                                                                                                                   | Master contract number: 220991                                                                                                                                                                                                                                                                               | File number: E181974                                                                                                   | Certification Planned                                                                                                                                                                                                                                           | Client ID number: 77311                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

## 6.8 Safety Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

|                  | PARAMETER                                                                                    | TEST CONDITIONS                                                                                                             | MIN | TYP | MAX   | UNIT |
|------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------|
| DW-1             | 6 Package                                                                                    |                                                                                                                             |     |     |       |      |
|                  |                                                                                              | $R_{\theta JA} = 94.4 \text{ °C/W}, V_I = 5.5 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}, \text{ see Figure 1}$   |     |     | 241   |      |
| Is               | Safety input, output, or                                                                     | $R_{\theta JA} = 94.4 \text{ °C/W}, V_I = 3.6 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}, \text{ see Figure 1}$   | 1 ; |     | 368   | mA   |
| s supply current | $R_{\theta JA}$ = 94.4 °C/W, $V_{I}$ = 2.75 V, $T_{J}$ = 150°C, $T_{A}$ = 25°C, see Figure 1 |                                                                                                                             |     | 482 | 110 ( |      |
| $P_{S}$          | Safety input, output, or total power                                                         | $R_{\theta JA} = 94.4 \text{ °C/W}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}, \text{ see Figure 2}$                        |     |     | 1324  | mW   |
| Τs               | Maximum safety temperature                                                                   |                                                                                                                             |     |     | 150   | °C   |
| D-8 P            | ackage                                                                                       | •                                                                                                                           |     |     |       |      |
|                  |                                                                                              | $R_{\theta JA} = 146.1 \text{ °C/W}, V_I = 5.5 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}, \text{ see Figure 3}$  |     |     | 156   |      |
| $I_S$            | Safety input, output, or<br>supply current                                                   | $R_{\theta JA}$ = 146.1 °C/W, $V_{I}$ = 3.6 V, $T_{J}$ = 150°C, $T_{A}$ = 25°C, see Figure 3                                |     |     | 238   | mA   |
|                  |                                                                                              | $R_{\theta JA} = 146.1 \text{ °C/W}, V_I = 2.75 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}, \text{ see Figure 3}$ |     |     | 311   |      |
| $P_{S}$          | Safety input, output, or total power                                                         | $R_{\theta JA}$ = 146.1 °C/W, $T_J$ = 150°C, $T_A$ = 25°C, see Figure 4                                                     |     |     | 856   | mW   |
| Τs               | Maximum safety<br>temperature                                                                |                                                                                                                             |     |     | 150   | °C   |

The maximum safety temperature is the maximum junction temperature specified for the device. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* table is that of a device installed on a High-K test board for leaded surface mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.

Copyright © 2017, Texas Instruments Incorporated

STRUMENTS

EXAS

# 6.9 Electrical Characteristics—5-V Supply

 $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                     | MIN                    | ТҮР                    | MAX                       | UNIT  |
|----------------------|------------------------------------|---------------------------------------------------------------------|------------------------|------------------------|---------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -4 mA; see Figure 11                              | V <sub>CC2</sub> – 0.4 | 4.8                    |                           | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 4 mA; see Figure 11                               |                        | 0.2                    | 0.4                       | V     |
| V <sub>IT+(IN)</sub> | Rising input threshold voltage     |                                                                     |                        | 0.6 x V <sub>CC1</sub> | $0.7 \mathrm{~x~V_{CC1}}$ | V     |
| V <sub>IT-(IN)</sub> | Falling input threshold voltage    |                                                                     | 0.3 x V <sub>CC1</sub> | 0.4 x V <sub>CC1</sub> |                           | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                     | 0.1 × V <sub>CC1</sub> | $0.2 \times V_{CC1}$   |                           | V     |
| I <sub>IH</sub>      | High-level input current           | $V_{IH} = V_{CC1}$ at IN                                            |                        |                        | 10                        | μA    |
| IIL                  | Low-level input current            | $V_{IL} = 0 V \text{ at } IN$                                       | -10                    |                        |                           | μA    |
| CMTI                 | Common-mode transient immunity     | $V_I = V_{CC1}$ or 0 V, $V_{CM} = 1200$ V; see Figure 13            | 85                     | 100                    |                           | kV/μs |
| Cı                   | Input Capacitance <sup>(1)</sup>   | $V_I = V_{CC}/2 + 0.4 \times sin(2\pi ft), f = 1 MHz, V_{CC} = 5 V$ |                        | 2                      |                           | pF    |

(1) Measured from input pin to ground.

## 6.10 Supply Current Characteristics—5-V Supply

 $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                  | TEST CONDITION                                                            | SUPPLY<br>CURRENT | MIN                      | ТҮР | МАХ | UNIT |    |
|----------------------------|---------------------------------------------------------------------------|-------------------|--------------------------|-----|-----|------|----|
|                            | V <sub>I</sub> = V <sub>CC1</sub> (ISO7710-Q1), V <sub>I</sub> = 0 V (ISO | D7710-Q1 with F   | I <sub>CC1</sub>         |     | 0.5 | 0.8  |    |
| Supply current DC signal   | suffix)                                                                   |                   |                          |     | 0.6 | 1    |    |
| Supply current - DC signal | $V_1 = 0 V$ (ISO7710-Q1), $V_1 = V_{CC1}$ (ISO7710-Q1 with F              |                   | I <sub>CC1</sub>         |     | 1.6 | 2.5  |    |
|                            | suffix)                                                                   |                   |                          |     | 0.6 | 1    |    |
|                            |                                                                           | 1 Mhaa            | I <sub>CC1</sub>         |     | 1.1 | 1.5  |    |
|                            |                                                                           | 1 Mbps            | I <sub>CC2</sub>         |     | 0.6 | 1.1  | mA |
| Supply surrent AC signal   | All channels switching with square                                        | 10 Mhna           | I <sub>CC1</sub>         |     | 1.1 | 1.6  |    |
| Supply current - AC signal | wave clock input; $C_L = 15 \text{ pF}$                                   | ro mpps           | 10 Mbps I <sub>CC2</sub> |     | 1.1 | 1.6  |    |
|                            |                                                                           | 100 Mbpa          | I <sub>CC1</sub>         |     | 1.4 | 2    |    |
|                            |                                                                           | 100 Mbps          | I <sub>CC2</sub>         |     | 5.9 | 7    |    |



## 6.11 Electrical Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                          | MIN                    | ТҮР                    | MAX                    | UNIT  |
|----------------------|------------------------------------|----------------------------------------------------------|------------------------|------------------------|------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | $I_{OH} = -2 \text{ mA}; \text{ see Figure 11}$          | $V_{CC2} - 0.3$        | 3.2                    |                        | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 2 mA; see Figure 11                    |                        | 0.1                    | 0.3                    | V     |
| V <sub>IT+(IN)</sub> | Rising input voltage threshold     |                                                          |                        | 0.6 x V <sub>CC1</sub> | 0.7 x V <sub>CC1</sub> | V     |
| V <sub>IT-(IN)</sub> | Falling input voltage threshold    |                                                          | 0.3 x V <sub>CC1</sub> | 0.4 x V <sub>CC1</sub> |                        | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                          | 0.1 × V <sub>CC1</sub> | $0.2 \times V_{CC1}$   |                        | V     |
| I <sub>IH</sub>      | High-level input current           | $V_{IH} = V_{CC1}$ at IN                                 |                        |                        | 10                     | μA    |
| IIL                  | Low-level input current            | V <sub>IL</sub> = 0 V at IN                              | -10                    |                        |                        | μA    |
| CMTI                 | Common-mode transient immunity     | $V_I = V_{CC1}$ or 0 V, $V_{CM} = 1200$ V; see Figure 13 | 85                     | 100                    |                        | kV/μs |

## 6.12 Supply Current Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                                                        |                 | SUPPLY<br>CURRENT | MIN | ТҮР | МАХ | UNIT |
|----------------------------|----------------------------------------------------------------------------------------|-----------------|-------------------|-----|-----|-----|------|
|                            | V <sub>I</sub> = V <sub>CC1</sub> (ISO7710-Q1), V <sub>I</sub> = 0 V (ISO              | O7710-Q1 with F | I <sub>CC1</sub>  |     | 0.5 | 0.8 |      |
| Supply current - DC signal | suffix)                                                                                | suffix)         |                   |     | 0.6 | 1   |      |
| Supply current - DC signal | $V_{\rm I}$ = 0 V (ISO7710-Q1), $V_{\rm I}$ = $V_{\rm CC1}$ (ISO7710-Q1 with F suffix) |                 | I <sub>CC1</sub>  |     | 1.6 | 2.5 |      |
|                            |                                                                                        |                 | I <sub>CC2</sub>  |     | 0.6 | 1   |      |
|                            |                                                                                        | 1 Mbps          | I <sub>CC1</sub>  |     | 1.1 | 1.5 | mA   |
|                            |                                                                                        | Timps           | I <sub>CC2</sub>  |     | 0.6 | 1   | ША   |
| Supply current - AC signal | All channels switching with square                                                     | 10 Mhna         | I <sub>CC1</sub>  |     | 1   | 1.6 |      |
| Supply current - AC signal | wave clock input; $C_L = 15 \text{ pF}$                                                | 10 Mbps         | I <sub>CC2</sub>  |     | 1.1 | 1.4 |      |
|                            | 100 Mb                                                                                 | 100 Mhaa        | I <sub>CC1</sub>  |     | 1.3 | 1.8 |      |
|                            |                                                                                        | Sdaw 001        | I <sub>CC2</sub>  |     | 4.3 | 5.3 |      |

STRUMENTS

ÈXAS

## 6.13 Electrical Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| 001                  | 002                                |                                                          | ,                      |                        |                        |       |
|----------------------|------------------------------------|----------------------------------------------------------|------------------------|------------------------|------------------------|-------|
|                      | PARAMETER                          | TEST CONDITIONS                                          | MIN                    | TYP                    | MAX                    | UNIT  |
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -1 mA; see Figure 11                   | $V_{CC2} - 0.2$        | 2.45                   |                        | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 1 mA; see Figure 11                    |                        | 0.05                   | 0.2                    | V     |
| V <sub>IT+(IN)</sub> | Rising input voltage threshold     |                                                          |                        | 0.6 x V <sub>CC1</sub> | 0.7 x V <sub>CC1</sub> | V     |
| V <sub>IT-(IN)</sub> | Falling input voltage threshold    |                                                          | 0.3 x V <sub>CC1</sub> | 0.4 x V <sub>CC1</sub> |                        | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                          | 0.1 × V <sub>CC1</sub> | $0.2 \times V_{CC1}$   |                        | V     |
| I <sub>IH</sub>      | High-level input current           | $V_{IH} = V_{CC1}$ at IN                                 |                        |                        | 10                     | μA    |
| IIL .                | Low-level input current            | $V_{IL} = 0 V \text{ at } IN$                            | -10                    |                        |                        | μA    |
| CMTI                 | Common-mode transient<br>immunity  | $V_I = V_{CC1}$ or 0 V, $V_{CM} = 1200$ V; see Figure 13 | 85                     | 100                    |                        | kV/μs |

#### 6.14 Supply Current Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                  | TEST CONDITION                                                                         | SUPPLY<br>CURRENT | MIN                  | ТҮР | МАХ | UNIT |    |
|----------------------------|----------------------------------------------------------------------------------------|-------------------|----------------------|-----|-----|------|----|
|                            | V <sub>I</sub> = V <sub>CC1</sub> (ISO7710-Q1), V <sub>I</sub> = 0 V (IS               | O7710-Q1 with F   | I <sub>CC1</sub>     |     | 0.5 | 0.8  |    |
| Supply current - DC signal | suffix)                                                                                | suffix)           |                      |     | 0.6 | 1    |    |
|                            | $V_{\rm I}$ = 0 V (ISO7710-Q1), $V_{\rm I}$ = $V_{\rm CC1}$ (ISO7710-Q1 with F suffix) |                   | I <sub>CC1</sub>     |     | 1.6 | 2.5  |    |
|                            |                                                                                        |                   | I <sub>CC2</sub>     |     | 0.6 | 1    |    |
|                            |                                                                                        | 1 Mbps            | I <sub>CC1</sub>     |     | 1.1 | 1.5  | mA |
|                            |                                                                                        | Timps             | I <sub>CC2</sub>     |     | 0.6 | 1    | ma |
| Supply current - AC signal | All channels switching with square                                                     | 10 Mbps           | I <sub>CC1</sub>     |     | 1.1 | 1.5  |    |
| Supply current - AC signal | wave clock input; $C_L = 15 \text{ pF}$                                                |                   | I <sub>CC2</sub> 0.9 | 0.9 | 1.4 |      |    |
|                            |                                                                                        | 100 Mbps          | I <sub>CC1</sub>     |     | 1.2 | 1.6  |    |
|                            |                                                                                        | 100 Mbps          | I <sub>CC2</sub>     |     | 3.4 | 4.4  |    |

#### 6.15 Switching Characteristics—5-V Supply

 $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| 001 0                               |                                                                            | 5                                                                       |     |     |     |      |
|-------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|-----|-----|------|
|                                     | PARAMETER                                                                  | TEST CONDITIONS                                                         | MIN | TYP | MAX | UNIT |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | See Figure 11                                                           | 6   | 11  | 16  | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> – t <sub>PLH</sub> | - See Figure 11                                                         |     | 0.6 | 4.9 | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(2)</sup>                                      |                                                                         |     |     | 4.5 | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | See Figure 11                                                           |     | 1.8 | 3.9 | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                    | - See Figure 11                                                         |     | 1.9 | 3.9 | ns   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                            | Measured from the time $V_{\text{CC1}}$ goes below 1.7 V. See Figure 12 |     | 0.1 | 0.3 | μS   |
| t <sub>ie</sub>                     | Time interval error                                                        | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                               |     | 1   |     | ns   |

(1) Also known as pulse skew.

(2) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

#### 6.16 Switching Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS                                                         | MIN | ТҮР | MAX | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | See Figure 11                                                           | 6   | 11  | 16  | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 11                                                           |     | 0.1 | 5   | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(2)</sup>                                      |                                                                         |     |     | 4.5 | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | See Figure 11                                                           |     | 0.7 | 3   | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                    |                                                                         |     | 0.7 | 3   | ns   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                            | Measured from the time $V_{\text{CC1}}$ goes below 1.7 V. See Figure 12 |     | 0.1 | 0.3 | μS   |
| t <sub>ie</sub>                     | Time interval error                                                        | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                               |     | 1   |     | ns   |

(1) Also known as pulse skew.

(2) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

## 6.17 Switching Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS                                                         | MIN | TYP | MAX  | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|-----|------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     |                                                                         |     | 12  | 18.5 | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> – t <sub>PLH</sub> | See Figure 11                                                           |     | 0.2 | 5.1  | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(2)</sup>                                      |                                                                         |     |     | 4.6  | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    |                                                                         |     | 1   | 3.5  | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                    | See Figure 11                                                           |     | 1   | 3.5  | ns   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                            | Measured from the time $V_{\text{CC1}}$ goes below 1.7 V. See Figure 12 |     | 0.1 | 0.3  | μS   |
| t <sub>ie</sub>                     | Time interval error                                                        | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                               |     | 1   |      | ns   |

(1) Also known as pulse skew.

t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

Texas Instruments

www.ti.com

#### 6.18 Insulation Characteristics Curves





#### 6.19 Typical Characteristics





#### 7 Parameter Measurement Information



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle, t<sub>r</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3ns, Z<sub>O</sub> = 50  $\Omega$ . At the input, 50  $\Omega$  resistor is required to terminate Input Generator signal. It is not needed in actual application.
- B.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

Figure 11. Switching Characteristics Test Circuit and Voltage Waveforms



- A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.
- B. Power Supply Ramp Rate = 10 mV/ns

#### Figure 12. Default Output Delay Time Test Circuit and Voltage Waveforms



A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

#### Figure 13. Common-Mode Transient Immunity Test Circuit



## 8 Detailed Description

#### 8.1 Overview

The ISO7710-Q1 device has an ON-OFF keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide based isolation barrier. The transmitter sends a high frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal after advanced signal conditioning and produces the output through a buffer stage. The device also incorporates advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions due the high frequency carrier and IO buffer switching. The conceptual block diagram of a digital capacitive isolator, Figure 14, shows a functional block diagram of a typical channel.

#### 8.2 Functional Block Diagram



Figure 14. Conceptual Block Diagram of a Digital Capacitive Isolator

Figure 15 shows a conceptual detail of how the OOK scheme works.



Figure 15. On-Off Keying (OOK) Based Modulation Scheme

16 Submit Documentation Feedback

## 8.3 Feature Description

The ISO7710-Q1 device is available in two default output state options to enable a variety of application uses. Table 1 lists the device features.

| PART NUMBER   | MAXIMUM DATA<br>RATE | CHANNEL<br>DIRECTION         | DEFAULT OUTPUT<br>STATE                   | PACKAGE                       | RATED ISOLATION <sup>(1)</sup>               |       |                                              |
|---------------|----------------------|------------------------------|-------------------------------------------|-------------------------------|----------------------------------------------|-------|----------------------------------------------|
| 1807710.01    |                      | 100 Mbps 1 Forward 0 Deverse | 740.04 400 Mbps 4 Forward 0 Deverse Llich | 100 Mbps 1 Forward, 0 Reverse | Lliab                                        | DW-16 | 5000 V <sub>RMS</sub> / 8000 V <sub>PK</sub> |
| ISO7710-Q1    |                      | 1 Forward, 0 Reverse         | Forward, 0 Reverse High                   | D-8                           | 3000 V <sub>RMS</sub> / 4242 V <sub>PK</sub> |       |                                              |
| ISO7710-Q1    | 100 Mbpa             | 1 Forward O Deverse          | Low                                       | DW-16                         | 5000 V <sub>RMS</sub> / 8000 V <sub>PK</sub> |       |                                              |
| with F suffix | 100 Mbps             | 1 Forward, 0 Reverse         |                                           | D-8                           | 3000 V <sub>RMS</sub> / 4242 V <sub>PK</sub> |       |                                              |

#### Table 1. Device Features

(1) See the Safety-Related Certifications section for detailed isolation ratings.

## 8.3.1 Electromagnetic Compatibility (EMC) Considerations

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO7710-Q1 device incorporates many chip-level design improvements for overall system robustness. Some of these improvements include:

- Robust ESD protection cells for input and output signal pins and inter-chip bond pads.
- Low-resistance connectivity of ESD cells to supply and ground pins.
- Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events.
- Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path.
- PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs.
- Reduced common mode currents across the isolation barrier by ensuring purely differential internal operation.





#### 8.4 Device Functional Modes

Table 2 lists the functional modes of ISO7710-Q1 device.

| V <sub>CC1</sub> | V <sub>CC2</sub> | INPUT<br>(IN) <sup>(2)</sup> | OUTPUT<br>(OUT) | COMMENTS                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------|------------------|------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                  | Н                            | н               | Normal Operation:                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                  |                  | L                            | L               | A channel output assumes the logic state of its input.                                                                                                                                                                                                                                                                                                                                                                                         |
| PU               | PU PU Open       |                              | Default         | Default mode: When IN is open, the corresponding channel output goes to its default logic state. Default is <i>High</i> for ISO7710-Q1 and <i>Low</i> for ISO7710-Q1 with F suffix.                                                                                                                                                                                                                                                            |
| PD               | PU               | x                            | Default         | Default mode: When $V_{CC1}$ is unpowered, a channel output assumes the logic state based on the selected default option. Default is <i>High</i> for ISO7710-Q1 and <i>Low</i> for ISO7710-Q1 with F suffix.<br>When $V_{CC1}$ transitions from unpowered to powered-up, a channel output assumes the logic state of its input.<br>When $V_{CC1}$ transitions from powered-up to unpowered, channel output assumes the selected default state. |
| x                | PD               | х                            | Undetermined    | When $V_{CC2}$ is unpowered, a channel output is undetermined <sup>(3)</sup> .<br>When $V_{CC2}$ transitions from unpowered to powered-up, a channel output assumes the logic state of its input                                                                                                                                                                                                                                               |

#### Table 2. Function Table<sup>(1)</sup>

(1)

PU = Powered up ( $V_{CC} \ge 2.25$  V); PD = Powered down ( $V_{CC} \le 1.7$  V); X = Irrelevant; H = High level; L = Low level A strongly driven input signal can weakly power the floating  $V_{CC}$  via an internal protection diode and cause undetermined output. The outputs are in undetermined state when 1.7 V <  $V_{CC1}$ ,  $V_{CC2} < 2.25$  V. (2)

(3)

#### 8.4.1 Device I/O Schematics



Figure 16. Device I/O Schematics



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The ISO7710-Q1 device is a high-performance, single-channel digital isolator. The device uses single-ended CMOS-logic switching technology. The supply voltage range is from 2.25 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is,  $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

#### 9.2 Typical Application

The ISO7710-Q1 device can be used with Texas Instruments' mixed signal microcontroller, CAN transceiver, transformer driver, and low-dropout voltage regulator to create an Isolated CAN Interface as shown below.



Figure 17. Isolated CAN Interface



#### **Typical Application (continued)**

#### 9.2.1 Design Requirements

To design with this device, use the parameters listed in Table 3.

| Table 3 | Design | Parameters |
|---------|--------|------------|
|---------|--------|------------|

| PARAMETER                                       | VALUE           |
|-------------------------------------------------|-----------------|
| Supply voltage, $V_{CC1}$ and $V_{CC2}$         | 2.25 V to 5.5 V |
| Decoupling capacitor between $V_{CC1}$ and GND1 | 0.1 µF          |
| Decoupling capacitor from $V_{CC2}$ and GND2    | 0.1 µF          |

#### 9.2.2 Detailed Design Procedure

Unlike optocouplers, which require components to improve performance, provide bias, or limit current, the ISO7710-Q1 device only requires two external bypass capacitors to operate.



Figure 18. Typical ISO7710-Q1 Circuit Hook-up

#### 9.2.3 Application Curve

The following typical eye diagram of the ISO7710-Q1 device indicates low jitter and wide open eye at the maximum data rate of 100 Mbps.





Figure 19. ISO7710-Q1 Eye Diagram at 100 Mbps PRBS, 5-V Supplies and 25°C

<u>www.ti.</u>com

## **10 Power Supply Recommendations**

To help ensure reliable operation at data rates and supply voltages, a  $0.1-\mu$ F bypass capacitor is recommended at the input and output supply pins (V<sub>CC1</sub> and V<sub>CC2</sub>). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501-Q1. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501-Q1 Transformer Driver for Isolated Power Supplies.

## 11 Layout

#### 11.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 20). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, refer to the Digital Isolator Design Guide.

#### 11.1.1 PCB Material

For digital circuit boards operating at less than 150 Mbps, (or rise and fall times greater than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics.

## 11.2 Layout Example







## **12 Device and Documentation Support**

#### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation, see the following:

- Digital Isolator Design Guide
- Isolation Glossary
- SN6501-Q1 Transformer Driver for Isolated Power Supplies
- SN65HVD231Q Automotive 3.3-V CAN Transceiver
- TPS76333-Q1Low-Power 150-mA Low-Dropout Linear Regulators
- TMS320F28035PAGQ Piccolo™ Microcontrollers

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

Piccolo, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2017, Texas Instruments Incorporated



# 3339

D0008B

## PACKAGE OUTLINE

#### SOIC - 1.75 mm max height

SOIC



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed .006 [0.15], per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## **EXAMPLE BOARD LAYOUT**

## D0008B

## SOIC - 1.75 mm max height





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

Texas Instruments

www.ti.com

## **EXAMPLE STENCIL DESIGN**

D0008B

#### SOIC - 1.75 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.

## **PACKAGE OUTLINE**

#### SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



**DW0016B** 



#### **ISO7710-Q1** SLLSEU2 – MARCH 2017

Texas Instruments

www.ti.com

## **EXAMPLE BOARD LAYOUT**

# DW0016B

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



**DW0016B** 

www.ti.com

# **EXAMPLE STENCIL DESIGN**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 9. Board assembly site may have different recommendations for stencil design.



6-May-2017

## PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty |                            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing            |      | QLY            | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| ISO7710FQDQ1     | PREVIEW | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 7710FQ         |         |
| ISO7710FQDRQ1    | PREVIEW | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 7710FQ         |         |
| ISO7710FQDWQ1    | ACTIVE  | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7710FQ      | Samples |
| ISO7710FQDWRQ1   | ACTIVE  | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7710FQ      | Samples |
| ISO7710QDQ1      | PREVIEW | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 7710Q          |         |
| ISO7710QDRQ1     | PREVIEW | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 7710Q          |         |
| ISO7710QDWQ1     | ACTIVE  | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7710Q       | Samples |
| ISO7710QDWRQ1    | ACTIVE  | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7710Q       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# -----

www.ti.com

6-May-2017

PACKAGE OPTION ADDENDUM

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF ISO7710-Q1 :

Catalog: ISO7710

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *A | Il dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----|---------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|    | Device                    | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | ISO7710FQDWRQ1            | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
|    | ISO7710QDWRQ1             | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

31-Mar-2017



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO7710FQDWRQ1 | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| ISO7710QDWRQ1  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

DW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AA.



D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated