

# **Cyclone V Device Handbook**

# **Volume 1: Device Overview and Datasheet**



101 Innovation Drive San Jose, CA 95134 www.altera.com

© 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability or

# **Contents**



| Chapter Revision Dates                                                      | v    |
|-----------------------------------------------------------------------------|------|
| Chantar 1 Quarrian for Cualana V Davisa Family                              |      |
| Chapter 1. Overview for Cyclone V Device Family  Cyclone V Features Summary | 1.2  |
| Cyclone V Features Summary                                                  |      |
| Low-Power Serial Transceivers                                               |      |
| PMA Support                                                                 |      |
| PCS Support                                                                 |      |
| PCIe Gen1 and Gen2 Hard IP                                                  |      |
| FPGA GPIOs                                                                  |      |
| External Memory                                                             |      |
|                                                                             |      |
| Adaptive Logic Module                                                       |      |
|                                                                             |      |
| Embedded Memory                                                             |      |
| Dynamic and Partial Reconfiguration                                         |      |
| Clock Networks and PLL Clock Sources                                        |      |
| Enhanced Configuration and Configuration via Protocol                       |      |
| Power Management                                                            |      |
| SoC FPGA with HPS                                                           |      |
| Features of the HPS                                                         |      |
| System Peripherals                                                          |      |
| HPS-FPGA AXI Bridges                                                        |      |
| HPS SDRAM Controller Subsystem                                              |      |
| FPGA Configuration and Processor Booting                                    |      |
| Hardware and Software Development                                           |      |
| Ordering Information                                                        |      |
| Document Revision History                                                   | 1–23 |
| Charter C. Davisa Datashast for Ovalana V Davisas                           |      |
| Chapter 2. Device Datasheet for Cyclone V Devices                           | 2.4  |
| Electrical Characteristics                                                  |      |
| Operating Conditions                                                        |      |
| Absolute Maximum Ratings                                                    |      |
| Recommended Operating Conditions                                            |      |
| DC Characteristics                                                          |      |
| Internal Weak Pull-Up Resistor                                              |      |
| I/O Standard Specifications                                                 |      |
| Power Consumption                                                           |      |
| Switching Characteristics                                                   |      |
| Transceiver Performance Specifications                                      |      |
| Core Performance Specifications                                             |      |
| Clock Tree Specifications                                                   |      |
| PLL Specifications                                                          |      |
| DSP Block Specifications                                                    |      |
| Memory Block Specifications                                                 |      |
| Periphery Performance                                                       |      |
| High-Speed I/O Specification                                                |      |
| DQS Logic Block and Memory Output Clock Jitter Specifications               | 2–24 |
| OCT Calibration Block Specifications                                        | 2–24 |

Contents

| Duty Cycle Distortion (DCD) Specifications                | 2–25   |
|-----------------------------------------------------------|--------|
| Configuration Specification                               |        |
| POR Specifications                                        |        |
| JTAG Configuration Timing                                 |        |
| FPP Configuration Timing                                  |        |
| DCLK-to-DATA[] Ratio (r) for FPP Configuration            |        |
| FPP Configuration Timing when DCLK to DATA[] = 1          |        |
| FPP Configuration Timing when DCLK to DATA[] > 1          |        |
| AS Configuration Timing                                   |        |
| PS Configuration Timing                                   |        |
| Remote System Upgrades Circuitry Timing Specification     |        |
| User Watchdog Internal Oscillator Frequency Specification |        |
| I/O Timing                                                |        |
| Programmable IOE Delay                                    |        |
| Programmable Output Buffer Delay                          |        |
| Glossary                                                  |        |
| Document Revision History                                 |        |
|                                                           |        |
| Additional Information                                    |        |
| How to Contact Altera                                     | Info-1 |
| Typographic Conventions                                   | Info-1 |



# **Chapter Revision Dates**

The chapters in this document, Cyclone V Device Handbook, were revised on the following dates. Where chapters or groups of chapters are available separately, part numbers are listed.

Chapter 1. Overview for Cyclone V Device Family

Revised: February 2012 Part Number: CV-51001-1.2

Chapter 2. Device Datasheet for Cyclone V Devices

Revised: *February* 2012 Part Number: *CV-51002-1.2*  vi Chapter Revision Dates



# 1. Overview for Cyclone V Device Family

CV-51001-1.2

Cyclone® V devices are designed to simultaneously accommodate the shrinking power consumption, cost, and time-to-market requirements; and the increasing bandwidth requirements for high-volume and cost-sensitive applications.

The Cyclone V devices are ideal for small form factor applications that are cost- and power-sensitive in the wireless, wireline, military, broadcast, industrial, consumer, and communications industries.

The Cyclone V device family is available in six variants:

- Cyclone V E—optimized for the lowest system cost and power requirement for a wide spectrum of general logic and digital signal processing (DSP) applications.
- Cyclone V GX—optimized for the lowest cost and power requirement for 614-megabits per second (Mbps) to 3.125-gigabits per second (Gbps) transceiver applications.
- Cyclone V GT—the FPGA industry's lowest cost and lowest power requirement for 5-Gbps transceiver applications.
- Cyclone V SE—system-on-a-chip (SoC) FPGA with integrated Cyclone V FPGA and ARM®-based hard processor system (HPS).
- Cyclone V SX—SoC FPGA with integrated Cyclone V FPGA, ARM-based HPS, and 3.125-Gbps transceivers.
- Cyclone V ST—SoC FPGA with integrated Cyclone V FPGA, ARM-based HPS, and 5-Gbps transceivers.

The Cyclone V SoC FPGA variants feature an FPGA integrated with an HPS that consists of a dual-core ARM Cortex<sup>™</sup>-A9 MPCore<sup>™</sup> processor, a rich set of peripherals, and a shared multiport SDRAM controller.

The Cyclone V device family provides the following key advantages:

- Up to 40% lower power consumption than the previous generation device—built on TSMC's 28-nm low power (28LP) process and includes an abundance of hard intellectual properties (IP).
- Improved logic integration and differentiation capabilities—features a new 8-input adaptive logic module (ALM), up to 11.6 megabits (Mb) of dedicated memory, and variable-precision DSP blocks.
- Increased bandwidth capacity—a combined result of the new 3-Gbps and 5-Gbps transceivers, and the hard memory controllers.
- Tight integration of a dual-core ARM Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Cyclone V SoC FPGA—supports over 100 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA.

© 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





# **Cyclone V Features Summary**

Some of the key features of the Cyclone V devices include:

- Built-in hard IP blocks
- Support for all mainstream single-ended and differential I/O standards including 3.3 V at up to 16 mA drive strengths
- HPS for the Cyclone V SE, SX, and ST variants
- Comprehensive design protection features to protect your valuable IP investments
- Lowest system cost advantage—requires only two core voltages to operate, are available in low-cost wirebond packaging, and includes innovative cost saving features such as Configuration via Protocol (CvP) and partial reconfiguration

Table 1–1 lists a summary of the Cyclone V features.

Table 1-1. Summary of Features for Cyclone V Devices (Part 1 of 2)

| Feature                         |                                                        | Details                                                                                                                                                                              |  |  |  |  |  |
|---------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Toobnology                      | ■ TSMC's 28-nm low power (28LP) process technology     |                                                                                                                                                                                      |  |  |  |  |  |
| Technology                      | ■ 1.1-V core voltage                                   | 9                                                                                                                                                                                    |  |  |  |  |  |
| Low-power                       | ower 614 Mbps to 5.0 Gbps integrated transceiver speed |                                                                                                                                                                                      |  |  |  |  |  |
| high-speed serial               | ■ Transmitter pre-ei                                   | mphasis and receiver equalization                                                                                                                                                    |  |  |  |  |  |
| interface                       | <ul><li>Dynamic partial re</li></ul>                   | Dynamic partial reconfiguration of individual channels                                                                                                                               |  |  |  |  |  |
|                                 | <ul><li>875 Mbps LVDS r</li></ul>                      | eceiver and 840 Mbps LVDS transmitter                                                                                                                                                |  |  |  |  |  |
| FPGA                            | ■ 400 MHz/800 Mbps external memory interface           |                                                                                                                                                                                      |  |  |  |  |  |
| General-purpose<br>I/Os (GPIOs) | <ul><li>On-chip termination (OCT)</li></ul>            |                                                                                                                                                                                      |  |  |  |  |  |
|                                 | ■ 3.3-V support with up to 16 mA drive strength        |                                                                                                                                                                                      |  |  |  |  |  |
|                                 | Embedded<br>transceiver I/O                            | PCI Express® (PCIe®) Gen2 (x1 or x2) and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port                                                            |  |  |  |  |  |
|                                 |                                                        | <ul> <li>Native support for three signal processing precision levels (three 9 x 9s, two<br/>18 x 19s, or one 27 x 27 multiplier) in the same variable-precision DSP block</li> </ul> |  |  |  |  |  |
| Hard IP blocks                  | Variable-precision DSP                                 | 64-bit accumulator and cascade                                                                                                                                                       |  |  |  |  |  |
|                                 | DSF                                                    | Embedded internal coefficient memory                                                                                                                                                 |  |  |  |  |  |
|                                 |                                                        | Preadder/subtractor for improved efficiency                                                                                                                                          |  |  |  |  |  |
|                                 | Memory controller                                      | DDR3, DDR2, LPDDR, and LPDDR2                                                                                                                                                        |  |  |  |  |  |

Table 1–1. Summary of Features for Cyclone V Devices (Part 2 of 2)

| Feature                                     | Details                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                                             | <ul> <li>Dual-core ARM Cortex-A9 MPCore processor—up to 800 MHz maximum frequency with support<br/>for symmetric and asymmetric multiprocessing</li> </ul>                                                                                                                                                    |  |  |  |  |  |
|                                             | ■ Interface peripherals—10/100/1000 Ethernet media access control (MAC), USB 2.0 On-The-GO (OTG) controller, serial peripheral interface (SPI), Quad SPI flash controller, NAND flash controller, SD/MMC/SDIO controller, UART, controller area network (CAN), I2C interface, and up to 71 HPS I/O interfaces |  |  |  |  |  |
| HPS<br>(Cyclone V SE, SX,<br>and ST devices | <ul> <li>System peripherals—general-purpose and watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers</li> </ul>                                                                                                                                   |  |  |  |  |  |
| only)                                       | ■ On-chip RAM and boot ROM                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|                                             | ■ HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to master transactions to slaves in the HPS, and vice versa.                                                                                                                          |  |  |  |  |  |
|                                             | ■ FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller                                                                                                                                                                      |  |  |  |  |  |
|                                             | ■ ARM CoreSight <sup>™</sup> JTAG debug access port, trace port, and on-chip trace storage                                                                                                                                                                                                                    |  |  |  |  |  |
| High-performance<br>FPGA fabric             | Enhanced 8-input ALM with four registers                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| Internal memory                             | ■ M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)                                                                                                                                                                                                                                   |  |  |  |  |  |
| blocks                                      | ■ Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% of the ALMs as MLAB memory                                                                                                                                                                                           |  |  |  |  |  |
| Phase-locked                                | Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)                                                                                                                                                                                                                           |  |  |  |  |  |
| loops (PLLs)                                | <ul> <li>Integer mode and fractional mode</li> </ul>                                                                                                                                                                                                                                                          |  |  |  |  |  |
|                                             | ■ 550 MHz global clock network                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| Clock networks                              | Global, quadrant, and peripheral clock networks                                                                                                                                                                                                                                                               |  |  |  |  |  |
|                                             | Clock networks that are not used can be powered down to reduce dynamic power                                                                                                                                                                                                                                  |  |  |  |  |  |
|                                             | Partial and dynamic reconfiguration of the FPGA                                                                                                                                                                                                                                                               |  |  |  |  |  |
|                                             | ■ CvP                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| Configuration                               | Active serial (AS) x1 and x4, fast passive parallel (FPP) x8 and x16, passive serial (PS), and JTAG options                                                                                                                                                                                                   |  |  |  |  |  |
|                                             | ■ Enhanced advanced encryption standard (AES) design security features                                                                                                                                                                                                                                        |  |  |  |  |  |
|                                             | ■ Tamper protection                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|                                             | ■ Wirebond low-halogen packages                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| Packaging                                   | <ul> <li>Multiple device densities with compatible package footprints for seamless migration between<br/>different device densities</li> </ul>                                                                                                                                                                |  |  |  |  |  |
|                                             | ■ RoHS-compliant options                                                                                                                                                                                                                                                                                      |  |  |  |  |  |

# **Cyclone V Family Plan**

Table 1–2 and Table 1–3 list the Cyclone V E, GX, and GT maximum resource counts.

Table 1–2. Maximum Resource Counts for Cyclone V E Devices—Preliminary

| D                            | Cyclone V E Device |        |        |         |         |  |  |  |  |
|------------------------------|--------------------|--------|--------|---------|---------|--|--|--|--|
| Resource                     | 5CEA2              | 5CEA4  | 5CEA5  | 5CEA7   | 5CEA9   |  |  |  |  |
| ALM                          | 9,434              | 18,113 | 28,868 | 56,415  | 113,585 |  |  |  |  |
| Logic Element (LE)           | 25,000             | 48,000 | 76,500 | 149,500 | 301,000 |  |  |  |  |
| Block Memory (Kb)            | 1,700              | 2,700  | 3,800  | 6,500   | 11,600  |  |  |  |  |
| MLAB Memory (Kb)             | 196                | 270    | 440    | 836     | 1,717   |  |  |  |  |
| Variable-precision DSP Block | 25                 | 72     | 124    | 156     | 342     |  |  |  |  |
| 18 x 19 Multiplier           | 50                 | 144    | 248    | 312     | 684     |  |  |  |  |
| Fractional PLL               | 4                  | 4      | 6      | 6       | 6       |  |  |  |  |
| GPI0                         | 288                | 288    | 272    | 480     | 448     |  |  |  |  |
| LVDS                         | 100                | 100    | 100    | 122     | 122     |  |  |  |  |
| Hard Memory Controller       | 1                  | 1      | 2      | 2       | 2       |  |  |  |  |

Table 1–3. Maximum Resource Counts for Cyclone V GX and GT Devices—Preliminary

| Pagaurag                     |        | Cycl   | one V GX D | Cyclone V GT Device |         |        |         |         |
|------------------------------|--------|--------|------------|---------------------|---------|--------|---------|---------|
| Resource                     | 5CGXC3 | 5CGXC4 | 5CGXC5     | 5CGXC7              | 5CGXC9  | 5CGTD5 | 5CGTD7  | 5CGTD9  |
| ALM                          | 11,698 | 18,868 | 28,868     | 56,415              | 113,585 | 28,868 | 56,415  | 113,585 |
| LE                           | 31,000 | 50,000 | 76,500     | 149,500             | 301,000 | 76,500 | 149,500 | 301,000 |
| Block Memory (Kb)            | 1,400  | 2,500  | 3,800      | 6,500               | 11,600  | 3,800  | 6,500   | 11,600  |
| MLAB Memory (Kb)             | 147    | 295    | 440        | 836                 | 1,717   | 440    | 836     | 1,717   |
| Variable-precision DSP Block | 42     | 70     | 124        | 156                 | 342     | 124    | 156     | 342     |
| 18 x 19 Multiplier           | 84     | 140    | 248        | 312                 | 684     | 248    | 312     | 684     |
| Fractional PLL (1)           | 4      | 6      | 6          | 7                   | 8       | 6      | 7       | 8       |
| 3-Gbps Transceiver           | 3      | 6      | 6          | 9                   | 12      | _      | _       | _       |
| 5-Gbps Transceiver           |        | _      | _          |                     | _       | 6      | 9       | 12      |
| GPI0                         | 224    | 368    | 368        | 480                 | 560     | 368    | 480     | 560     |
| LVDS                         | 48     | 90     | 100        | 122                 | 122     | 100    | 122     | 122     |
| PCIe Hard IP Block           | 1      | 2      | 2          | 2                   | 2       | 2      | 2       | 2       |
| Hard Memory Controller       | 1      | 2      | 2          | 2                   | 2       | 2      | 2       | 2       |

Note to Table 1-3:

<sup>(1)</sup> The maximum fractional PLLs listed include general purpose PLLs and transceiver PLLs.

Table 1–4 and Table 1–5 list the Cyclone V SE, SX, and ST maximum resource counts.

Table 1-4. Maximum Resource Counts for Cyclone V SE Devices—Preliminary

| Deserves                       | Cyclone V SE Devices |                      |                      |                      |  |  |  |  |  |
|--------------------------------|----------------------|----------------------|----------------------|----------------------|--|--|--|--|--|
| Resource                       | 5CSEA2               | 5CSEA4               | 5CSEA5               | 5CSEA6               |  |  |  |  |  |
| ALM                            | 9,434                | 15,094               | 32,075               | 41,509               |  |  |  |  |  |
| LE                             | 25,000               | 40,000               | 85,000               | 110,000              |  |  |  |  |  |
| Block Memory (Kb)              | 1,400                | 2,240                | 3,972                | 5,140                |  |  |  |  |  |
| MLAB Memory (Kb)               | 138                  | 220                  | 480                  | 621                  |  |  |  |  |  |
| Variable-precision DSP Block   | 36                   | 58                   | 87                   | 112                  |  |  |  |  |  |
| 18 x 19 Multiplier             | 72                   | 116                  | 174                  | 224                  |  |  |  |  |  |
| FPGA Fractional PLL            | 4                    | 5                    | 6                    | 6                    |  |  |  |  |  |
| HPS PLL                        | 3                    | 3                    | 3                    | 3                    |  |  |  |  |  |
| FPGA GPIO                      | 124                  | 124                  | 288                  | 288                  |  |  |  |  |  |
| HPS I/O                        | 188                  | 188                  | 188                  | 188                  |  |  |  |  |  |
| LVDS                           | 31                   | 31                   | 72                   | 72                   |  |  |  |  |  |
| FPGA Memory Controller         | _                    | 1                    | 1                    | 1                    |  |  |  |  |  |
| HPS Memory Controller          | 1                    | 1                    | 1                    | 1                    |  |  |  |  |  |
| ARM Cortex-A9 MPCore Processor | Single- or dual-core | Single- or dual-core | Single- or dual-core | Single- or dual-core |  |  |  |  |  |

Table 1–5. Maximum Resource Counts for Cyclone V SX and ST Devices—Preliminary (Part 1 of 2)

| Personne                     | C      | yclone V SX Devi | Cyclone V ST Device |        |         |  |
|------------------------------|--------|------------------|---------------------|--------|---------|--|
| Resource                     | 5CSXC4 | 5CSXC5           | 5CSXC6              | 5CSTD5 | 5CSTD6  |  |
| ALM                          | 15,094 | 32,075           | 41,509              | 32,075 | 41,509  |  |
| LE                           | 40,000 | 85,000           | 110,000             | 85,000 | 110,000 |  |
| Block Memory (Kb)            | 2,240  | 3,972            | 5,140               | 3,972  | 5,140   |  |
| MLAB Memory (Kb)             | 220    | 480              | 621                 | 480    | 621     |  |
| Variable-precision DSP Block | 58     | 87               | 112                 | 87     | 112     |  |
| 18 x 19 Multiplier           | 116    | 174              | 224                 | 174    | 224     |  |
| FPGA Fractional PLL (1)      | 5      | 6                | 6                   | 6      | 6       |  |
| HPS PLL                      | 3      | 3                | 3                   | 3      | 3       |  |
| 3-Gbps Transceiver           | 6      | 9                | 9                   | _      | _       |  |
| 5-Gbps Transceiver           | _      | _                | _                   | 9      | 9       |  |
| FPGA GPIO                    | 124    | 288              | 288                 | 288    | 288     |  |
| HPS I/O                      | 188    | 188              | 188                 | 188    | 188     |  |
| LVDS                         | 31     | 72               | 72                  | 72     | 72      |  |

Table 1-5.

| Maximum Resource Counts for Cyclone V SX and ST Devices— <i>Preliminary (Part 2 of 2)</i> |
|-------------------------------------------------------------------------------------------|
|-------------------------------------------------------------------------------------------|

| Россиясь                       | C         | yclone V SX Devi | Cyclone V ST Device |           |           |
|--------------------------------|-----------|------------------|---------------------|-----------|-----------|
| Resource                       | 5CSXC4    | 5CSXC5           | 5CSXC6              | 5CSTD5    | 5CSTD6    |
| PCIe Hard IP Block             | 2         | 2                | 2                   | 2         | 2         |
| FPGA Memory Controller         | 1         | 1                | 1                   | 1         | 1         |
| HPS Memory Controller          | 1         | 1                | 1                   | 1         | 1         |
| ARM Cortex-A9 MPCore Processor | Dual-core | Dual-core        | Dual-core           | Dual-core | Dual-core |

#### Note to Table 1-5:

(1) The maximum FPGA fractional PLLs listed include FPGA general purpose PLLs and transceiver PLLs.

Table 1–6 lists the Cyclone V E, GX, and GT package plan that shows the GPIO count, the maximum number of transceivers available, and the vertical migration capability for each device package and density.

Table 1–6. Package Plan for Cyclone V E, GX, and GT Devices—Preliminary (1)

| F256<br>(17 mm)       |             |      |             | U324<br>(15 mm) ( |             | U484<br>(19 mm) |             | F484<br>(23 mm) |            | F672<br>(27 mm) |            | 6<br>m) | F1152<br>(35 mm) |      |
|-----------------------|-------------|------|-------------|-------------------|-------------|-----------------|-------------|-----------------|------------|-----------------|------------|---------|------------------|------|
| Device                | GP10        | XCVR | GP10        | XCVR              | GP10        | XCVR            | GP10        | XCVR            | GP10       | XCVR            | GP10       | XCVR    | GP10             | XCVR |
| 5CEA2                 | <b>1</b> 44 | _    | <b>1</b> 76 | _                 | <b>288</b>  | _               | <b>288</b>  | _               | _          | _               | _          | _       | _                | _    |
| 5CEA4                 | <b>1</b> 44 | _    | 176         | _                 | 288         | _               | 288         | _               | _          | _               | _          | _       | _                | _    |
| 5CEA5                 | _           | _    |             | _                 | <b>272</b>  | _               | 7 272       | _               | _          |                 | _          | _       | _                | _    |
| 5CEA7                 | _           | _    |             | _                 | 240         | _               | <b>240</b>  | _               | ▲ 336      |                 | <b>480</b> | —       | _                | _    |
| 5CEA9                 | _           | _    |             | _                 |             | _               | 224         | _               | 336        | _               | <b>448</b> | _       | _                | _    |
| 5CGXC3 <sup>(2)</sup> | _           | _    | 112         | 3                 | ▲ 208       | 3               | ▲ 208       | 3               | _          |                 | _          | —       | _                | _    |
| 5CGXC4 <sup>(2)</sup> | _           | _    | _           | _                 | 224         | 6               | 240         | 6               | ▲ 336      | 6               | _          | _       | _                | _    |
| 5CGXC5 (2)            | _           | _    |             | _                 | 224         | 6               | 240         | 6               | 336        | 6               | _          | _       | _                | _    |
| 5CGXC7 <sup>(2)</sup> | _           | _    |             | _                 | 240         | 6               | 240         | 6               | 336        | 9               | <b>480</b> | 9       | _                | _    |
| 5CGXC9 <sup>(2)</sup> | _           | _    |             | _                 | _           | _               | 224         | 6               | ▼ 336      | 9               | 448        | 12      | 560              | 12   |
| 5CGTD5 (3)            | _           | _    | _           | _                 | <b>2</b> 40 | 6               | <b>2</b> 40 | 6               | <b>368</b> | 6               | _          | _       | _                |      |
| 5CGTD7 <sup>(3)</sup> | _           | _    |             | —                 | 240         | 6               | 240         | 6               | 336        | 9               | <b>480</b> | 9       | _                | _    |
| 5CGTD9 (3)            | _           | _    |             |                   |             |                 | 224         | 6               | ▼ 336      | 9               | <b>448</b> | 12      | 560              | 12   |

#### Notes to Table 1-6:

- (1) The arrows indicate the package vertical migration capability. You can also migrate your design across device densities in the same packaging option if the devices have the same dedicated pins, configuration pins, and power pins.
- (2) The transceiver counts listed are for 3-Gbps transceivers.
- (3) The transceiver counts listed are for 5-Gbps transceivers.

Table 1–7 lists the Cyclone V SE, SX, and ST package plan that shows the FPGA GPIO and HPS I/O counts, the maximum number of transceivers available, and the vertical migration capability for each device package and density.

Table 1–7. Package Plan for Cyclone V SE, SX, and ST Devices—*Preliminary* (1)

| Device                |              | U484<br>(19 mm | )       |          | U672<br>(23 mm | )       | F896<br>(31 mm) |      |         |  |
|-----------------------|--------------|----------------|---------|----------|----------------|---------|-----------------|------|---------|--|
|                       | GP10         | XCVR           | HPS I/O | GP10     | XCVR           | HPS I/O | GP10            | XCVR | HPS I/O |  |
| 5CSEA2                | <b>\$</b> 66 | _              | 161     | 124      | _              | 188     | _               | _    | _       |  |
| 5CSEA4                | 66           | _              | 161     | 124      | _              | 188     | _               | _    | _       |  |
| 5CSEA5                | 66           | _              | 161     | 124      | _              | 188     | <b>288</b>      | _    | 188     |  |
| 5CSEA6                | ▼ 66         | _              | 161     | 124      | _              | 188     | <b>288</b>      | _    | 188     |  |
| 5CSXC4 <sup>(2)</sup> | _            | _              | _       | 124      | 6              | 188     | _               | _    | _       |  |
| 5CSXC5 (2)            | _            | _              | _       | 124      | 6              | 188     | <b>288</b>      | 9    | 188     |  |
| 5CSXC6 <sup>(2)</sup> | _            | _              | _       | 124      | 6              | 188     | 288             | 9    | 188     |  |
| 5CSTD5 (3)            | _            | _              | _       | <u> </u> | _              | _       | 288             | 9    | 188     |  |
| 5CSTD6 (3)            | _            | _              | _       | _        |                | _       | <b>288</b>      | 9    | 188     |  |

#### Notes to Table 1-7:

- (2) The transceiver counts listed are for 3-Gbps transceivers.
- (3) The transceiver counts listed are for 5-Gbps transceivers.



To verify the pin migration compatibility, use the Pin Migration View window in the Quartus II software Pin Planner.



For more information about the verifying the pin migration compatibility, refer to the "I/O Management" chapter in the Quartus II Handbook.

<sup>(1)</sup> The arrows indicate the package vertical migration capability. You can also migrate your design across device densities in the same packaging option if the devices have the same dedicated pins, configuration pins, and power pins.

## **Low-Power Serial Transceivers**

Cyclone V devices deliver the industry's lowest power 5-Gbps transceivers at an estimated 88 mW maximum power consumption per channel. Cyclone V transceivers are designed to be compliant for a wide range of protocols and data rates. The transceivers are positioned on the left outer edge of the device, as shown in Figure 1–1. The transceiver channels consist of the physical medium attachment (PMA), physical coding sublayer (PCS), and clock networks.

Figure 1–1. Device Chip Overview for Cyclone V GX and GT Devices (1)



#### Note to Figure 1-1:

(1) This figure represents a Cyclone V device with transceivers. Other Cyclone V devices may have a different floor plan than the one shown here.

## **PMA Support**

To prevent core and I/O noise from coupling into the transceivers, the PMA block is isolated from the rest of the chip—ensuring optimal signal integrity. For the transceivers, you can use the channel PLL of an unused receiver PMA as an additional transmit PLL.

Table 1–8 lists the PMA features of the transceiver.

Table 1–8. PMA Features of the Transceivers in Cyclone V Devices

| Features                                        | Capability                                                                                       |
|-------------------------------------------------|--------------------------------------------------------------------------------------------------|
| Backplane support                               | Up to 16" FR4 PCB fabric drive capability at up to 5 Gbps                                        |
| PLL-based clock recovery                        | Superior jitter tolerance                                                                        |
| Programmable deserialization and word alignment | Flexible deserialization width and configurable word alignment pattern                           |
| Equalization and pre-emphasis                   | Up to 6 dB of pre-emphasis, up to 4 dB of equalization, and no decision feedback equalizer (DFE) |
| Ring oscillator transmit PLLs                   | 614 Mbps to 5 Gbps                                                                               |
| Input reference clock range                     | 20 MHz to 400 MHz                                                                                |
| Transceiver dynamic reconfiguration             | Allows the reconfiguration of a single channel without affecting the operation of other channels |

## **PCS Support**

The Cyclone V core logic connects to the PCS through an 8-, 10-, 16-, 20-, 32-, or 40-bit interface, depending on the transceiver data rate and protocol. Cyclone V devices contain PCS hard IP to support PCIe Gen1 and Gen2, XAUI, Gbps Ethernet (GbE), Serial RapidIO<sup>®</sup> (SRIO), and Common Public Radio Interface (CPRI). Most of the other standard and proprietary protocols from 614 Mbps to 5.0 Gbps are supported.

Table 1–9 lists the PCS features of the transceiver.

Table 1–9. PCS Features of the Transceivers in Cyclone V Devices (Part 1 of 2)

| PCS Support                | Data Rates (Gbps) | Transmitter Datapath                                                  | Receiver Datapath                                              |
|----------------------------|-------------------|-----------------------------------------------------------------------|----------------------------------------------------------------|
|                            |                   | Phase compensation FIFO                                               | ■ Word aligner                                                 |
|                            |                   | Byte serializer                                                       | <ul><li>Deskew FIFO</li></ul>                                  |
|                            |                   | 8B/10B encoder                                                        | <ul><li>Rate-match FIFO</li></ul>                              |
| 3-Gbps and 5-Gbps<br>Basic | 0.614 to 5.0      | ■ Transmitter bit-slip                                                | 8B/10B decoder                                                 |
|                            | 0.014 to 5.0      |                                                                       | Byte deserializer                                              |
|                            |                   |                                                                       | Byte ordering                                                  |
|                            |                   |                                                                       | <ul><li>Receiver phase compensation<br/>FIFO</li></ul>         |
| PCle Gen1: x1, x2, x4      | 2.5 and 5.0       | <ul> <li>Dedicated PCIe PHY IP core</li> </ul>                        | Dedicated PCIe PHY IP core                                     |
| PCIe Gen2: x1, x2 (1)      | 2.5 and 5.0       | ■ PIPE 2.0 interface to the core logic                                | ■ PIPE 2.0 interface to the core logic                         |
| ChE                        | 1.05              | <ul> <li>Custom PHY IP core with preset<br/>feature</li> </ul>        | <ul> <li>Custom PHY IP core with preset<br/>feature</li> </ul> |
| GbE                        | 1.25              | <ul> <li>GbE transmitter synchronization<br/>state machine</li> </ul> | GbE receiver synchronization state machine                     |

Table 1-9. PCS Features of the Transceivers in Cyclone V Devices (Part 2 of 2)

| PCS Support                    | Data Rates (Gbps)                     | Transmitter Datapath                                                                 | Receiver Datapath                                                                           |
|--------------------------------|---------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
|                                |                                       | Dedicated XAUI PHY IP core                                                           | Dedicated XAUI PHY IP core                                                                  |
| XAUI                           | 3.125                                 | <ul> <li>XAUI synchronization state<br/>machine for bonding four channels</li> </ul> | <ul> <li>XAUI synchronization state<br/>machine for realigning four<br/>channels</li> </ul> |
| CDIO 1 0 and 0 1               | 1.05 to 2.105                         | <ul> <li>Custom PHY IP core with preset<br/>feature</li> </ul>                       | <ul> <li>Custom PHY IP core with preset<br/>feature</li> </ul>                              |
| SRIO 1.3 and 2.1               | 1.25 to 3.125                         | <ul> <li>SRIO version 2.1-compliant x2<br/>and x4 channel bonding</li> </ul>         | <ul> <li>SRIO version 2.1-compliant x2<br/>and x4 deskew state machine</li> </ul>           |
| SDI, SD/HD, and<br>3G-SDI      | 0.27 <sup>(2)</sup> , 1.485, and 2.97 | <ul> <li>Custom PHY IP core with preset<br/>feature</li> </ul>                       | <ul> <li>Custom PHY IP core with preset<br/>feature</li> </ul>                              |
| Octob ATA Octob                |                                       | <ul> <li>Custom PHY IP core with preset<br/>feature</li> </ul>                       | <ul> <li>Custom PHY IP core with preset<br/>feature</li> </ul>                              |
| Serial ATA Gen1 and<br>Gen2    | 1.5 and 3.0                           | Electrical idle                                                                      | <ul><li>Signal detect</li></ul>                                                             |
| Gonz                           |                                       |                                                                                      | <ul><li>Wider spread of asynchronous<br/>SSC</li></ul>                                      |
| CDDI 4 1 (3)                   | 0.6144+0.4.0150                       | <ul> <li>Dedicated deterministic latency<br/>PHY IP core</li> </ul>                  | <ul> <li>Dedicated deterministic latency<br/>PHY IP core</li> </ul>                         |
| CPRI 4.1 <sup>(3)</sup>        | 0.6144 to 4.9152                      | <ul> <li>Transmitter (TX) manual bit-slip<br/>mode</li> </ul>                        | <ul> <li>Receiver (RX) deterministic<br/>latency state machine</li> </ul>                   |
| ODCAL DD2                      | 0.760 to 2.070                        | <ul> <li>Dedicated deterministic latency<br/>PHY IP core</li> </ul>                  | <ul> <li>Dedicated deterministic latency<br/>PHY IP core</li> </ul>                         |
| OBSAI RP3                      | 0.768 to 3.072                        | TX manual bit-slip mode                                                              | <ul> <li>RX deterministic latency state machine</li> </ul>                                  |
|                                |                                       |                                                                                      | <ul><li>Custom PHY IP core</li></ul>                                                        |
| V-by-One HS                    | Up to 3.75                            | Custom PHY IP core                                                                   | <ul><li>Wider spread of asynchronous<br/>SSC</li></ul>                                      |
|                                |                                       |                                                                                      | <ul><li>Custom PHY IP core</li></ul>                                                        |
| DisplayPort 1.2 <sup>(4)</sup> | 1.62 and 2.7                          | Custom PHY IP core                                                                   | <ul><li>Wider spread of asynchronous<br/>SSC</li></ul>                                      |
|                                |                                       | Dedicated XAUI PHY IP core                                                           | <ul><li>Dedicated XAUI PHY IP core</li></ul>                                                |
| HiGig                          | 3.75                                  | <ul> <li>XAUI synchronization state<br/>machine for bonding four channels</li> </ul> | <ul> <li>XAUI synchronization state<br/>machine for realigning four<br/>channels</li> </ul> |
| JESD204A                       | 0.3125 <sup>(2)</sup> to 3.125        | Custom PHY IP core with preset feature                                               | Custom PHY IP core with preset feature                                                      |

#### Notes to Table 1-9:

- (1) PCIe Gen2 is supported only for Cyclone V GT devices.
- (2) The 0.27-Gbps and 0.3125-Gbps data rates are supported using oversampling user logic that you must implement in the FPGA fabric.
- (3) High-voltage output mode (1000-BASE-CX) is not supported.
- (4) Pending characterization.

## **PCIe Gen1 and Gen2 Hard IP**

Cyclone V GX, GT, SX, and ST devices contain PCIe hard IP—consisting of the MAC, data link, and transaction layers—that is designed for performance, ease-of-use, and increased functionality. The PCIe hard IP supports PCIe Gen2 end point and root port for x1 and x2 lanes configuration, and Gen1 end point and root port for up to x4 lane configuration.

The PCIe endpoint support includes multifunction support for up to eight functions, as shown in Figure 1–2. The integrated multifunction support reduces the FPGA logic requirements by up to 20 K LEs for PCIe designs that require multiple peripherals.



Figure 1–2. PCle Multifunction for Cyclone V Devices

The Cyclone V PCIe hard IP operates independently from the core logic. This independent operation allows the PCIe link to wake up and complete link training in less than 100 ms while the Cyclone V device completes loading the programming file for the rest of the device. In addition, the PCIe hard IP in the Cyclone V device provides improved end-to-end datapath protection using ECC.

## **FPGA GPIOs**

Cyclone V devices offer highly configurable GPIOs. The following list describes the many features of the GPIOs:

- Programmable bus hold and weak pull-up.
- LVDS output buffer with programmable differential output voltage (V<sub>OD</sub>) and programmable pre-emphasis.
- Dynamic on-chip parallel termination ( $R_T$  OCT) for all I/O banks with OCT calibration to limit the termination impedance variation to ±15%.
- On-chip dynamic termination that has the ability to swap between serial and parallel termination, depending on whether there is read or write on a common bus for signal integrity.
- Unused voltage reference (VREF) pins that can be configured as user I/Os.
- Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture.

# **External Memory**

Cyclone V devices support up to two hard memory controllers for DDR3, DDR2, LPDDR2, and LPDDR SDRAM devices. Each controller supports 8- to 32-bit components of up to 4 gigabits (Gb) in density with two chip selects and optional ECC. Cyclone V devices also support soft memory controllers for DDR3, DDR2, LPDDR2, and LPDDR SDRAM for maximum flexibility.

Table 1–10 lists the performance of the external memory interface in Cyclone V devices.

| Interface    | Voltage (V) | Hard Controller (MHz) | Soft Controller (MHz) |
|--------------|-------------|-----------------------|-----------------------|
| DDR3 SDRAM   | 1.5         | 400                   | 300                   |
| DDR3L SDRAM  | 1.35        | 400                   | 300                   |
| DDR3U SDRAM  | 1.25        | 333                   | 300                   |
| DDR2 SDRAM   | 1.8         | 400                   | 300                   |
| DUNZ SUNAIVI | 1.5         | 400                   | 300                   |
| LPDDR2 SDRAM | 1.2         | 333                   | 300                   |
| LPDDR SDRAM  | 1.8         | 200                   | 200                   |

Table 1–10. External Memory Interface Performance in Cyclone V Devices

# **Adaptive Logic Module**

Cyclone V devices use a 28-nm ALM as the basic building block of the logic fabric. The ALM, as shown in Figure 1–3, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations.

You can configure up to 25% of the ALMs in Cyclone V devices as distributed memory using MLABs. For more information, refer to "Embedded Memory" on page 1–14.



Figure 1-3. ALM for Cyclone V Devices

## **Variable-Precision DSP Block**

Cyclone V devices feature a variable-precision DSP block that you can configure to support signal processing with precisions ranging from  $9 \times 9$ ,  $18 \times 19$ , and  $27 \times 27$  bits natively.

You can configure each DSP block during compilation as independent three  $9 \times 9$ , two  $18 \times 19$ , or one  $27 \times 27$  multipliers. With a dedicated 64-bit cascade bus, you can cascade multiple variable-precision DSP blocks to implement even higher precision DSP functions efficiently.

The variable-precision DSP block also supports these features:

- A 64-bit accumulator that is the largest in the industry.
- A hard preadder that is available in both 18- and 27-bit modes.
- Cascaded output adders for efficient systolic finite impulse response (FIR) filters.
- Internal coefficient register banks, 8 deep, for each multiplier in 18- or 27-bit mode.
- Fully independent multiplier operation.
- A second accumulator feedback register to accommodate complex multiply-accumulate functions.
- Efficient support for single- and double-precision floating point arithmetic.
- The inferability of all modes by the Quartus<sup>®</sup> II design software.

Table 1–11 lists the relevant DSP block configurations for a few usage examples.

Table 1-11. Variable-Precision DSP Block Configurations for Cyclone V Devices

| Usage                                                   | Multiplier Size (Bit)       | DSP Block Resource             |
|---------------------------------------------------------|-----------------------------|--------------------------------|
| Low precision fixed point for video applications        | Three 9 x 9                 | 1 variable-precision DSP block |
| Medium precision fixed point in FIR filters             | Two 18 x 19                 | 1 variable-precision DSP block |
| FIR filters and general DSP usage                       | Two 18 x 19 with accumulate | 1 variable-precision DSP block |
| High precision fixed- or floating-point implementations | One 27 x 27 with accumulate | 1 variable-precision DSP block |

Table 1–12 lists the variable-precision DSP resources by bit precision for each Cyclone V device.

Table 1-12. Number of Multipliers in Cyclone V Devices (Part 1 of 2)

| Variant     | Variable- |                        |                     | ndent Input and<br>iplications Ope | 18 x 19               | 18 x 18<br>Multiplier    |                                         |
|-------------|-----------|------------------------|---------------------|------------------------------------|-----------------------|--------------------------|-----------------------------------------|
|             | Device    | precision<br>DSP Block | 9 x 9<br>Multiplier | 18 x 19<br>Multiplier              | 27 x 27<br>Multiplier | Multiplier<br>Adder Mode | Adder<br>Summed<br>with 36-bit<br>Input |
|             | 5CEA2     | 25                     | 75                  | 50                                 | 25                    | 25                       | 25                                      |
|             | 5CEA4     | 72                     | 216                 | 144                                | 72                    | 72                       | 72                                      |
| Cyclone V E | 5CEA5     | 124                    | 372                 | 248                                | 124                   | 124                      | 124                                     |
|             | 5CEA7     | 156                    | 468                 | 312                                | 156                   | 156                      | 156                                     |
|             | 5CEA9     | 342                    | 1,026               | 684                                | 342                   | 342                      | 342                                     |

Table 1-12. Number of Multipliers in Cyclone V Devices (Part 2 of 2)

|               |        | Variable-              |                     | ndent Input and<br>iplications Ope | 18 x 19               | 18 x 18<br>Multiplier<br>Adder |                                |  |
|---------------|--------|------------------------|---------------------|------------------------------------|-----------------------|--------------------------------|--------------------------------|--|
| Variant       | Device | precision<br>DSP Block | 9 x 9<br>Multiplier | 18 x 19<br>Multiplier              | 27 x 27<br>Multiplier | Multiplier<br>Adder Mode       | Summed<br>with 36-bit<br>Input |  |
|               | 5CGXC3 | 42                     | 126                 | 84                                 | 42                    | 42                             | 42                             |  |
|               | 5CGXC4 | 70                     | 210                 | 140                                | 70                    | 70                             | 70                             |  |
| Cyclone V GX  | 5CGXC5 | 124                    | 372                 | 248                                | 124                   | 124                            | 124                            |  |
|               | 5CGXC7 | 156                    | 468                 | 312                                | 156                   | 156                            | 156                            |  |
|               | 5CGXC9 | 342                    | 1,026               | 684                                | 342                   | 342                            | 342                            |  |
|               | 5CGTD5 | 124                    | 372                 | 248                                | 124                   | 124                            | 124                            |  |
| Cyclone V GT  | 5CGTD7 | 156                    | 468                 | 312                                | 156                   | 156                            | 156                            |  |
|               | 5CGTD9 | 342                    | 1,026               | 684                                | 342                   | 342                            | 342                            |  |
|               | 5CSEA2 | 36                     | 108                 | 73                                 | 36                    | 36                             | 36                             |  |
| Cyclone V SE  | 5CSEA4 | 58                     | 174                 | 116                                | 58                    | 58                             | 58                             |  |
| Cyclotte v SE | 5CSEA5 | 87                     | 261                 | 173                                | 87                    | 87                             | 87                             |  |
|               | 5CSEA6 | 112                    | 336                 | 224                                | 112                   | 112                            | 112                            |  |
|               | 5CSXC4 | 36                     | 108                 | 73                                 | 36                    | 36                             | 36                             |  |
| Cyclone V SX  | 5CSXC5 | 58                     | 174                 | 116                                | 58                    | 58                             | 58                             |  |
|               | 5CSXC6 | 87                     | 261                 | 173                                | 87                    | 87                             | 87                             |  |
| Cyclone V ST  | 5CSTD5 | 87                     | 261                 | 173                                | 87                    | 87                             | 87                             |  |
| Cyclotte v S1 | 5CSTD6 | 112                    | 336                 | 224                                | 112                   | 112                            | 112                            |  |

# **Embedded Memory**

The Cyclone V embedded memory blocks are flexible and designed to provide an optimal amount of small- and large-sized memory arrays. Cyclone V devices contain two types of embedded memory blocks:

- 640-bit MLAB blocks—ideal for wide and shallow memory arrays. The MLAB operates at up to 300 MHz.
- 10-Kb M10K blocks—ideal for larger memory arrays while still providing a large number of independent ports. The M10K embedded memory operates at up to 380 MHz.

Table 1–13 lists the supported memory configurations for Cyclone V devices.

**Programmable Widths Memory Block** Depth (bits) MLAB 32 x1, x2, x4, x8, x9, x10, x16, x18, or x20 256 x40 or x32 512 x20 or x16 1K x10 or x8 M<sub>10</sub>K 2K x5 or x4 4K x2 8K х1

Table 1–13. Embedded Memory Block Configurations for Cyclone V Devices

# **Dynamic and Partial Reconfiguration**

The dynamic reconfiguration feature allows you to dynamically change the transceiver data rates, PMA settings, or protocols of a channel, without affecting data transfer on adjacent channels. This feature is ideal for applications that require on-the-fly multiprotocol or multirate support. You can reconfigure the PMA and PCS blocks with dynamic reconfiguration.

Partial reconfiguration allows you to reconfigure part of the device while other sections of the device remain operational. This capability is important in systems with critical uptime requirements because it allows you to make updates or adjust functionality without disrupting services.

Apart from lowering cost and power consumption, partial reconfiguration increases the effective logic density of the device because placing device functions that do not operate simultaneously is not necessary. Instead, you can store these functions in external memory and load them whenever the functions are required. This capability reduces the size of the device because it allows multiple applications on a single device—saving the board space and reducing the power consumption.

Altera simplifies the time-intensive task of partial reconfiguration by building this capability on top of the proven incremental compile and design flow in the Quartus II design software. With the Altera® solution, you do not need to know all the intricate device architecture details to perform a partial reconfiguration.

Partial reconfiguration is supported through the FPP x16 configuration interface. You can seamlessly use partial reconfiguration in tandem with dynamic reconfiguration to enable simultaneous partial reconfiguration of both the device core and transceivers.

# **Clock Networks and PLL Clock Sources**

The Cyclone V clock network architecture is based on Altera's proven global, quadrant, and peripheral clock structure, which is supported by dedicated clock input pins and fractional PLLs. Cyclone V devices have 16 global clock networks capable of up to 550 MHz operation. The Quartus II software identifies all unused sections of the clock network and powers them down, which reduces power consumption.

Cyclone V devices have up to eight PLLs, each with nine output counters that you can use to reduce PLL usage in two ways:

- Reduce the number of oscillators that are required on your board by using fractional PLLs.
- Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source.

Cyclone V devices use a fractional PLL architecture in addition to the historical integer PLL. If you use the fractional PLL mode, you can use the PLLs for precision fractional-N frequency synthesis—removing the need for off-chip reference clock sources in your design. The transceiver fractional PLLs that are not used by the transceiver I/Os can be used as general purpose fractional PLLs by the FPGA fabric.

Apart from frequency synthesis, on-chip clock deskew, jitter attenuation, counter reconfiguration, programmable output clock duty cycles, PLL cascading, and reference clock switchover, the PLLs in the Cyclone V devices also support the following key features:

- Programmable bandwidth
- User-mode reconfiguration of PLLs
- Low power mode for each fractional PLL
- Reference clock switchover
- Dynamic phase shift
- Direct, source synchronous, ZDB, external feedback, and LVDS compensation

# **Enhanced Configuration and Configuration via Protocol**

Cyclone V devices support 3.3-V programming voltage and several configuration modes. Table 1-14 lists the configuration modes and features supported by the Cyclone V devices.

Table 1–14. Configuration Modes and Features for Cyclone V Devices

| Mode                                                           | Data<br>Width<br>(Bit)       | Maximum<br>Clock<br>Rate<br>(MHz) | Maximum<br>Data Rate<br>(Mbps) | Decompression | Design<br>Security | Remote<br>System<br>Update | Partial<br>Reconfiguration |
|----------------------------------------------------------------|------------------------------|-----------------------------------|--------------------------------|---------------|--------------------|----------------------------|----------------------------|
| AS through the EPCS<br>and EPCQ serial<br>configuration device | x1, x4                       | 80                                | _                              | ~             | <b>✓</b>           | <b>✓</b>                   | _                          |
| PS through CPLD or external microcontroller                    | x1                           | 125                               | 125                            | ~             | <b>~</b>           | _                          | _                          |
| FPP                                                            | x8, x16                      | 125                               | _                              | ~             | <b>~</b>           | Parallel<br>flash loader   | 16-bit only                |
| CvP (PCIe)                                                     | x1, x2,<br>x4 <sup>(1)</sup> | _                                 | _                              | _             | <b>~</b>           | <b>✓</b>                   | <b>✓</b>                   |
| JTAG                                                           | x1                           | 33                                | 33                             | _             | _                  | _                          |                            |

Note to Table 1-14:

<sup>(1)</sup> The number of lanes instead of bit.

Instead of using an external flash or ROM, you can configure the Cyclone V devices through PCIe using CvP. The CvP mode offers the fastest configuration rate and flexibility with the easy-to-use PCIe hard IP block interface. The Cyclone V CvP implementation conforms to the PCIe 100 ms power-up-to-active time requirement.

## **Power Management**

Leveraging the FPGA architectural features, process technology advancements, and transceivers that are designed for power efficiency, the Cyclone V devices consume less power than previous generation Cyclone FPGAs:

- Total device core power consumption—less by up to 40%.
- Transceiver channel power consumption—less by up to 50%.

Additionally, Cyclone V devices contain several hard IP blocks that reduce logic resources and deliver substantial power savings of up to 25% less power than equivalent soft implementations.

## **SoC FPGA with HPS**

Each SoC FPGA combines an FPGA fabric and an HPS in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways:

- Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor
- Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard
- Extends the product life and revenue through in-field hardware and software updates

#### **Features of the HPS**

The HPS consists of a dual-core ARM Cortex-A9 MPCore processor, a rich set of peripherals, and a shared multiport SDRAM memory controller, as shown in Figure 1–4.

Figure 1-4. HPS with Dual-Core ARM Cortex-A9 MPCore Processor



#### **System Peripherals**

Each Ethernet MAC, USB OTG, NAND flash controller, and SD/MMC/SDIO controller module has an integrated DMA controller. For modules without an integrated DMA controller, an additional DMA controller module provides up to eight channels of high-bandwidth data transfers. The debug access port provides interfaces to industry standard JTAG debug probes and supports ARM CoreSight debug and core traces to facilitate software development.

#### **HPS-FPGA AXI Bridges**

The HPS–FPGA bridges, which support the Advanced Microcontroller Bus Architecture (AMBA®) Advanced eXtensible Interface (AXI $^{\text{\tiny{TM}}}$ ) specifications, consist of the following bridges:

- FPGA-to-HPS AXI bridge—a high-performance bus supporting 32-, 64-, and 128-bit data widths that allows the FPGA fabric to master transactions to the slaves in the HPS
- HPS-to-FPGA AXI bridge—a high-performance bus supporting 32-, 64-, and 128-bit data widths that allows the HPS to master transactions to the slaves in the FPGA fabric.
- Lightweight HPS-to-FPGA AXI bridge—a lower performance 32-bit width bus that allows the HPS to master transactions to the slaves in the FPGA fabric.

The HPS–FPGA AXI bridges also allow the FPGA fabric to access the memory shared by one or both microprocessors, and provide asynchronous clock crossing with the clock from the FPGA fabric.

#### **HPS SDRAM Controller Subsystem**

The HPS SDRAM controller subsystem contains a multiport SDRAM memory controller and DDR PHY that are shared between the FPGA fabric (through the FPGA-to-HPS SDRAM interface), the level 2 (L2) cache, and the level 3 (L3) system interconnect. The FPGA-to-HPS SDRAM interface supports AMBA AXI and Avalon® Memory-Mapped (Avalon-MM) interface standards, and provides up to four ports with separate read and write directions.

To maximize memory performance, the SDRAM controller subsystem supports command and data reordering, deficit round-robin arbitration with aging, and high-priority bypass features. The SDRAM controller subsystem supports DDR2, DDR3, LPDDR, or LPDDR2 devices up to 4 Gb in density and runs up to 400 MHz (800 Mbps data rate).

For easy migration, the FPGA-to-HPS SDRAM interface is compatible with the interface of the soft SDRAM memory controller IPs and hard SDRAM memory controllers in the FPGA fabric.

## **FPGA Configuration and Processor Booting**

The FPGA fabric and HPS in the SoC FPGA are powered independently. You can reduce the clock frequencies or gate the clocks to reduce dynamic power, or shut down the entire FPGA fabric to reduce total system power.

You can configure the FPGA fabric and boot the HPS independently, in any order, providing you with more design flexibility:

- You can boot the HPS before you power up and configure the FPGA fabric. After the system is running, the HPS reconfigures the FPGA fabric at any time under program control or through the FPGA configuration controller.
- You can power up both the HPS and the FPGA fabric together, configure the FPGA fabric first, and then upload the boot code to the HPS from the FPGA fabric.

## **Hardware and Software Development**

For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Qsys system integration tool in the Quartus II software.

For software development, the ARM-based SoC FPGA devices inherit the rich software development ecosystem available for the ARM Cortex-A9 MPCore processor. The software development process for Altera SoC FPGAs follows the same steps as those for other SoC devices. Altera also provides support for the Linux and VxWorks® operating systems.

You can begin device-specific firmware and software development on the Altera SoC FPGA Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board that runs on a PC. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware.

# **Ordering Information**

Figure 1–5 and Figure 1–6 show sample ordering codes and list the options available for Cyclone V E, GX, and GT devices.

Figure 1–5. Ordering Information for Cyclone V E Devices—*Preliminary* 



Figure 1–6. Ordering Information for Cyclone V GX and GT Devices—*Preliminary* 



Figure 1–7 and Figure 1–8 show sample ordering codes and list the options available for Cyclone V SE, SX, and ST Devices.

Figure 1-7. Ordering Information for Cyclone V SE Devices—Preliminary



Figure 1–8. Ordering Information for Cyclone V SX and ST Devices—Preliminary



# **Document Revision History**

Table 1–15 lists the revision history for this document.

Table 1–15. Document Revision History

| Date          | Version | Changes                                                                                                                                                                                                                                         |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | ■ Updated Table 1–2, Table 1–3, and Table 1–6.                                                                                                                                                                                                  |
| February 2012 | 1.2     | ■ Updated "Cyclone V Family Plan" on page 1–4 and "Clock Networks and PLL Clock Sources" on page 1–15.                                                                                                                                          |
|               |         | ■ Updated Figure 1–1 and Figure 1–6.                                                                                                                                                                                                            |
|               |         | ■ Updated Table 1–1, Table 1–2, Table 1–3, Table 1–4, Table 1–5, and Table 1–6.                                                                                                                                                                 |
|               |         | ■ Updated Figure 1–4, Figure 1–5, Figure 1–6, Figure 1–7, and Figure 1–8.                                                                                                                                                                       |
| November 2011 | 1.1     | ■ Updated "System Peripherals" on page 1–18, "HPS–FPGA AXI Bridges" on page 1–19, "HPS SDRAM Controller Subsystem" on page 1–19, "FPGA Configuration and Processor Booting" on page 1–19, and "Hardware and Software Development" on page 1–20. |
|               |         | Minor text edits.                                                                                                                                                                                                                               |
| October 2011  | 1.0     | Initial release.                                                                                                                                                                                                                                |

Cyclone V Device Handbook Volume 1: Device Overview and Datasheet



# 2. Device Datasheet for Cyclone V

CV-51002-1.2

This chapter describes the electrical characteristics, switching characteristics, and configuration specifications for Cyclone® V devices. Electrical characteristics include operating conditions and power consumption. Switching characteristics list the transceiver specifications, and core and periphery performance. Configuration specifications cover power-on reset (POR) specifications, various configuration mode timing parameters, remote system upgrades timing, and user watchdog internal oscillator frequency specification. This chapter also describes I/O timing, including programmable I/O element (IOE) delay and programmable output buffer delay.



For more information about the densities and packages of devices in the Cyclone V family, refer to the *Overview for Cyclone V Device Family* chapter.

## **Electrical Characteristics**

The following sections describe the electrical characteristics of Cyclone V devices.

## **Operating Conditions**

Cyclone V devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Cyclone V devices, you must consider the operating requirements described in this chapter.

Cyclone V devices are offered in commercial and industrial grades. Commercial devices are offered in –6 (fastest), –7, and –8 speed grades. Industrial and automotive devices are offered in the –7 speed grade.

#### **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Cyclone V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.



Conditions other than those listed in Table 2–1 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

© 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





February 2012

Table 2–1 lists the Cyclone V absolute maximum ratings.

Table 2-1. Absolute Maximum Ratings for Cyclone V Devices—Preliminary

| Symbol                | Description                                                            | Minimum | Maximum | Unit |
|-----------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>       | Core voltage and periphery circuitry power supply                      | -0.5    | 1.35    | V    |
| V <sub>CCPGM</sub>    | Configuration pins power supply                                        | -0.5    | 3.75    | V    |
| V <sub>CC_AUX</sub>   | Auxiliary supply                                                       | -0.5    | 3.75    | V    |
| V <sub>CCBAT</sub>    | Battery back-up power supply for design security volatile key register | -0.5    | 3.75    | V    |
| V <sub>CCPD</sub>     | I/O pre-driver power supply                                            | -0.5    | 3.75    | V    |
| V <sub>CCIO</sub>     | I/O power supply                                                       | -0.5    | 3.9     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply                                                | -0.5    | 3.75    | V    |
| V <sub>CCH_GXB</sub>  | Transceiver high voltage power                                         | -0.5    | 3.75    | V    |
| V <sub>CCE_GXB</sub>  | Transceiver power                                                      | -0.5    | 1.21    | V    |
| V <sub>CCL_GXB</sub>  | Clock network power                                                    | -0.5    | 1.21    | V    |
| V <sub>I</sub>        | DC input voltage                                                       | -0.5    | 4       | V    |
| I <sub>OUT</sub>      | DC output current per pin                                              | -25     | 40      | mA   |
| T <sub>J</sub>        | Operating junction temperature                                         | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)                                          | -65     | 150     | °C   |

#### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage listed in Table 2–2 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

Table 2–2 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 3.95 V can only be at 3.95 V for ~5% over the lifetime of the device; for a device lifetime of 10 years, this amounts to half a year.

Table 2-2. Maximum Allowed Overshoot During Transitions for Cyclone V Devices—Preliminary

| Symbol  | Description      | Condition (V) | Overshoot Duration as % of High Time | Unit |
|---------|------------------|---------------|--------------------------------------|------|
|         |                  | 3.7           | 100                                  | %    |
|         |                  | 3.75          | 59.79                                | %    |
|         |                  | 3.8           | 33.08                                | %    |
|         |                  | 3.85          | 18.45                                | %    |
| Vi (AC) | AC input voltage | 3.9           | 10.36                                | %    |
|         |                  | 3.95          | 5.87                                 | %    |
|         |                  | 4             | 3.34                                 | %    |
|         |                  | 4.05          | 1.92                                 | %    |
|         |                  | 4.1           | 1.11                                 | %    |

## **Recommended Operating Conditions**

Recommended operating conditions are the functional operation limits for the AC and DC parameters for Cyclone V devices.

Table 2–3 lists the steady-state voltage values expected from Cyclone V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 2-3. Recommended Operating Conditions for Cyclone V Devices—Preliminary

| Symbol                    | Description                                                                                                                                                                | Condition  | Minimum | Typical | Maximum                                                                                                                               | Unit |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------|---------|---------------------------------------------------------------------------------------------------------------------------------------|------|
| V <sub>CC</sub>           | Core voltage, periphery circuitry power supply, transceiver physical coding sublayer (PCS) power supply, and transceiver PCI Express® (PCIe®) hard IP digital power supply | _          | 1.07    | 1.1     | 1.13                                                                                                                                  | V    |
| V <sub>CC_AUX</sub>       | Auxiliary supply                                                                                                                                                           | _          | 2.375   | 2.5     | 2.625                                                                                                                                 | V    |
|                           | I/O pre-driver (3.3 V) power supply                                                                                                                                        | _          | 3.135   | 3.3     | 3.465                                                                                                                                 | V    |
| V <sub>CCPD</sub>         | I/O pre-driver (3.0 V) power supply                                                                                                                                        | _          | 2.85    | 3.0     | 3.15                                                                                                                                  | V    |
|                           | I/O pre-driver (2.5 V) power supply                                                                                                                                        | _          | 2.375   | 2.5     | 2.625                                                                                                                                 | V    |
|                           | I/O buffers (3.3 V) power supply                                                                                                                                           | _          | 3.135   | 3.3     | 3.465                                                                                                                                 | V    |
|                           | I/O buffers (3.0 V) power supply                                                                                                                                           |            | 2.85    | 3.0     | 3.15                                                                                                                                  | V    |
|                           | I/O buffers (2.5 V) power supply                                                                                                                                           | _          | 2.375   | 2.5     | 2.625                                                                                                                                 | ٧    |
| V                         | I/O buffers (1.8 V) power supply                                                                                                                                           | _          | 1.71    | 1.8     | 1.89                                                                                                                                  | V    |
| V <sub>CCIO</sub>         | I/O buffers (1.5 V) power supply                                                                                                                                           |            | 1.425   | 1.5     | 1.575                                                                                                                                 | V    |
|                           | I/O buffers (1.35 V) power supply                                                                                                                                          | _          | 1.283   | 2.5     | ٧                                                                                                                                     |      |
|                           | I/O buffers (1.25 V) power supply                                                                                                                                          | _          | 1.19    | 1.25    | 1.31                                                                                                                                  | V    |
|                           | I/O buffers (1.2 V) power supply                                                                                                                                           |            | 1.14    | 1.2     | 1.26                                                                                                                                  | V    |
|                           | Configuration pins (3.3 V) power supply                                                                                                                                    | _          | 3.135   | 3.3     | 3.465                                                                                                                                 | ٧    |
| l v                       | Configuration pins (3.0 V) power supply                                                                                                                                    | _          | 2.85    | 3.0     | 3.15                                                                                                                                  | ٧    |
| V <sub>CCPGM</sub>        | Configuration pins (2.5 V) power supply                                                                                                                                    |            | 2.375   | 2.5     | 2.625                                                                                                                                 | V    |
|                           | Configuration pins (1.8 V) power supply                                                                                                                                    | _          | 1.71    | 1.8     | 1.89                                                                                                                                  | ٧    |
| V <sub>CCA_FPLL</sub> (1) | PLL analog voltage regulator power supply                                                                                                                                  |            | 2.375   | 2.5     | 2.625                                                                                                                                 | V    |
| V <sub>CCBAT</sub> (2)    | Battery back-up power supply (For design security volatile key register)                                                                                                   | _          | 1.2     | _       | 3.0                                                                                                                                   | V    |
| V <sub>I</sub>            | DC input voltage                                                                                                                                                           | _          | -0.5    | _       | 3.6                                                                                                                                   | V    |
| V <sub>0</sub>            | Output voltage                                                                                                                                                             | _          | 0       | _       | V <sub>CCIO</sub>                                                                                                                     | V    |
|                           |                                                                                                                                                                            | Commercial | 0       | _       | 85                                                                                                                                    | °C   |
| T <sub>J</sub>            | Operating junction temperature                                                                                                                                             | Industrial | -40     | _       | 100                                                                                                                                   | °C   |
|                           |                                                                                                                                                                            | Automotive | -40     |         | 1.13  2.625 3.465 3.15 2.625 3.465 3.15 2.625 1.89 1.575 1.418 1.31 1.26 3.465 3.15 2.625 1.89 2.625 3.0 3.6 V <sub>CCIO</sub> 85 100 | °C   |

Table 2-3. Recommended Operating Conditions for Cyclone V Devices—Preliminary

| Symbol            | Description            | Condition               | Minimum | Typical | Maximum | Unit |
|-------------------|------------------------|-------------------------|---------|---------|---------|------|
| t <sub>RAMP</sub> | Power cumply ramp time | Standard POR (PORSEL=0) | 200 μs  | _       | 100 ms  |      |
|                   | Power supply ramp time | Fast POR<br>(PORSEL=1)  | 200 μs  | _       | 4 ms    | _    |

#### Notes to Table 2-3:

- (1) PLL digital voltage is regulated from  $V_{\text{CCA FPLL}}$ .
- (2) If you do not use the design security feature in Cyclone V devices, connect V<sub>CCBAT</sub> to a 1.5-V, 2.5-V, or 3.0-V power supply. The power-on reset (POR) circuitry monitors V<sub>CCBAT</sub>. Cyclone V devices do not exit POR if V<sub>CCBAT</sub> stays low.

Table 2–4 lists the transceiver power supply recommended operating conditions for Cyclone V GX devices.

Table 2-4. Transceiver Power Supply Operating Conditions for Cyclone V GX Devices—Preliminary

| Symbol                | Description                                | Minimum | Typical | Maximum | Unit |
|-----------------------|--------------------------------------------|---------|---------|---------|------|
| V <sub>CCH_GXBL</sub> | Transceiver high voltage power (left side) | 2.375   | 2.5     | 2.625   | V    |
| V <sub>CCE_GXBL</sub> | Transmitter and receiver power (left side) | 1.07    | 1.1     | 1.13    | V    |
| V <sub>CCL_GXBL</sub> | Clock network power (left side)            | 1.07    | 1.1     | 1.13    | V    |

Table 2–5 lists the steady-state voltage values expected from Cyclone V system-on-a-chip (SoC) FPGA with ARM®-based hard processor system (HPS). Power supply ramps must all be strictly monotonic, without plateaus.

Table 2-5. HPS Power Supply Operating Conditions for Cyclone V SE, SX, and ST Devices—Preliminary

| Symbol                    | Description                                           | Minimum | Typical | Maximum | Unit |
|---------------------------|-------------------------------------------------------|---------|---------|---------|------|
| V <sub>CC_HPS</sub>       | HPS core voltage and periphery circuitry power supply | 1.07    | 1.1     | 1.13    | V    |
|                           | HPS I/O pre-driver (3.3 V) power supply               | 3.135   | 3.3     | 3.465   | V    |
| $V_{CCPD\_HPS}$           | HPS I/O pre-driver (3.0 V) power supply               | 2.85    | 3.0     | 3.15    | V    |
|                           | HPS I/O pre-driver (2.5 V) power supply               | 2.375   | 2.5     | 2.625   | V    |
| v                         | HPS I/O buffers (3.3 V) power supply                  | 3.135   | 3.3     | 3.465   | V    |
|                           | HPS I/O buffers (3.0 V) power supply                  | 2.85    | 3.0     | 3.15    | V    |
|                           | HPS I/O buffers (2.5 V) power supply                  | 2.375   | 2.5     | 2.625   | V    |
| V <sub>CCIO_HPS</sub>     | HPS I/O buffers (1.8 V) power supply                  | 1.71    | 1.8     | 1.89    | V    |
|                           | HPS I/O buffers (1.5 V) power supply                  | 1.425   | 1.5     | 1.575   | V    |
|                           | HPS I/O buffers (1.2 V) power supply                  | 1.14    | 1.2     | 1.26    | V    |
|                           | HPS reset and clock input pins (3.3 V) power supply   | 3.135   | 3.3     | 3.465   | V    |
| V <sub>CCRSTCLK_HPS</sub> | HPS reset and clock input pins (3.0 V) power supply   | 2.85    | 3.0     | 3.15    | V    |
|                           | HPS reset and clock input pins (2.5 V) power supply   | 2.375   | 2.5     | 2.625   | V    |
|                           | HPS reset and clock input pins (1.8 V) power supply   | 1.71    | 1.8     | 1.89    | V    |
| V <sub>CCPLL_HPS</sub>    | HPS PLL analog voltage regulator power supply         | 2.375   | 2.5     | 2.625   | ٧    |

#### **DC** Characteristics

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

#### **Supply Current**

Standby current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to estimate supply current for your design because these currents vary greatly with the resources you use.



For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

#### I/O Pin Leakage Current

Table 2–6 lists the Cyclone V I/O pin leakage current specifications.

Table 2-6. I/O Pin Leakage Current for Cyclone V Devices—Preliminary

| Symbol          | Description        | Conditions                                   | Min | Тур | Max | Unit |
|-----------------|--------------------|----------------------------------------------|-----|-----|-----|------|
| I <sub>I</sub>  | Input pin          | V <sub>I</sub> = 0 V to V <sub>CCIOMAX</sub> | -30 | _   | 30  | μΑ   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 \text{ V to } V_{\text{CCIOMAX}}$   | -30 | 1   | 30  | μΑ   |

#### **Bus Hold Specifications**

Table 2–7 lists the Cyclone V device bus hold specifications.

Table 2–7. Bus Hold Parameters for Cyclone V Devices—Preliminary (Part 1 of 2) (1)

|                                             |                   |                                             |            |      |     |      |     | V <sub>CCIO</sub> | (V) |      |     |      |     |      |      |
|---------------------------------------------|-------------------|---------------------------------------------|------------|------|-----|------|-----|-------------------|-----|------|-----|------|-----|------|------|
| Parameter                                   | Symbol            | Conditions                                  | itions 1.2 |      | 1.5 |      | 1.8 |                   | 2.5 |      | 3.0 |      | 3.3 |      | Unit |
|                                             |                   |                                             | Min        | Max  | Min | Max  | Min | Max               | Min | Max  | Min | Max  | Min | Max  |      |
| Bus-hold,<br>low,<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(max.) | 8          | -    | 12  | _    | 30  | _                 | 50  | _    | 70  | _    | 70  | _    | μА   |
| Bus-hold,<br>high,<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub> (min.)    | -8         | _    | -12 | _    | -30 | _                 | -50 | _    | -70 | _    | -70 | _    | μА   |
| Bus-hold,<br>low,<br>overdrive<br>current   | I <sub>ODL</sub>  | OV < V <sub>IN</sub> < V <sub>CCIO</sub>    | _          | 125  | _   | 175  | _   | 200               | _   | 300  | _   | 500  | _   | 500  | μА   |
| Bus-hold,<br>high,<br>overdrive<br>current  | I <sub>ODH</sub>  | OV < V <sub>IN</sub> < V <sub>CCIO</sub>    |            | -125 |     | -175 | _   | -200              | _   | -300 | _   | -500 |     | -500 | μА   |

Table 2–7. Bus Hold Parameters for Cyclone V Devices—Preliminary (Part 2 of 2) (1)

| Parameter              |            |            |     |     |             |       |      | V <sub>CCIO</sub> | (V) |     |      |     |     |     |   |
|------------------------|------------|------------|-----|-----|-------------|-------|------|-------------------|-----|-----|------|-----|-----|-----|---|
|                        | Symbol     | Conditions | 1   | .2  | 1.5 1.8 2.5 |       | 3.0  |                   |     | .3  | Unit |     |     |     |   |
|                        |            |            | Min | Max | Min         | Max   | Min  | Max               | Min | Max | Min  | Max | Min | Max |   |
| Bus-hold<br>trip point | $V_{TRIP}$ | _          | 0.3 | 0.9 | 0.375       | 1.125 | 0.68 | 1.07              | 0.7 | 1.7 | 0.8  | 2   | 0.8 | 2   | V |

#### Note to Table 2-7:

(1) The bus-hold trip points are based on calculated input voltages from the JEDEC standard.

#### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power up for I/O pins connected to the calibration block. Calibration accuracy for the calibrated on-chip series termination ( $R_{\rm S}$  OCT) and on-chip parallel termination ( $R_{\rm T}$  OCT) are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change.

Table 2–8 lists the Cyclone V OCT termination calibration accuracy specifications.

Table 2–8. OCT Calibration Accuracy Specifications for Cyclone V Devices—Preliminary (1)

|                                                                                              |                                                                                                                                        |                                                | Cal               | ibration Accur        | acy                   |      |
|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------|-----------------------|-----------------------|------|
| Symbol                                                                                       | Description                                                                                                                            | Conditions (V)                                 | C6<br>Speed Grade | C7, I7<br>Speed Grade | C8, A7<br>Speed Grade | Unit |
| 25-Ω R <sub>S</sub>                                                                          | Internal series termination with calibration (25- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 | ±15               | ±15                   | ±15                   | %    |
| 50-Ω R <sub>S</sub>                                                                          | Internal series termination with calibration (50- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 | ±15               | ±15                   | ±15                   | %    |
| 34- $\Omega$ and 40- $\Omega$ R <sub>S</sub>                                                 | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                   | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2    | ±15               | ±15                   | ±15                   | %    |
| 48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ R <sub>S</sub>                                | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ setting)                                  | V <sub>CCIO</sub> = 1.2                        | ±15               | ±15                   | ±15                   | %    |
| 50-Ω R <sub>T</sub>                                                                          | Internal parallel termination with calibration $(50-\Omega)$ setting                                                                   | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2      | -10 to +40        | -10 to +40            | -10 to +40            | %    |
| 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25            | -10 to +40        | -10 to +40            | -10 to +40            | %    |
| 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub>                                                | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                                | V <sub>CCIO</sub> = 1.2                        | -10 to +40        | -10 to +40            | -10 to +40            | %    |
| 25- $\Omega$ R <sub>S_left_shift</sub>                                                       | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                               | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 | ±15               | ±15                   | ±15                   | %    |

### Note to Table 2-8:

<sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only.

Table 2–9 lists the Cyclone V OCT without calibration resistance tolerance to PVT changes.

Table 2-9. OCT Without Calibration Resistance Tolerance Specifications for Cyclone V Devices—Preliminary

|                      |                                                                               |                                 | Res               | sistance Tolera       | nce                   |      |
|----------------------|-------------------------------------------------------------------------------|---------------------------------|-------------------|-----------------------|-----------------------|------|
| Symbol               | Description                                                                   | Conditions (V)                  | C6<br>Speed Grade | C7, I7<br>Speed Grade | C8, A7<br>Speed Grade | Unit |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting)        | V <sub>CCIO</sub> = 3.0 and 2.5 | ±30               | ±40                   | ±40                   | %    |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting)        | V <sub>CCIO</sub> = 1.8 and 1.5 | ±30               | ±40                   | ±40                   | %    |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting)        | V <sub>CCIO</sub> = 1.2         | ±35               | ±50                   | ±50                   | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting)        | V <sub>CCIO</sub> = 3.0 and 2.5 | ±30               | ±40                   | ±40                   | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration $(50-\Omega \text{ setting})$ | V <sub>CCIO</sub> = 1.8 and 1.5 | ±30               | ±40                   | ±40                   | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting)        | V <sub>CCIO</sub> = 1.2         | ±35               | ±50                   | ±50                   | %    |
| 100-Ω R <sub>D</sub> | Internal differential termination (100-Ω setting)                             | V <sub>CCIO</sub> = 2.5         | ±25               | TBD                   | TBD                   | %    |

OCT calibration is automatically performed at power up for the OCT-enabled I/O pins. Table 2-10 lists OCT variation with temperature and voltage after power-up calibration. Use Table 2-10 to determine the OCT variation after power-up calibration and Equation 2-1 to determine the OCT variation without recalibration.

Equation 2–1. OCT Variation Without Recalibration—Preliminary (1), (2), (3), (4), (5), (6)

$$R_{OCT} = R_{SCAL} \bigg( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \bigg)$$

#### Notes to Equation 2-1:

- (1) The  $R_{OCT}$  value calculated from Equation 2–1 shows the range of OCT resistance with the variation of temperature and  $V_{CCIO}$ .
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power up.
- (4)  $\Delta V$  is the variation of voltage with respect to  $V_{CCIO}$  at power up.
- (5) dR/dT is the percentage change of  $R_{SCAL}$  with temperature.
- (6) dR/dV is the percentage change of R<sub>SCAL</sub> with voltage.

Table 2–10 lists the OCT variation after the power-up calibration.

Table 2–10. OCT Variation after Power-Up Calibration for Cyclone V Devices—Preliminary (1)

| Symbol | Description                                          | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|------------------------------------------------------|-----------------------|---------|------|
|        |                                                      | 3.0                   | 0.0297  |      |
|        | 007                                                  | 2.5                   | 0.0344  |      |
| dR/dV  | OCT variation with voltage without recalibration     | 1.8                   | 0.0499  | %/mV |
|        | Todanstation                                         | 1.5                   | 0.0744  |      |
|        |                                                      | 1.2                   | 0.1241  |      |
|        |                                                      | 3.0                   | 0.189   |      |
|        |                                                      | 2.5                   | 0.208   |      |
| dR/dT  | OCT variation with temperature without recalibration | 1.8                   | 0.266   | %/°C |
|        | William Fooding and The                              | 1.5                   | 0.273   |      |
|        |                                                      | 1.2                   | 0.317   |      |

#### Note to Table 2-10:

(1) Valid for a  $V_{CCIO}$  range of  $\pm 5\%$  and a temperature range of 0° to 85°C.

### **Pin Capacitance**

Table 2–11 lists the Cyclone V device family pin capacitance.

Table 2–11. Pin Capacitance for Cyclone V Devices

| Symbol             | Description                                                      | Value | Unit |
|--------------------|------------------------------------------------------------------|-------|------|
| C <sub>IOTB</sub>  | Input capacitance on top and bottom I/O pins                     | 5.5   | pF   |
| C <sub>IOLR</sub>  | Input capacitance on left and right I/O pins                     | 5.5   | pF   |
| C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 5.5   | pF   |

### **Hot Socketing**

Table 2–12 lists the hot socketing specifications for Cyclone V devices.

Table 2–12. Hot Socketing Specifications for Cyclone V Devices—Preliminary

| Symbol                    | Description                                     | Maximum             |
|---------------------------|-------------------------------------------------|---------------------|
| I <sub>IOPIN (DC)</sub>   | DC current per I/O pin                          | 300 μΑ              |
| I <sub>IOPIN (AC)</sub>   | AC current per I/O pin                          | 8 mA <sup>(1)</sup> |
| I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter (TX) pin | 100 mA              |
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver (RX) pin    | 50 mA               |

### Note to Table 2-12:

<sup>(1)</sup> The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.

### **Internal Weak Pull-Up Resistor**

Table 2–13 lists the weak pull-up resistor values for Cyclone V devices.

Table 2–13. Internal Weak Pull-Up Resistor Values for Cyclone V Devices—Preliminary (1), (2)

| Symbol          | Description                                                                                                                                               | Conditions (V) <sup>(3)</sup> | Typ <sup>(4)</sup> | Unit |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------|------|
|                 |                                                                                                                                                           | $V_{CCIO} = 3.3 \pm 5\%$      | 25                 | kΩ   |
|                 |                                                                                                                                                           | $V_{CCIO} = 3.0 \pm 5\%$      | 25                 | kΩ   |
|                 |                                                                                                                                                           | V <sub>CCIO</sub> = 2.5 ±5%   | 25                 | kΩ   |
| R <sub>PU</sub> | Value of the I/O pin pull-up resistor before and during configuration, as well as user mode if you have enabled the programmable pull-up resistor option. | V <sub>CCIO</sub> = 1.8 ±5%   | 25                 | kΩ   |
| Пърц            |                                                                                                                                                           | $V_{CCIO} = 1.5 \pm 5\%$      | 25                 | kΩ   |
|                 |                                                                                                                                                           | V <sub>CCIO</sub> = 1.35 ±5%  | 25                 | kΩ   |
|                 |                                                                                                                                                           | $V_{CCIO} = 1.25 \pm 5\%$     | 25                 | kΩ   |
|                 |                                                                                                                                                           | V <sub>CCIO</sub> = 1.2 ±5%   | 25                 | kΩ   |

#### Notes to Table 2-13:

- (1) All I/O pins have an option to enable weak pull-up except the configuration, test, and JTAG pins.
- (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .
- (3) Pin pull-up resistance values may be lower if an external source drives the pin higher than  $V_{\text{CCIO}}$
- (4) These specifications are valid with ±10% tolerances to cover changes over PVT.

### I/O Standard Specifications

Table 2–14 through Table 2–19 list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage (V<sub>OH</sub> and V<sub>OL</sub>), and current drive characteristics (I<sub>OH</sub> and I<sub>OL</sub>) for various I/O standards supported by Cyclone V devices. These tables also list the Cyclone V device family I/O standard specifications. The  $V_{\text{OL}}$  and  $V_{\text{OH}}$  values are valid at the corresponding I<sub>OH</sub> and I<sub>OL</sub>, respectively.

For an explanation of terms used in Table 2–14 through Table 2–19, refer to "Glossary" on page 2–37.

Table 2–14. Single-Ended I/O Standards for Cyclone V Devices—Preliminary (Part 1 of 2)

| 1/0             | V     | <sub>CCIO</sub> (V | ')    | V <sub>IL</sub> (V) |                          | V <sub>IH</sub>          | (V)                     | V <sub>OL</sub> (V)     | V <sub>OH</sub> (V)      | I <sub>OL</sub> | I <sub>OH</sub> |
|-----------------|-------|--------------------|-------|---------------------|--------------------------|--------------------------|-------------------------|-------------------------|--------------------------|-----------------|-----------------|
| Standard        | Min   | Тур                | Max   | Min                 | Max                      | Min                      | Max                     | Max                     | Min                      | (mĀ)            | (mÄ)            |
| 3.3-V<br>LVTTL  | 3.135 | 3.3                | 3.465 | -0.3                | 0.8                      | 1.7                      | 3.6                     | 0.45                    | 2.4                      | 4               | -4              |
| 3.3-V<br>LVCMOS | 3.135 | 3.3                | 3.465 | -0.3                | 0.8                      | 1.7                      | 3.6                     | 0.2                     | V <sub>CCIO</sub> - 0.2  | 2               | -2              |
| 3.0-V<br>LVTTL  | 2.85  | 3                  | 3.15  | -0.3                | 0.8                      | 1.7                      | 3.6                     | 0.4                     | 2.4                      | 2               | -2              |
| 3.0-V<br>LVCMOS | 2.85  | 3                  | 3.15  | -0.3                | 0.8                      | 1.7                      | 3.6                     | 0.2                     | V <sub>CCIO</sub> - 0.2  | 0.1             | -0.1            |
| 3.0-V PCI       | 2.85  | 3                  | 3.15  | _                   | 0.3 x V <sub>CCIO</sub>  | 0.5 x V <sub>CCIO</sub>  | V <sub>CCIO</sub> + 0.3 | 0.1 x V <sub>CCIO</sub> | 0.9 x V <sub>CCIO</sub>  | 1.5             | -0.5            |
| 3.0-V PCI-X     | 2.85  | 3                  | 3.15  | _                   | 0.35 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub>  | $V_{CCIO} + 0.3$        | 0.1 x V <sub>CCIO</sub> | 0.9 x V <sub>CCIO</sub>  | 1.5             | -0.5            |
| 2.5 V           | 2.375 | 2.5                | 2.625 | -0.3                | 0.7                      | 1.7                      | 3.6                     | 0.4                     | 2                        | 1               | -1              |
| 1.8 V           | 1.71  | 1.8                | 1.89  | -0.3                | 0.35 x V <sub>CCIO</sub> | 0.65 x V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45                    | V <sub>CCIO</sub> - 0.45 | 2               | -2              |

Table 2–14. Single-Ended I/O Standards for Cyclone V Devices—Preliminary (Part 2 of 2)

| 1/0      | V     | ccio (V | <b>7</b> ) |      | V <sub>IL</sub> (V)           | V <sub>IH</sub> (V)      |                  | V <sub>OL</sub> (V)      | V <sub>OH</sub> (V)      | I <sub>OL</sub> | I <sub>OH</sub> |
|----------|-------|---------|------------|------|-------------------------------|--------------------------|------------------|--------------------------|--------------------------|-----------------|-----------------|
| Standard | Min   | Тур     | Max        | Min  | Max                           | Min                      | Max              | Max                      | Min                      | (mA)            | (mA)            |
| 1.5 V    | 1.425 | 1.5     | 1.575      | -0.3 | 0.35 x V <sub>CCIO</sub>      | 0.65 x V <sub>CCIO</sub> | $V_{CCIO} + 0.3$ | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 2               | -2              |
| 1.2 V    | 1.14  | 1.2     | 1.26       | -0.3 | $0.35 \times V_{\text{CCIO}}$ | 0.65 x V <sub>CCIO</sub> | $V_{CCIO} + 0.3$ | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 2               | -2              |

Table 2–15. Single-Ended SSTL and HSTL I/O Reference Voltage Specifications for Cyclone V Devices—Preliminary

| I/O                     |       | V <sub>CCIO</sub> (V) |       |                          | V <sub>REF</sub> (V)    |                                             |                          | V <sub>TT</sub> (V)     |                          |
|-------------------------|-------|-----------------------|-------|--------------------------|-------------------------|---------------------------------------------|--------------------------|-------------------------|--------------------------|
| Standard                | Min   | Тур                   | Max   | Min                      | Тур                     | Max                                         | Min                      | Тур                     | Max                      |
| SSTL-2<br>Class I, II   | 2.375 | 2.5                   | 2.625 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub>                    | V <sub>REF</sub> – 0.04  | $V_{REF}$               | V <sub>REF</sub> + 0.04  |
| SSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.833                    | 0.9                     | 0.969                                       | V <sub>REF</sub> – 0.04  | $V_{REF}$               | V <sub>REF</sub> + 0.04  |
| SSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub>                    | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> |
| SSTL 135<br>Class I, II | 1.283 | 1.35                  | 1.418 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | $0.5 \times V_{CCIO}  0.51 \times V_{CCIO}$ |                          | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> |
| SSTL 125<br>Class I, II | 1.19  | 1.25                  | 1.26  | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub>                    | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> |
| HSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.85                     | 0.9 0.95                |                                             | _                        | V <sub>CCIO</sub> /2    | _                        |
| HSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.68                     | 0.75                    | 0.9                                         | _                        | V <sub>CCIO</sub> /2    | _                        |
| HSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | 0.47 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.53 x V <sub>CCIO</sub>                    | _                        | V <sub>CCIO</sub> /2    | _                        |
| HSUL-12                 | 1.14  | 1.2                   | 1.3   | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub>                    |                          |                         | _                        |

Table 2–16. Single-Ended SSTL and HSTL I/O Standards Signal Specifications for Cyclone V Devices—Preliminary (Part 1 of 2)

| I/O                 | V    | <sub>IL(DC)</sub> (V)       | V <sub>IH(D</sub>        | <sub>:)</sub> (V)       | V <sub>IL(AC)</sub> (V)                           | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)     | V <sub>OH</sub> (V)      | I <sub>ol</sub> | l <sub>oh</sub> |
|---------------------|------|-----------------------------|--------------------------|-------------------------|---------------------------------------------------|--------------------------|-------------------------|--------------------------|-----------------|-----------------|
| Standard            | Min  | Max                         | Min                      | Min Max                 |                                                   | Min                      | Max                     | Min                      | (mA)            | (mÄ)            |
| SSTL-2<br>Class I   | -0.3 | V <sub>REF</sub> – 0.15     | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> - 0.31 V <sub>REF</sub> + 0.31 V |                          | V <sub>TT</sub> – 0.608 | V <sub>TT</sub> + 0.608  | 8.1             | -8.1            |
| SSTL-2<br>Class II  | -0.3 | V <sub>REF</sub> - 0.15     | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> - 0.31                           | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> – 0.81  | V <sub>TT</sub> + 0.81   | 16.2            | -16.2           |
| SSTL-18<br>Class I  | -0.3 | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> - 0.25                           | V <sub>REF</sub> + 0.25  | V <sub>TT</sub> - 0.603 | V <sub>TT</sub> + 0.603  | 6.7             | -6.7            |
| SSTL-18<br>Class II | -0.3 | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> - 0.25                           | V <sub>REF</sub> + 0.25  | 0.28                    | V <sub>CCIO</sub> - 0.28 | 13.4            | -13.4           |
| SSTL-15<br>Class I  |      | V <sub>REF</sub> - 0.1      | V <sub>REF</sub> + 0.1   | _                       | V <sub>REF</sub> –<br>0.175                       | V <sub>REF</sub> + 0.175 | 0.2 x V <sub>CCIO</sub> | 0.8 x V <sub>CCIO</sub>  | 8               | -8              |
| SSTL-15<br>Class II | _    | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1   | _                       | V <sub>REF</sub> –<br>0.175                       | V <sub>REF</sub> + 0.175 | 0.2 x V <sub>CCIO</sub> | 0.8 x V <sub>CCIO</sub>  | 16              | -16             |
| SSTL 135            | _    | V <sub>REF</sub> - 0.09     | V <sub>REF</sub> + 0.09  | _                       | V <sub>REF</sub> – 0.16                           | V <sub>REF</sub> + 0.16  | TBD (1)                 | TBD (1)                  | TBD (1)         | TBD (1)         |

Table 2–16. Single-Ended SSTL and HSTL I/O Standards Signal Specifications for Cyclone V Devices—Preliminary (Part 2 of 2)

| I/O                 | V         | <sub>IL(DC)</sub> (V)   | V <sub>IH(D(</sub>      | <sub>:)</sub> (V)        | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V)      | V <sub>OH</sub> (V)      | I <sub>ol</sub> | l <sub>oh</sub> |  |
|---------------------|-----------|-------------------------|-------------------------|--------------------------|-------------------------|-------------------------|--------------------------|--------------------------|-----------------|-----------------|--|
| Standard            | Min       | Max                     | Min                     | Max                      | Max Min                 |                         | Max                      | Min                      | (mÅ)            | (mA)            |  |
| SSTL 125            | _         | $V_{REF} - 0.85$        | $V_{REF} + 0.85$        | _                        | $V_{REF} - 0.15$        | V <sub>REF</sub> + 0.15 | TBD (1)                  | TBD (1)                  | TBD (1)         | TBD (1)         |  |
| HSTL-18<br>Class I  | _         | V <sub>REF</sub> – 0.1  | V <sub>REF</sub> + 0.1  |                          | V <sub>REF</sub> – 0.2  | V <sub>REF</sub> + 0.2  | 0.4                      | V <sub>CCIO</sub> - 0.4  | 8               | -8              |  |
| HSTL-18<br>Class II |           | V <sub>REF</sub> – 0.1  | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> – 0.2  | V <sub>REF</sub> + 0.2  | 0.4                      | V <sub>CCIO</sub> - 0.4  | 16              | -16             |  |
| HSTL-15<br>Class I  |           | V <sub>REF</sub> – 0.1  | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> – 0.2  | V <sub>REF</sub> + 0.2  | 0.4                      | V <sub>CCIO</sub> - 0.4  | 8               | -8              |  |
| HSTL-15<br>Class II |           | V <sub>REF</sub> - 0.1  | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> – 0.2  | V <sub>REF</sub> + 0.2  | 0.4                      | V <sub>CCIO</sub> - 0.4  | 16              | -16             |  |
| HSTL-12<br>Class I  | -0.1<br>5 | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 8               | -8              |  |
| HSTL-12<br>Class II | -0.1<br>5 | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 16              | -16             |  |
| HSUL-12             |           | V <sub>REF</sub> - 0.13 | V <sub>REF</sub> + 0.13 | _                        | V <sub>REF</sub> – 0.22 | V <sub>REF</sub> + 0.22 | 0.1 x V <sub>CCIO</sub>  | 0.9 x V <sub>CCIO</sub>  | TBD (1)         | TBD (1)         |  |

Note to Table 2-16:

Table 2–17. Differential SSTL I/O Standards for Cyclone V Devices—Preliminary

| I/O                    | 1     | V <sub>CCIO</sub> (V | <b>'</b> ) | V <sub>SWING</sub> | <sub>G(DC)</sub> (V)       |                                    | V <sub>X(AC)</sub> (V | )                               | V <sub>SWING</sub> | (AC) (V)                   | V <sub>OX(AC)</sub> (V)            |                      |                                    |
|------------------------|-------|----------------------|------------|--------------------|----------------------------|------------------------------------|-----------------------|---------------------------------|--------------------|----------------------------|------------------------------------|----------------------|------------------------------------|
| Standard               | Min   | Тур                  | Max        | Min                | Max                        | Min                                | Тур                   | Max                             | Min                | Max                        | Min                                | Тур                  | Max                                |
| SSTL-2<br>Class I, II  | 2.375 | 2.5                  | 2.625      | 0.3                | V <sub>CCIO</sub> +<br>0.6 | V <sub>CCIO</sub> /2<br>- 0.2      | _                     | V <sub>CCIO</sub> /2<br>+ 0.2   | 0.62               | V <sub>CCIO</sub><br>+ 0.6 | V <sub>CCIO</sub> /2<br>- 0.15     |                      | V <sub>CCIO</sub> /2<br>+ 0.15     |
| SSTL-18<br>Class I, II | 1.71  | 1.8                  | 1.89       | 0.25               | V <sub>CCIO</sub> +<br>0.6 | V <sub>CCIO</sub> /2<br>-<br>0.175 | _                     | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5                | V <sub>CCIO</sub><br>+ 0.6 | V <sub>CCIO</sub> /2<br>-<br>0.125 | _                    | V <sub>CCIO</sub> /2<br>+<br>0.125 |
| SSTL-15<br>Class I, II | 1.425 | 1.5                  | 1.575      | 0.2                | -0.2                       | -0.15                              | _                     | 0.15                            | -0.35              | 0.35                       | _                                  | V <sub>CCIO</sub> /2 | _                                  |
| SSTL 135               | 1.283 | 1.35                 | 1.45       | 0.2                | -0.2                       | V <sub>REF</sub> – 0.135           | V <sub>CCIO</sub> /2  | V <sub>REF</sub> + 0.135        | TBD<br>(1)         | TBD<br>(1)                 | V <sub>REF</sub><br>- 0.15         |                      | V <sub>REF</sub><br>+ 0.15         |
| SSTL 125               | 1.19  | 1.25                 | 1.31       | TBD (1)            | _                          | TBD (1)                            | V <sub>CCIO</sub> /2  | TBD (1)                         | TBD (1)            | _                          | TBD<br>(1)                         | TBD (1)              | TBD (1)                            |

Note to Table 2-17:

<sup>(1)</sup> Pending silicon characterization.

<sup>(1)</sup> Pending silicon characterization.

| Table 2–18. Differential HSTL I/O Standards for Cyclor | e V Devices—Preliminary |
|--------------------------------------------------------|-------------------------|
|--------------------------------------------------------|-------------------------|

| I/O                    | ,     | V <sub>CCIO</sub> (V | )     | V <sub>DIF(</sub> | <sub>(DC)</sub> (V)     | V,                                | <sub>K(AC)</sub> (V)       |                                     | ,       | / <sub>CM(DC)</sub> (V     | /)                         | V <sub>DIF(</sub> | (AC) (V)                 |
|------------------------|-------|----------------------|-------|-------------------|-------------------------|-----------------------------------|----------------------------|-------------------------------------|---------|----------------------------|----------------------------|-------------------|--------------------------|
| Standard               | Min   | Тур                  | Max   | Min               | Max                     | Min                               | Тур                        | Max                                 | Min     | Тур                        | Max                        | Min               | Max                      |
| HSTL-18<br>Class I, II | 1.71  | 1.8                  | 1.89  | 0.2               | _                       | 0.78                              | _                          | 1.12                                | 0.78    | _                          | 1.12                       | 0.4               | _                        |
| HSTL-15<br>Class I, II | 1.425 | 1.5                  | 1.575 | 0.2               | _                       | 0.68                              | _                          | 0.9                                 | 0.68    | _                          | 0.9                        | 0.4               | _                        |
| HSTL-12<br>Class I, II | 1.14  | 1.2                  | 1.26  | 0.16              | V <sub>CCIO</sub> + 0.3 | _                                 | 0.5 x<br>V <sub>CCIO</sub> | _                                   | 0.4 x V | 0.5 x<br>V <sub>CCIO</sub> | 0.6 x<br>V <sub>CCIO</sub> | 0.3               | V <sub>CCIO</sub> + 0.48 |
| HSUL-12                | 1.14  | 1.2                  | 1.3   | 0.26              | 0.26                    | 0.5 x V <sub>CCIO</sub><br>- 0.12 | 0.5 x<br>V <sub>CCIO</sub> | 0.5 x<br>V <sub>CCIO</sub><br>+0.12 | 0.4 x V | 0.5 x<br>V <sub>CCIO</sub> | 0.6 x<br>V <sub>CCIO</sub> | 0.44              | 0.44                     |

Table 2–19. Differential I/O Standard Specifications for Cyclone V Devices—Preliminary (1)

| I/O Standard       |       |     |       | V <sub>ID</sub> (mV) |                                     | V <sub>ICM(DC)</sub> (V) |      | V <sub>OD</sub> (V) <sup>(2)</sup> |       | V <sub>OCM</sub> (V) (2) |     | (2)   |      |       |
|--------------------|-------|-----|-------|----------------------|-------------------------------------|--------------------------|------|------------------------------------|-------|--------------------------|-----|-------|------|-------|
| i/U Stanuaru       | Min   | Тур | Max   | Min                  | Condition                           | Max                      | Min  | Max                                | Min   | Тур                      | Max | Min   | Тур  | Max   |
| PCML               |       |     |       |                      | nput reference c<br>and reference o |                          |      |                                    |       |                          |     |       |      |       |
| 2.5 V LVDS         | 2.375 | 2.5 | 2.625 | 100                  | $V_{CM} = 1.25 \text{ V}$           | _                        | 0.05 | 1.8                                | 0.247 | _                        | 0.6 | 1.125 | 1.25 | 1.375 |
| RSDS (HIO)         | 2.375 | 2.5 | 2.625 | 100                  | $V_{CM} = 1.25 \text{ V}$           | _                        | 0.3  | 1.4                                | 0.1   | 0.2                      | 0.6 | 0.5   | 1.2  | 1.4   |
| Mini-LVDS<br>(HIO) | 2.375 | 2.5 | 2.625 | 200                  | _                                   | 600                      | 0.4  | 1.325                              | 0.25  | _                        | 0.6 | 1     | 1.2  | 1.4   |
| LVPECL             | 2.375 | 2.5 | 2.625 | 300                  | _                                   | _                        | 0.6  | 1.8                                | _     | _                        | _   | _     | _    | _     |
| SLVS               | 2.375 | 2.5 | 2.625 | 100                  | $V_{CM} = 1.25 \text{ V}$           |                          | 0.05 | 1.8                                | _     |                          | _   | _     | _    | _     |

#### Notes to Table 2-19:

- (1) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 2-14.
- (2) RL range:  $90 \le RL \le 110 \Omega$

### **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator (EPE) and the Quartus® II PowerPlay Power Analyzer feature.



You typically use the interactive Excel-based EPE before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.



For more information about power estimation tools, refer to the *PowerPlay Early Power* Estimator User Guide and the PowerPlay Power Analysis chapter in the Quartus II Handbook.

# **Switching Characteristics**

This section provides performance characteristics of Cyclone V core and periphery blocks for commercial grade devices.

These characteristics can be designated as preliminary or final.

- Preliminary characteristics are obtained using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

## **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 2–20 lists the Cyclone V GX transceiver specifications.

Table 2–20. Transceiver Specifications for Cyclone V GX Devices—Preliminary (Part 1 of 3)

| Symbol/                                          | Conditions                                              | C6<br>Speed Grade |               | C7, I7<br>Speed Grade |         |                    |            | Unit                   |                          |      |     |
|--------------------------------------------------|---------------------------------------------------------|-------------------|---------------|-----------------------|---------|--------------------|------------|------------------------|--------------------------|------|-----|
| Description                                      |                                                         | Min               | Тур           | Max                   | Min     | Тур                | Max        | Min                    | Тур                      | Max  |     |
| Reference Clock                                  |                                                         |                   |               |                       |         |                    |            |                        |                          |      |     |
| Supported I/O<br>Standards                       | 1.2                                                     | V PCML            | ., 1.5 V P    | CML, 2.5              | V PCML, | Differen           | tial LVPEC | CL <sup>(1)</sup> , HC | <b>SL</b> , and <b>I</b> | .VDS |     |
| Input frequency from REFCLK input pins           | _                                                       | 27                | _             | 550                   | 27      | _                  | 550        | 27                     | _                        | 550  | MHz |
| Duty cycle                                       | _                                                       | 45                | _             | 55                    | 45      | _                  | 55         | 45                     | _                        | 55   | %   |
| Peak-to-peak<br>differential input voltage       | _                                                       | 200               | _             | 2000                  | 200     | _                  | 2000       | 200                    | _                        | 2000 | mV  |
| Spread-spectrum<br>modulating clock<br>frequency | PCIe                                                    | 30                | _             | 33                    | 30      | _                  | 33         | 30                     | _                        | 33   | kHz |
| Spread-spectrum<br>downspread                    | PCIe                                                    | _                 | 0 to<br>-0.5% | _                     | _       | 0 to<br>-0.5%      | _          | _                      | 0 to<br>-0.5%            | _    | _   |
| On-chip termination resistors                    | _                                                       | _                 | 100           | _                     | _       | 100                | _          | _                      | 100                      | _    | Ω   |
| V <sub>ICM</sub> (AC coupled)                    | _                                                       |                   | 1.1 (2)       |                       |         | 1.1 <sup>(2)</sup> |            |                        | 1.1 (2)                  |      | V   |
| V <sub>ICM</sub> (DC coupled)                    | HCSL I/O<br>standard for the<br>PCIe reference<br>clock | 250               | _             | 550                   | 250     | _                  | 550        | 250                    | _                        | 550  | mV  |
| R <sub>REF</sub>                                 | _                                                       | _                 | 2000<br>±1%   | _                     | _       | 2000<br>±1%        | _          | _                      | 2000<br>±1%              | _    | Ω   |

Table 2–20. Transceiver Specifications for Cyclone V GX Devices—Preliminary (Part 2 of 3)

| Symbol/                                                                                                         | Conditions              | 5    | C6<br>Speed Gra | ade       | C7, I7<br>Speed Grade |           |            | C8, A7<br>Speed Grade |     |      | Unit |
|-----------------------------------------------------------------------------------------------------------------|-------------------------|------|-----------------|-----------|-----------------------|-----------|------------|-----------------------|-----|------|------|
| Description                                                                                                     |                         | Min  | Тур             | Max       | Min                   | Тур       | Max        | Min                   | Тур | Max  | ]    |
| Transceiver Clocks                                                                                              |                         |      |                 |           |                       | I.        | I.         | 1                     |     |      |      |
| fixedclk Clock frequency                                                                                        | PCIe<br>Receiver Detect |      | 125             | _         | _                     | 125       | _          | _                     | 125 | _    | MHz  |
| Avalon® Memory-<br>Mapped (Avalon-MM)<br>PHY management clock<br>frequency                                      |                         |      |                 |           | < 150                 |           |            |                       |     |      | MHz  |
| Receiver                                                                                                        |                         |      |                 |           |                       |           |            |                       |     |      |      |
| Supported I/O<br>Standards                                                                                      |                         |      | 1.5             | V PCML,   | 2.5 V PC              | ML, LVP   | ECL, and L | .VDS                  |     |      |      |
| Data rate                                                                                                       | _                       | 614  | _               | 3125      | 614                   |           | 3125       | 614                   | _   | 2500 | Mbps |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup>                                                     | _                       | _    | _               | 1.2       | _                     | _         | 1.2        | _                     | _   | 1.2  | V    |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                    | _                       | -0.4 | _               | _         | -0.4                  | _         | _          | -0.4                  | _   | _    | V    |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) before<br>device configuration | _                       | _    | _               | 1.6       | _                     | _         | 1.6        | _                     | _   | 1.6  | V    |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) after<br>device configuration  | _                       | _    | _               | 2.2       | _                     | _         | 2.2        | _                     | _   | 2.2  | V    |
| Minimum differential<br>eye opening at the<br>receiver serial input<br>pins (4)                                 | _                       | 85   | _               | _         | 85                    | _         | _          | 85                    | _   | _    | mV   |
|                                                                                                                 | 85– $\Omega$ setting    | _    | 85              | _         | _                     | 85        | _          | _                     | 85  |      | Ω    |
| Differential on-chip                                                                                            | 100– $\Omega$ setting   | _    | 100             | _         |                       | 100       | _          | _                     | 100 | _    | Ω    |
| termination resistors                                                                                           | 120– $\Omega$ setting   | _    | 120             | _         | _                     | 120       |            | _                     | 120 | _    | Ω    |
|                                                                                                                 | 150- $\Omega$ setting   | _    | 150             | _         | _                     | 150       |            | _                     | 150 | _    | Ω    |
| Differential and common mode return loss                                                                        | PCIe Gen1,<br>GIGE      |      |                 |           |                       | Complia   | nt         |                       |     |      | -    |
| Programmable PPM detector <sup>(5)</sup>                                                                        | _                       |      |                 | ±62.5, 10 | 00, 125, 2            | 200, 250, | 300, 500,  | and 100               | 0   |      | ppm  |
| Run Length                                                                                                      | _                       | _    | _               | 200       | _                     | _         | 200        | _                     | _   | 200  | UI   |
| Programmable equalization                                                                                       | _                       | _    | _               | 4         | _                     | _         | 4          | _                     | _   | 4    | dB   |
| Programmable DC gain                                                                                            | DC Gain Setting<br>= 0  |      | 0               | _         |                       | 0         |            |                       | 0   |      | dB   |
| Trogrammable Do gam                                                                                             | DC Gain Setting<br>= 1  | _    | 3               | _         |                       | 3         | _          |                       | 3   | _    | dB   |

February 2012 Altera Corporation

Cyclone V Device Handbook Volume 1: Device Overview and Datasheet

Table 2–20. Transceiver Specifications for Cyclone V GX Devices—Preliminary (Part 3 of 3)

| Symbol/                                | Conditions            | C6<br>Speed Grade |     | C7, I7<br>Speed Grade |       | C8, A7<br>Speed Grade |        |     | Unit |        |      |
|----------------------------------------|-----------------------|-------------------|-----|-----------------------|-------|-----------------------|--------|-----|------|--------|------|
| Description                            |                       | Min               | Тур | Max                   | Min   | Тур                   | Max    | Min | Тур  | Max    |      |
| Transmitter                            |                       |                   |     |                       |       |                       |        |     |      |        |      |
| Supported I/O<br>Standards             |                       |                   |     |                       | 1.5 V | PCML                  |        |     |      |        |      |
| Data rate                              | _                     | 614               | _   | 3125                  | 614   | _                     | 3125   | 614 |      | 2500   | Mbps |
| V <sub>OCM</sub>                       | _                     | _                 | 650 | _                     | _     | 650                   | _      | _   | 650  | _      | mV   |
|                                        | 85– $\Omega$ setting  | _                 | 85  | _                     | _     | 85                    | _      | _   | 85   | _      | Ω    |
| Differential on-chip                   | 100– $\Omega$ setting | _                 | 100 | _                     | _     | 100                   | _      | _   | 100  | _      | Ω    |
| termination resistors                  | 120–Ω setting         | _                 | 120 | _                     | _     | 120                   | _      | _   | 120  | _      | Ω    |
|                                        | 150- $\Omega$ setting | _                 | 150 | _                     | _     | 150                   | _      | _   | 150  | _      | Ω    |
| Rise time (6)                          | _                     | 30                | _   | 160                   | 30    | _                     | 160    | 30  | _    | 160    | ps   |
| Fall time (6)                          | _                     | 30                | _   | 160                   | 30    | _                     | 160    | 30  | _    | 160    | ps   |
| CMU PLL                                |                       |                   |     |                       |       |                       |        |     |      |        |      |
| Supported data range                   | _                     | 614               | _   | 3125                  | 614   | _                     | 3125   | 614 | _    | 2500   | Mbps |
| Transceiver-FPGA Fabri                 | c Interface           |                   |     |                       |       |                       |        |     |      |        |      |
| Interface speed (single-width mode)    | _                     | 25                | _   | 187.5                 | 25    | _                     | 163.84 | 25  | _    | 156.25 | MHz  |
| Interface speed<br>(double-width mode) | _                     | 25                | _   | 163.84                | 25    | _                     | 163.84 | 25  | _    | 156.25 | MHz  |

#### Notes to Table 2-20:

- (1) Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.
- (2) The reference clock common mode voltage is equal to the  $V_{\text{CCR GXB}}$  power supply level.
- (3) The device cannot tolerate prolonged operation at this absolute maximum.
- (4) The differential eye opening specification at the receiver input pins assumes that you have disabled the Receiver Equalization feature. If you enable the Receiver Equalization feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (5) The rate matcher supports only up to ±300 parts per million (ppm).
- (6) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.

Table 2–21 lists the Cyclone V GX transceiver block jitter specifications.

Table 2–21. Transceiver Block Jitter Specifications for Cyclone V GX Devices—Preliminary

| Symbol/                                                                       | Conditions                  | C6 C7, I7<br>Speed Grade Speed Grade |             |       |        | Sp    | Unit  |        |       |       |    |
|-------------------------------------------------------------------------------|-----------------------------|--------------------------------------|-------------|-------|--------|-------|-------|--------|-------|-------|----|
| Description                                                                   |                             | Min                                  | Min Typ Max |       | Min    | Тур   | Max   | Min    | Тур   | Max   |    |
| PCIe Transmit Jitte                                                           | r Generation <sup>(1)</sup> |                                      |             |       |        |       |       |        |       |       |    |
| Total jitter at<br>2.5 Gbps (Gen1)                                            | Compliance pattern          | _                                    | _           | 0.25  | _      | _     | 0.25  | _      | _     | 0.25  | UI |
| PCIe Receiver Jitte                                                           | r Tolerance <sup>(1)</sup>  |                                      |             |       |        |       |       |        |       |       |    |
| Total jitter at<br>2.5 Gbps (Gen1)                                            | Compliance pattern          |                                      | > 0.6       |       |        | > 0.6 |       |        | > 0.6 |       | UI |
| GIGE Transmit Jitte                                                           | r Generation <sup>(2)</sup> |                                      |             |       |        |       |       |        |       |       |    |
| Deterministic jitter<br>(peak-to-peak)                                        | Pattern = CRPAT             | _                                    | _           | 0.14  | _      | _     | 0.14  | _      | _     | 0.14  | UI |
| Total jitter<br>(peak-to-peak)                                                | Pattern = CRPAT             | _                                    | _           | 0.279 | _      | _     | 0.279 |        | _     | 0.279 | UI |
| GIGE Receiver Jitte                                                           | r Tolerance <sup>(2)</sup>  |                                      |             |       |        |       |       |        |       |       |    |
| Deterministic jitter<br>tolerance<br>(peak-to-peak)                           | Pattern = CJPAT             |                                      | > 0.4       |       |        | > 0.4 |       |        | > 0.4 |       | UI |
| Combined<br>deterministic and<br>random jitter<br>tolerance<br>(peak-to-peak) | Pattern = CJPAT             |                                      | > 0.66      |       | > 0.66 |       |       | > 0.66 |       |       | UI |

### Notes to Table 2-21:

<sup>(1)</sup> The jitter numbers for PIPE are compliant to the PCle Base Specification 2.0.

<sup>(2)</sup> The jitter numbers for GIGE are compliant to the IEEE802.3-2002 Specification.

## **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), and memory block specifications.

### **Clock Tree Specifications**

Table 2–22 lists the clock tree specifications for Cyclone V devices.

Table 2–22. Clock Tree Performance for Cyclone V Devices—Preliminary

|                                 | Performan         | ce                    |                       |      |
|---------------------------------|-------------------|-----------------------|-----------------------|------|
| Symbol                          | C6<br>Speed Grade | C7, I7<br>Speed Grade | C8, A7<br>Speed Grade | Unit |
| Global clock and Regional clock | 550               | 550                   | 460                   | MHz  |
| Peripheral clock                | 155               | 155                   | 155                   | MHz  |

### **PLL Specifications**

Table 2–23 lists the Cyclone V PLL specifications when operating in the commercial (0° to 85°C), industrial (–40° to 100°C), and automotive (–40° to 125°C) junction temperature ranges.

Table 2–23. PLL Specifications for Cyclone V Devices—Preliminary (1) (Part 1 of 3)

| Symbol                   | Parameter                                                                       |                                          | Min | Тур | Max                | Unit |
|--------------------------|---------------------------------------------------------------------------------|------------------------------------------|-----|-----|--------------------|------|
|                          |                                                                                 | C6 speed grade                           | 5   | _   | 670 <sup>(2)</sup> | MHz  |
| $f_{IN}$                 | Input clock frequency                                                           | C7, I7 speed grades                      | 5   | _   | 622 <sup>(2)</sup> | MHz  |
|                          |                                                                                 | C8, A7 speed grades                      | 5   | _   | 500 <sup>(2)</sup> | MHz  |
| f <sub>INPFD</sub>       | Integer input clock frequency to the F                                          | PFD                                      | 5   | _   | 325                | MHz  |
| f <sub>FINPFD</sub>      | Fractional input clock frequency to th                                          | ie PFD                                   | 50  | _   | TBD (1)            | MHz  |
|                          |                                                                                 | C6 speed grade                           | 600 | _   | 1600               | MHz  |
| $f_{VCO}$                | PLL VCO operating range                                                         | C7, I7 speed grades                      | 600 | _   | 1400               | MHz  |
|                          |                                                                                 | C8, A7 speed grades                      | 600 | _   | 1300               | MHz  |
| t <sub>EINDUTY</sub>     | Input clock or external feedback cloc                                           | k input duty cycle                       | 40  | _   | 60                 | %    |
|                          | 6                                                                               | C6 speed grade                           | _   | _   | 550 <sup>(3)</sup> | MHz  |
| $f_{\text{OUT}}$         | Output frequency for internal global or regional clock                          | C7, I7 speed grades                      | _   | _   | 550 <sup>(3)</sup> | MHz  |
|                          | or regional clock                                                               | C8, A7 speed grades                      | _   | _   | 460 <sup>(3)</sup> | MHz  |
|                          | 6                                                                               | C6 speed grade                           |     | _   | 667 <sup>(3)</sup> | MHz  |
| f <sub>OUT_EXT</sub>     | Output frequency for external clock output                                      | C7, I7 speed grades                      |     | _   | 667 <sup>(3)</sup> | MHz  |
|                          | output                                                                          | C8, A7 speed grades                      | _   | _   | 533 <sup>(3)</sup> | MHz  |
| t <sub>outduty</sub>     | Duty cycle for external clock output (                                          | when set to 50%)                         | 45  | 50  | 55                 | %    |
| t <sub>FCOMP</sub>       | External feedback clock compensatio                                             | n time                                   | _   | _   | 10                 | ns   |
| t <sub>CONFIGPHASE</sub> | Time required to reconfigure phase s                                            | Time required to reconfigure phase shift |     | _   | TBD (1)            | _    |
| t <sub>DYCONFIGCLK</sub> | Dynamic configuration clock                                                     |                                          |     | _   | 100                | MHz  |
| t <sub>LOCK</sub>        | Time required to lock from end-of-device configuration or deassertion of areset |                                          |     |     | 1                  | ms   |

Table 2–23. PLL Specifications for Cyclone V Devices—Preliminary (1) (Part 2 of 3)

| Symbol                          | Parameter                                                                                                | Min | Тур | Max     | Unit      |
|---------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|---------|-----------|
| t <sub>DLOCK</sub>              | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _   | _   | 1       | ms        |
|                                 | PLL closed-loop low bandwidth                                                                            | _   | 0.3 | _       | MHz       |
| f <sub>CLBW</sub>               | PLL closed-loop medium bandwidth                                                                         | _   | 1.5 | _       | MHz       |
|                                 | PLL closed-loop high bandwidth (8)                                                                       | _   | 4   | _       | MHz       |
| t <sub>PLL_PSERR</sub>          | Accuracy of PLL phase shift                                                                              | _   | _   | ±50     | ps        |
| t <sub>ARESET</sub>             | Minimum pulse width on the areset signal                                                                 | 10  | _   | _       | ns        |
| + (4) (5)                       | Input clock cycle-to-cycle jitter (F <sub>REF</sub> ≥ 100 MHz)                                           | _   | _   | 0.15    | UI (p-p)  |
| t <sub>INCCJ</sub> (4), (5)     | Input clock cycle-to-cycle jitter (F <sub>REF</sub> < 100 MHz)                                           | _   | _   | ±750    | ps (p-p)  |
| + (6)                           | Period jitter for dedicated clock output ( $F_{OUT} \ge 100 \text{ MHz}$ )                               | _   | _   | TBD (1) | ps (p-p)  |
| t <sub>OUTPJ_DC</sub> (6)       | Period jitter for dedicated clock output (F <sub>OUT</sub> < 100 MHz)                                    | _   | _   | TBD (1) | mUI (p-p) |
| + (6)                           | Cycle-to-cycle jitter for dedicated clock output $(F_{OUT} \ge 100 \text{ MHz})$                         | _   | _   | TBD (1) | ps (p-p)  |
| t <sub>outccj_dc</sub> (6)      | Cycle-to-cycle jitter for dedicated clock output (F <sub>OUT</sub> < 100 MHz)                            | _   | _   | TBD (1) | mUI (p-p) |
| ± (6) (9)                       | Period jitter for clock output on regular I/O (F <sub>OUT</sub> $\geq$ 100 MHz)                          | _   | _   | TBD (1) | ps (p-p)  |
| t <sub>OUTPJ_IO</sub> (6), (9)  | Period jitter for clock output on regular I/O (F <sub>OUT</sub> < 100 MHz)                               | _   | _   | TBD (1) | mUI (p-p) |
| + (6) (9)                       | Cycle-to-cycle jitter for clock output on regular I/O $(F_{OUT} \ge 100 \text{ MHz})$                    | _   | _   | TBD (1) | ps (p-p)  |
| t <sub>OUTCCJ_IO</sub> (6), (9) | Cycle-to-cycle jitter for clock output on regular I/O (F <sub>OUT</sub> < 100 MHz)                       | _   | _   | TBD (1) | mUI (p-p) |
| t <sub>OUTPJ_DC_F</sub>         | Period jitter for dedicated clock output in fractional mode                                              | _   | _   | TBD (1) | _         |
| t <sub>OUTCCJ_DC_F</sub>        | Cycle-to-cycle jitter for dedicated clock output in fractional mode                                      | _   | _   | TBD (1) | _         |
| t <sub>OUTPJ_IO_F</sub>         | Period jitter for clock output on regular I/O in fractional mode                                         | _   |     | TBD (1) | _         |
| t <sub>OUTCCJ_IO_F</sub>        | Cycle-to-cycle jitter for clock output on regular I/O in fractional mode                                 | _   | _   | TBD (1) | _         |
| t <sub>CASC_OUTPJ_DC</sub>      | Period jitter for dedicated clock output in cascaded PLLs $(F_{OUT} \ge 100 \text{ MHz})$                | _   | _   | TBD (1) | ps (p-p)  |
| (6), (7)                        | Period jitter for dedicated clock output in cascaded PLLs $(F_{OUT} < 100 \text{ MHz})$                  | _   | _   | TBD (1) | mUI (p-p) |

| Table 2–23. PLL Specifications for Cyclone V Devices—Preliminary (1) (Part 3 of 3 | Table 2-23. PLL | Specifications for C | yclone V Devices- | -Preliminary <sup>(1)</sup> | (Part 3 of 3) |
|-----------------------------------------------------------------------------------|-----------------|----------------------|-------------------|-----------------------------|---------------|
|-----------------------------------------------------------------------------------|-----------------|----------------------|-------------------|-----------------------------|---------------|

| Symbol             | Parameter                                                         | Min     | Тур     | Max     | Unit |
|--------------------|-------------------------------------------------------------------|---------|---------|---------|------|
| t <sub>DRIFT</sub> | Frequency drift after PFDENA is disabled for a duration of 100 µs | _       | _       | ±10     | %    |
| dK <sub>BIT</sub>  | Bit number of Delta Sigma Modulator (DSM)                         | _       | 24      | _       | Bits |
| k <sub>VALUE</sub> | Numerator of Fraction                                             | TBD (1) | 8388608 | TBD (1) | _    |
| f <sub>RES</sub>   | Resolution of VCO frequency (f <sub>INPFD</sub> =100 MHz)         | _       | 5.96    | _       | Hz   |

#### Notes to Table 2-23:

- (1) Pending silicon characterization.
- (2) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.
- (3) This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $F_{OUT}$  of the PLL.
- (4) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source < 120 ps.
- (5)  $F_{REF}$  is  $f_{IN/N}$  when N = 1.
- (6) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 2–28 on page 2–24.
- (7) The cascaded PLL specification is only applicable with the following condition:
  - a. Upstream PLL: 0.59 MHz ≤ Upstream PLL BW < 1 MHz
  - b. Downstream PLL: Downstream PLL BW > 2 MHz
- (8) High bandwidth PLL settings are not supported in external feedback mode.
- (9) External memory interface clock output jitter specifications use a different measurement method, which is available in Table 2–28 on page 2–24.

### **DSP Block Specifications**

Table 2–24 lists the Cyclone V DSP block performance specifications.

Table 2–24. DSP Block Performance Specifications for Cyclone V Devices—Preliminary

|                                                   |                   | Performance           |                       |      |
|---------------------------------------------------|-------------------|-----------------------|-----------------------|------|
| Mode                                              | C6<br>Speed Grade | C7, I7<br>Speed Grade | C8, A7<br>Speed Grade | Unit |
| Modes using One DSP Block                         | •                 |                       |                       |      |
| Independent 9 x 9 Multiplication                  | 340               | 300                   | 260                   | MHz  |
| Independent 18 x 19 Multiplication                | 287               | 250                   | 200                   | MHz  |
| Independent 18 x 18 Multiplication                | 287               | 250                   | 200                   | MHz  |
| Independent 27 x 27 Multiplication                | 250               | 200                   | 160                   | MHz  |
| Independent 18 x 25 Multiplication                | 310               | 250                   | 200                   | MHz  |
| Independent 20 x 24 Multiplication                | 310               | 250                   | 200                   | MHz  |
| Two 18 x 19 Multiplier Adder Mode                 | 310               | 250                   | 200                   | MHz  |
| 18 x 18 Multiplier Added Summed with 36-bit Input | 310               | 250                   | 200                   | MHz  |
| Modes using Two DSP Blocks                        | -                 |                       |                       |      |
| Complex 18 x 19 multiplication                    | 310               | 250                   | 200                   | MHz  |
| Two 27 x 27 Multiplier Adder                      | 250               | 200                   | 160                   | MHz  |
| Four 18 x 19 Multiplier Adder                     | 310               | 250                   | 200                   | MHz  |

### **Memory Block Specifications**

Table 2–25 lists the Cyclone V memory block specifications.

Table 2–25. Memory Block Performance Specifications for Cyclone V Devices—Preliminary (1), (2)

|        |                                                                                          | Resour | ces Used |                   | Performance           |                       |      |
|--------|------------------------------------------------------------------------------------------|--------|----------|-------------------|-----------------------|-----------------------|------|
| Memory | Mode                                                                                     | ALUTS  | Memory   | C6<br>Speed Grade | C7, I7<br>Speed Grade | C8, A7<br>Speed Grade | Unit |
|        | Single port, all supported widths                                                        | 0      | 1        | 450               | 380                   | 330                   | MHz  |
| MLAB   | Simple dual-port, all supported widths                                                   | 0      | 1        | 450               | 380                   | 330                   | MHz  |
| IVILAD | Simple dual-port with read and write at the same address                                 | 0      | 1        | 350               | 300                   | 250                   | MHz  |
|        | ROM, all supported width                                                                 | 0      | 1        | 450               | 380                   | 330                   | MHz  |
|        | Single-port, all supported widths                                                        | 0      | 1        | 315               | 275                   | 240                   | MHz  |
|        | Simple dual-port, all supported widths                                                   | 0      | 1        | 315               | 275                   | 240                   | MHz  |
| M10K   | Simple dual-port with the read-during-write option set to Old Data, all supported widths | 0      | 1        | 275               | 240                   | 180                   | MHz  |
| Block  | True dual port, all supported widths                                                     | 0      | 1        | 315               | 275                   | 240                   | MHz  |
|        | ROM, all supported widths                                                                | 0      | 1        | 315               | 275                   | 240                   | MHz  |
|        | Min Pulse Width (clock high time)                                                        | _      | _        | 1,450             | 1,550                 | 1,650                 | ps   |
|        | Min Pulse Width (clock low time)                                                         | _      | _        | 1,000             | 1,200                 | 1,350                 | ps   |

#### Notes to Table 2-25:

# **Periphery Performance**

This section describes periphery performance and the high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the LVDS high-speed I/O interface, external memory interface, and the PCI/PCI-X bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-V LVTTL/LVCMOS are capable of a typical 167 MHz and 1.2 LVCMOS at 100 MHz interfacing frequency with 10 pF load.



Actual achievable frequency depends on design- and system-specific factors. You must perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

<sup>(1)</sup> To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50%** output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

<sup>(2)</sup> When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in  $f_{MAX}$ .

# **High-Speed I/O Specification**

Table 2–26 lists high-speed I/O timing for Cyclone V devices.

Table 2–26. High-Speed I/O Specifications for Cyclone V Devices—Preliminary (2), (3) (Part 1 of 2)

| Symbol                                                                                                                  | Conditions                                         | SI  | C6<br>peed G | rade               | SI  | C7, I<br>peed G |                    | Sį  | Unit |         |      |
|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|--------------|--------------------|-----|-----------------|--------------------|-----|------|---------|------|
| -                                                                                                                       |                                                    | Min | Тур          | Max                | Min | Тур             | Max                | Min | Тур  | Max     |      |
| f <sub>HSCLK_in</sub> (input<br>clock frequency)<br>True Differential I/O<br>Standards                                  | Clock boost factor W = 1 to 40 (4)                 | 5   | _            | 437.5              | 5   | _               | 420                | 5   | _    | 320     | MHz  |
| f <sub>HSCLK_in</sub> (input<br>clock frequency)<br>Single Ended I/O<br>Standards                                       | Clock boost factor W = 1 to 40 (4)                 | 5   | _            | 320                | 5   | _               | 320                | 5   | _    | 275     | MHz  |
| f <sub>HSCLK_OUT</sub> (output clock frequency)                                                                         | _                                                  | 5   | _            | 420                | 5   | _               | 370                | 5   | _    | 320     | MHz  |
| Transmitter                                                                                                             |                                                    |     |              |                    |     |                 |                    |     |      |         |      |
| True Differential I/O                                                                                                   | SERDES factor J = 4 to 10                          | (5) |              | 840                | (5) |                 | 740                | (5) |      | 640     | Mbps |
| Standards - f <sub>HSDR</sub><br>(data rate)                                                                            | SERDES factor J = 1 to 2,<br>Uses DDR Registers    | (5) | _            | (7)                | (5) | _               | (7)                | (5) | _    | (7)     | Mbps |
| Emulated Differential I/O Standards with Three External Output Resistor Networks - f <sub>HSDR</sub> (data rate) (6)    | SERDES factor J = 4 to 10                          | (5) | _            | 640                | (5) | _               | 640                | (5) | _    | 550     | Mbps |
| Emulated Differential I/O Standards with One External Output Resistor Network - f <sub>HSDR</sub> (data rate) (6)       | SERDES factor J = 4 to 10                          | (5) | _            | 170                | (5) | _               | 170                | (5) | _    | 170     | Mbps |
| t <sub>x Jitter</sub> - True                                                                                            | Total Jitter for Data Rate,<br>600 Mbps - 840 Mbps | _   | _            | 160                | _   | _               | 160                | _   | _    | 160     | ps   |
| Differential I/O<br>Standards                                                                                           | Total Jitter for Data Rate,<br>< 600 Mbps          | _   | _            | 0.1                | _   | _               | 0.1                | _   | _    | 0.1     | UI   |
| t <sub>x Jitter</sub> - Emulated<br>Differential I/O<br>Standards with<br>Three External<br>Output Resistor<br>Networks | Total Jitter for Data Rate<br>< 640 Mbps           | _   | _            | TBD (1)            | _   | _               | TBD (1)            | _   | _    | TBD (1) | UI   |
| t <sub>x Jitter</sub> - Emulated<br>Differential I/O<br>Standards with One<br>External Output<br>Resistor Network       | Total Jitter for Data Rate<br>< 640 Mbps           | _   | _            | TBD <sup>(1)</sup> | _   | _               | TBD <sup>(1)</sup> | _   | _    | TBD (1) | UI   |

Table 2–26. High-Speed I/O Specifications for Cyclone V Devices—Preliminary (2), (3) (Part 2 of 2)

| Symbol                                    | Conditions                                                                                | Sį  | C6<br>Speed Grade |                    | C7, I7<br>Speed Grade |     | C8, A7<br>Speed Grade |     |     | Unit               |      |
|-------------------------------------------|-------------------------------------------------------------------------------------------|-----|-------------------|--------------------|-----------------------|-----|-----------------------|-----|-----|--------------------|------|
| -                                         |                                                                                           | Min | Тур               | Max                | Min                   | Тур | Max                   | Min | Тур | Max                |      |
| t <sub>DUTY</sub>                         | TX output clock duty<br>cycle for both True and<br>Emulated Differential I/O<br>Standards | 45  | 50                | 55                 | 45                    | 50  | 55                    | 45  | 50  | 55                 | %    |
|                                           | True Differential I/O<br>Standards                                                        | _   | _                 | 200                | _                     | _   | 200                   | _   | _   | 200                | ps   |
| t <sub>RISE &amp;</sub> t <sub>FALL</sub> | Emulated Differential I/O<br>Standards with Three<br>External Output Resistor<br>Networks | _   | _                 | 250                | _                     | _   | 250                   | _   | _   | 300                | ps   |
|                                           | Emulated Differential I/O<br>Standards with One<br>External Output Resistor<br>Network    | _   | _                 | 300                | _                     | _   | 300                   | _   | _   | 300                | ps   |
|                                           | True Differential I/O<br>Standards                                                        |     | _                 | 200                |                       | _   | 250                   | _   | _   | 250                | ps   |
| TCCS                                      | Emulated Differential I/O<br>Standards with Three<br>External Output Resistor<br>Networks | _   | _                 | 300                | _                     | _   | 300                   | _   | _   | 300                | ps   |
|                                           | Emulated Differential I/O<br>Standards with One<br>External Output Resistor<br>Network    | _   | —                 | 300                | _                     | _   | 300                   | —   | _   | 300                | ps   |
| Receiver                                  |                                                                                           |     |                   |                    |                       |     |                       |     |     |                    |      |
|                                           | SERDES factor J = 4 to 10                                                                 | (5) |                   | 875 <sup>(6)</sup> | (5)                   |     | 840 <sup>(6)</sup>    | (5) | _   | 640 <sup>(6)</sup> | Mbps |
| f <sub>HSDR</sub> (data rate)             | SERDES factor J = 1 to 2,<br>Uses DDR Registers                                           | (5) | _                 | (7)                | (5)                   | _   | (7)                   | (5) | _   | (7)                | Mbps |
| Sampling Window                           |                                                                                           | _   | _                 | 350                | _                     | _   | 350                   | _   | _   | 350                | ps   |

### Notes to Table 2-26:

- (1) Pending silicon characterization.
- (2) When J = 1 or 2, bypass the serializer/deserializer (SERDES) block.
- (3) This is achieved by using the LVDS clock network.
- (4) Clock Boost Factor (W) is the ratio between the input data rate and the input clock rate.
- (5) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.
- (6) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin.
- (7) The maximum ideal frequency is the SERDES factor (J) x PLL max output frequency (f<sub>out</sub>), provided you can close the design timing and the signal integrity simulation is clean. You can estimate the achievable maximum data rate by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

### **DQS Logic Block and Memory Output Clock Jitter Specifications**

Table 2–27 lists the DQS phase shift error for Cyclone V devices.

Table 2–27. DQS Phase Shift Error Specification for DLL-Delayed Clock ( $t_{DQS\_PSERR}$ ) for Cyclone V Devices—Preliminary (1), (2)

| Number of DQS Delay | C6          | C7, I7      | C8, A7      | Unit |
|---------------------|-------------|-------------|-------------|------|
| Buffers             | Speed Grade | Speed Grade | Speed Grade |      |
| 2                   | 69          | 70          | 80          | ps   |

#### Notes to Table 2-27:

- (1) The numbers are preliminary pending silicon characterization.
- (2) This error specification is the absolute maximum and minimum error. For example, skew on two DQS delay buffers in a –7 speed grade is 70 ps or ±35 ps.
- (3) Delay chain engineering option setting: rb\_co[1:0]="11".

Table 2–28 lists the memory output clock jitter specifications for Cyclone V devices.

Table 2–28. Memory Output Clock Jitter Specification for Cyclone V Devices—Preliminary (1), (2), (3)

| Parameter                    | Clock    | Symbol                 |     | C6<br>Speed Grade |     | C7, I7<br>Speed Grade |     | C8, A7<br>Speed Grade |    |
|------------------------------|----------|------------------------|-----|-------------------|-----|-----------------------|-----|-----------------------|----|
|                              | Network  |                        | Min | Max               | Min | Max                   | Min | Max                   |    |
| Clock period jitter          | Regional | $t_{\text{JIT(per)}}$  | TBD | TBD               | TBD | TBD                   | TBD | TBD                   | ps |
| Cycle-to-cycle period jitter | Regional | t <sub>JIT(cc)</sub>   | TBD | TBD               | TBD | TBD                   | TBD | TBD                   | ps |
| Duty cycle jitter            | Regional | t <sub>JIT(duty)</sub> | TBD | TBD               | TBD | TBD                   | TBD | TBD                   | ps |
| Clock period jitter          | Global   | t <sub>JIT(per)</sub>  | TBD | TBD               | TBD | TBD                   | TBD | TBD                   | ps |
| Cycle-to-cycle period jitter | Global   | t <sub>JIT(cc)</sub>   | TBD | TBD               | TBD | TBD                   | TBD | TBD                   | ps |
| Duty cycle jitter            | Global   | t <sub>JIT(duty)</sub> | TBD | TBD               | TBD | TBD                   | TBD | TBD                   | ps |

### Notes to Table 2-28:

- (1) Pending silicon characterization.
- (2) The memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2/DDR3 SDRAM standard.
- (3) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

### **OCT Calibration Block Specifications**

Table 2–29 lists the OCT calibration block specifications for Cyclone V devices.

Table 2–29. OCT Calibration Block Specifications for Cyclone V Devices—Preliminary (Part 1 of 2)

| Symbol              | Description                                                                                      | Min | Тур  | Max | Unit   |
|---------------------|--------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK           | Clock required by OCT calibration blocks                                                         | _   | _    | 20  | MHz    |
| T <sub>OCTCAL</sub> | Number of OCTUSRCLK clock cycles required for R <sub>S</sub> OCT /R <sub>T</sub> OCT calibration | _   | 1000 | _   | Cycles |

Table 2–29. OCT Calibration Block Specifications for Cyclone V Devices—Preliminary (Part 2 of 2)

| Symbol                | Description                                                                                                                                                 | Min | Тур | Max | Unit   |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|--------|
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for OCT code to shift out                                                                                         | _   | 32  | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the ${\tt dyn\_term\_ctrl}$ and oe signal transitions in a bidirectional I/O buffer to dynamically switch between R_S OCT and R_T OCT | _   | 2.5 | _   | ns     |

Figure 2–1 shows the timing diagram for the oe and dyn\_term\_ctrl signals.

Figure 2–1. Timing Diagram for the oe and dyn\_term\_ctrl Signals



### **Duty Cycle Distortion (DCD) Specifications**

Table 2–30 lists the worst-case DCD for Cyclone V devices.

Table 2–30. Worst-Case DCD on I/O Pins for Cyclone V Devices—Preliminary

| Symbol            |     | C6<br>d Grade |     | ', 17<br>I Grade |     | , A7<br>I Grade | Unit |
|-------------------|-----|---------------|-----|------------------|-----|-----------------|------|
| -                 | Min | Max           | Min | Max              | Min | Max             |      |
| Output Duty Cycle | 45  | 55            | 45  | 55               | 45  | 55              | %    |

# **Configuration Specification**

This section provides configuration specifications and timing for Cyclone V devices.

These characteristics can be designated as preliminary or final.

- Preliminary characteristics are obtained using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

### **POR Specifications**

Table 2–31 lists the specifications for fast and standard POR delay for Cyclone V devices.

Table 2–31. Fast and Standard POR Delay Specification for Cyclone V Devices

| POR Delay | elay PORSEL Pin Setting Minimum (ms) |     | Maximum (ms) |
|-----------|--------------------------------------|-----|--------------|
| Fast (1)  | High                                 | 4   | 12           |
| Standard  | GND                                  | 100 | 300          |

#### Note to Table 2-31:

# **JTAG Configuration Timing**

Table 2–32 lists the JTAG timing parameters and values for Cyclone V devices.

Table 2–32. JTAG Timing Parameters and Values for Cyclone V Devices—Preliminary

| Symbol                  | Description                              | Min | Max               | Unit |
|-------------------------|------------------------------------------|-----|-------------------|------|
| t <sub>JCP</sub>        | TCK clock period                         | 30  | _                 | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14  | _                 | ns   |
| $t_{JCL}$               | TCK clock low time                       | 14  | _                 | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 1   | _                 | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3   | _                 | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5   | _                 | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                | _   | 11 <sup>(1)</sup> | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output | _   | 14 <sup>(1)</sup> | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance | _   | 14 <sup>(1)</sup> | ns   |

#### Note to Table 2-32:

<sup>(1)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip.

<sup>(1)</sup> A 1 ns adder is required for each  $V_{CCIO}$  voltage step down from 3.0 V. For example,  $t_{JPCO} = 12$  ns if  $V_{CCIO}$  of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.

## **FPP Configuration Timing**

This section describes the fast passive parallel (FPP) configuration timing parameters for Cyclone V devices.

### DCLK-to-DATA[] Ratio (r) for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature.

Table 2–33 lists the DCLK-to-DATA[] ratio for each combination.

Table 2–33. DCLK-to-DATA[] Ratio for Cyclone V Devices—Preliminary (1)

| Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] ratio (r) |
|----------------------|------------|-------------|--------------------------|
|                      | Off        | Off         | 1                        |
| FPP (8-bit wide)     | On         | Off         | 1                        |
|                      | Off        | On          | 2                        |
|                      | On         | On          | 2                        |
|                      | Off        | Off         | 1                        |
| EDD (16 bit wide)    | On         | Off         | 2                        |
| FPP (16-bit wide)    | Off        | On          | 4                        |
|                      | On         | On          | 4                        |

### Note to Table 2-33:

<sup>(1)</sup> Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the DATA [] rate in byte per second (Bps) or word per second (Wps). For example, in FPP x16 where the r is 2, the DCLK frequency must be 2 times the DATA [] rate in Wps.

### FPP Configuration Timing when DCLK to DATA[] = 1

Figure 2–2 shows the timing waveform for an FPP configuration when using a MAX<sup>®</sup> II device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.



When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP x8 and FPP x16. For the respective DCLK-to-DATA[] ratio, refer to Table 2–33 on page 2–27.

Figure 2–2. DCLK-to-DATA[] FPP Configuration Timing Waveform for Cyclone V Devices When the Ratio is 1 (1)



#### Notes to Figure 2-2:

- (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (2) After power up, the Cyclone V device holds nSTATUS low for the time of the POR delay.
- (3) After power up, before and during configuration, CONF DONE is low.
- (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (5) For FPP x16, use DATA [15..0]. For FPP x8, use DATA [7..0]. DATA [15..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (6) To ensure a successful configuration, send the entire configuration data to the Cyclone V device. CONF\_DONE is released high when the Cyclone V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (7) After the option bit to enable the INIT DONE pin is configured into the device, INIT DONE goes low.

Table 2–34 lists the timing parameters for Cyclone V devices for an FPP configuration when the DCLK-to-DATA[] ratio is 1.

Table 2–34. DCLK-to-DATA[] FPP Timing Parameters for Cyclone V Devices When the Ratio is 1—Preliminary (1)

| Symbol              | Parameter                                                 | Minimum                                                  | Maximum             | Unit   |
|---------------------|-----------------------------------------------------------|----------------------------------------------------------|---------------------|--------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low                              | _                                                        | 600                 | ns     |
| t <sub>CF2ST0</sub> | nconfig low to nstatus low                                | _                                                        | 600                 | ns     |
| t <sub>CFG</sub>    | nconfig low pulse width                                   | 2                                                        | _                   | μs     |
| t <sub>STATUS</sub> | nstatus low pulse width                                   | 268                                                      | 1506 <sup>(2)</sup> | μs     |
| t <sub>CF2ST1</sub> | nconfig high to nstatus high                              | _                                                        | 1506 <sup>(3)</sup> | μs     |
| t <sub>CF2CK</sub>  | nconfig high to first rising edge on DCLK                 | 1506                                                     | _                   | μs     |
| t <sub>ST2CK</sub>  | nstatus high to first rising edge of DCLK                 | 2                                                        | _                   | μs     |
| t <sub>DSU</sub>    | DATA[] setup time before rising edge on DCLK              | 5.5                                                      | _                   | ns     |
| t <sub>DH</sub>     | DATA[] hold time after rising edge on DCLK                | 0                                                        | _                   | ns     |
| t <sub>CH</sub>     | DCLK high time                                            | 0.45 x 1/f <sub>MAX</sub>                                | _                   | ns     |
| t <sub>CL</sub>     | DCLK low time                                             | 0.45 x 1/f <sub>MAX</sub>                                | _                   | ns     |
| t <sub>CLK</sub>    | DCLK period                                               | 1/f <sub>MAX</sub>                                       | _                   | ns     |
| f <sub>MAX</sub>    | DCLK frequency (FPP x8 and x16)                           | _                                                        | 125                 | MHz    |
| t <sub>R</sub>      | Input rise time                                           | _                                                        | 40                  | ns     |
| t <sub>F</sub>      | Input fall time                                           | _                                                        | 40                  | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode (4)                           | 175                                                      | 437                 | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled 4 × maximum              |                                                          | _                   | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR period) | _                   | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 17,408 —                                                 |                     | Cycles |

### Notes to Table 2-34:

<sup>(1)</sup> Use these timing parameters when the DCLK-to-DATA[] ratio is 1. To find the DCLK-to-DATA[] ratio for your system, refer to Table 2–33 on page 2–27.

<sup>(2)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

<sup>(3)</sup> You can obtain this value if you do not delay configuration by externally holding nSTATUS low.

<sup>(4)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

### FPP Configuration Timing when DCLK to DATA[] > 1

Figure 2–3 shows the timing waveform for an FPP configuration when using a MAX II device or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA [] ratio is more than 1.

Figure 2–3. FPP Configuration Timing Waveform for Cyclone V Devices When the DCLK-to-DATA[] Ratio is > 1 (1), (2)



### Notes to Figure 2-3:

- (1) To find the DCLK-to-DATA[] ratio for your system, refer to Table 2–33 on page 2–27.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nconfig, nstatus, and conf\_done are at logic high levels. When nconfig is pulled low, a reconfiguration cycle begins.
- (3) After power up, the Cyclone V device holds nSTATUS low for the time as specified by the POR delay.
- (4) After power up, before and during configuration, CONF\_DONE is low.
- (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (6) "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to Table 2–33 on page 2–27.
- (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [15..0] pins prior to sending the first DCLK rising edge.
- (8) To ensure a successful configuration, send the entire configuration data to the Cyclone V device. CONF\_DONE is released high after the Cyclone V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (9) After the option bit to enable the INIT\_DONE pin is configured into the device, INIT\_DONE goes low.

Table 2–35 lists the timing parameters for Cyclone V devices when the DCLK-to-DATA[] ratio is more than 1.

Table 2–35. DCLK-to-DATA[] FPP Timing Parameters for Cyclone V Devices when the Ratio is > 1—Preliminary (1)

| Symbol              | Parameter                                                 | Minimum                                                  | Maximum             | Unit   |
|---------------------|-----------------------------------------------------------|----------------------------------------------------------|---------------------|--------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low                              | _                                                        | 600                 | ns     |
| t <sub>CF2ST0</sub> | nconfig low to nstatus low                                | _                                                        | 600                 | ns     |
| t <sub>CFG</sub>    | nconfig low pulse width                                   | 2                                                        | _                   | μs     |
| t <sub>STATUS</sub> | nstatus low pulse width                                   | 268                                                      | 1506 <sup>(2)</sup> | μs     |
| t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high                              | _                                                        | 1506 <sup>(3)</sup> | μѕ     |
| t <sub>CF2CK</sub>  | nconfig high to first rising edge on DCLK                 | 1506                                                     | _                   | μѕ     |
| t <sub>ST2CK</sub>  | nstatus high to first rising edge of DCLK                 | 2                                                        | _                   | μѕ     |
| t <sub>DSU</sub>    | DATA[] setup time before rising edge on DCLK              | 5.5                                                      | _                   | ns     |
| t <sub>DH</sub>     | DATA[] hold time after rising edge on DCLK                | N-1/f <sub>DCLK</sub> (4)                                | _                   | ns     |
| t <sub>CH</sub>     | DCLK high time                                            | 0.45 x 1/f <sub>MAX</sub>                                | _                   | ns     |
| t <sub>CL</sub>     | DCLK low time                                             | 0.45 x 1/f <sub>MAX</sub>                                | _                   | ns     |
| t <sub>CLK</sub>    | DCLK period                                               | 1/f <sub>MAX</sub>                                       | _                   | ns     |
| f <sub>MAX</sub>    | DCLK frequency (FPP x8 and x16)                           | _                                                        | 125                 | MHz    |
| t <sub>R</sub>      | Input rise time                                           | _                                                        | 40                  | ns     |
| t <sub>F</sub>      | Input fall time                                           | _                                                        | 40                  | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode (5)                           | 175                                                      | 437                 | μѕ     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLK period                                  | _                   | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR period) | _                   | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 17,408                                                   |                     | Cycles |

### Notes to Table 2-35:

- (1) Use these timing parameters when you use decompression and the design security features.
- (2) This value can be obtained if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.
- (3) This value can be obtained if you do not delay configuration by externally holding  ${\tt nSTATUS}$  low.
- (4) N is the DCLK-to-DATA ratio and  $f_{DCLK}$  is the DCLK frequency the system is operating.
- (5) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

### **AS Configuration Timing**

Figure 2–4 shows the timing waveform for the active serial (AS) x1 mode and AS x4 mode configuration timing.

Figure 2-4. AS Configuration Timing for Cyclone V Devices



#### Notes to Figure 2-4:

- (1) The AS scheme supports standard and fast POR delay (t<sub>POR</sub>). For t<sub>POR</sub> delay information, refer to "POR Delay Specification" in the *Configuration, Design Security, and remote System Upgrades in Cyclone V Devices* chapter.
- (2) If you are using AS x4 mode, this signal represents the AS DATA [3..0] and EPCQ sends in 4-bits of data for each DCLK cycle.
- (3) The initialization clock can be from the internal oscillator or the CLKUSR pin.
- (4) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, <code>INIT\_DONE</code> goes low.

Table 2–36 lists the timing parameters for AS x1 and AS x4 configurations in Cyclone V devices.

Table 2–36. AS Timing Parameters for AS x1 and x4 Configurations in Cyclone V Devices—Preliminary (1), (2)

| Symbol              | Parameter                                                 | Minimum                                                  | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|----------------------------------------------------------|---------|--------|
| t <sub>co</sub>     | DCLK falling edge to the AS_DATAO/ASDO output             | _                                                        | 4       | μs     |
| t <sub>SU</sub>     | Data setup time before the rising edge on DCLK            | 1.5                                                      | _       | ns     |
| t <sub>H</sub>      | Data hold time after the rising edge on DCLK              | 0                                                        | _       | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode                               | 175                                                      | 437     | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 x maximum DCLK period                                  | _       | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR period) | _       | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 17,408                                                   | _       | Cycles |

#### Notes to Table 2-36:

- (1) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.
- (2) The t<sub>CF2CD</sub>, t<sub>CF2ST0</sub>, t<sub>CFG</sub>, t<sub>STATUS</sub>, and t<sub>CF2ST1</sub> timing parameters are identical to the timing parameters for passive serial (PS) mode listed in Table 2–38 on page 2–34.

Table 2–37 lists the internal clock frequency specification for the AS configuration scheme.

Table 2–37. DCLK Frequency Specification in the AS Configuration Scheme for Cyclone V Devices—Preliminary  $^{(1)}$ ,  $^{(2)}$ 

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |
| 10.6    | 15.7    | 25.0    | MHz  |
| 21.3    | 31.4    | 50.0    | MHz  |
| 42.6    | 62.9    | 100.0   | MHz  |

#### Notes to Table 2-37:

- (1) This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source
- (2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

### **PS Configuration Timing**

Figure 2–5 shows the timing waveform for a PS configuration when using a MAX II device or microprocessor as an external host.

Figure 2–5. PS Configuration Timing Waveform for Cyclone V Devices (1)



#### Notes to Figure 2-5:

- (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (2) After power up, the Cyclone V device holds nSTATUS low for the time of the POR delay.
- (3) After power up, before and during configuration, CONF\_DONE is low.
- (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (5) DATAO is available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings in the **Device and Pins Option**.
- (6) To ensure a successful configuration, send the entire configuration data to the Cyclone V device. CONF\_DONE is released high after the Cyclone V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (7) After the option bit to enable the INIT DONE pin is configured into the device, INIT DONE goes low.

Table 2–38 lists the PS timing parameter for Cyclone V devices.

Table 2-38. PS Timing Parameters for Cyclone V Devices—Preliminary

| Symbol              | Parameter                                                 | Minimum                                                   | Maximum             | Unit   |
|---------------------|-----------------------------------------------------------|-----------------------------------------------------------|---------------------|--------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low                              |                                                           | 600                 | ns     |
| t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low                                | _                                                         | 600                 | ns     |
| t <sub>CFG</sub>    | nCONFIG low pulse width                                   | 2                                                         | _                   | μs     |
| t <sub>STATUS</sub> | nstatus low pulse width                                   | 268                                                       | 1506 <sup>(1)</sup> | μs     |
| t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high                              | _                                                         | 1506 <sup>(2)</sup> | μs     |
| t <sub>CF2CK</sub>  | nCONFIG high to first rising edge on DCLK                 | 1506                                                      | _                   | μs     |
| t <sub>ST2CK</sub>  | nstatus high to first rising edge of DCLK                 | 2                                                         | _                   | μs     |
| t <sub>DSU</sub>    | DATA[] setup time before rising edge on DCLK              | 5.5                                                       | _                   | ns     |
| t <sub>DH</sub>     | DATA[] hold time after rising edge on DCLK                | 0                                                         | _                   | ns     |
| t <sub>CH</sub>     | DCLK high time                                            | 0.45 x 1/f <sub>MAX</sub>                                 | _                   | ns     |
| t <sub>CL</sub>     | DCLK low time                                             | 0.45 x 1/f <sub>MAX</sub>                                 | _                   | ns     |
| t <sub>CLK</sub>    | DCLK period                                               | 1/f <sub>MAX</sub>                                        | _                   | ns     |
| f <sub>MAX</sub>    | DCLK frequency                                            | _                                                         | 125                 | MHz    |
| t <sub>R</sub>      | Input rise time                                           | _                                                         | 40                  | ns     |
| t <sub>F</sub>      | Input fall time                                           | _                                                         | 40                  | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode (3)                           | 175                                                       | 437                 | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 x maximum DCLK period                                   | _                   | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | option on $t_{CD2CU} + (T_{init} \times CLKUSR period)$ — |                     | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 17,408                                                    | _                   | Cycles |

### Notes to Table 2-38:

- (1) You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.
- (2) You can obtain this value if you do not delay configuration by externally holding nstatus low.
- (3) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

### **Remote System Upgrades Circuitry Timing Specification**

Table 2–39 lists the timing parameter specifications for the remote system upgrade circuitry.

Table 2–39. Remote System Upgrade Circuitry Timing Specification for Cyclone V Devices— Preliminary

| Parameter                    | Minimum | Maximum | Unit |
|------------------------------|---------|---------|------|
| t <sub>MAX_RU_CLK</sub> (1)  | _       | 40      | MHz  |
| t <sub>RU_nCONFIG</sub> (2)  | 250     | _       | ns   |
| t <sub>RU_nRSTIMER</sub> (3) | 250     | _       | ns   |

#### Notes to Table 2-39:

- (1) This clock is user-supplied to the remote system upgrade circuitry. If you are using the ALTREMOTE\_UPDATE megafunction, the clock user-supplied to the ALTREMOTE\_UPDATE megafunction must meet this specification.
- (2) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to "Remote System Upgrade State Machine" in the Device Interfaces and Integration Basics for Cyclone V Devices chapter.
- (3) This is equivalent to strobing the reset timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to "User Watchdog Timer" in the *Device Interfaces and Integration Basics for Cyclone V Devices* chapter.

### **User Watchdog Internal Oscillator Frequency Specification**

Table 2–40 lists the frequency specifications for the user watchdog internal oscillator.

Table 2–40. User Watchdog Internal Oscillator Frequency Specifications for Cyclone V Devices—Preliminary

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.



The Excel-based I/O Timing spreadsheet will be available in the future release of the Quartus II software.

## **Programmable IOE Delay**

Table 2–41 lists the Cyclone V IOE programmable delay settings.

Table 2–41. IOE Programmable Delay for Cyclone V Devices (1)

|           | Available             | Minimum           | Fast       | Model      |                   | Slow Model            |                       |      |
|-----------|-----------------------|-------------------|------------|------------|-------------------|-----------------------|-----------------------|------|
| Parameter | Available<br>Settings | Minimum<br>Offset | Industrial | Commercial | C6<br>Speed Grade | C7, I7<br>Speed Grade | C8, A7<br>Speed Grade | Unit |
| TBD       | TBD                   | TBD               | TBD        | TBD        | TBD               | TBD                   | TBD                   | ns   |
| TBD       | TBD                   | TBD               | TBD        | TBD        | TBD               | TBD                   | TBD                   | ns   |
| TBD       | TBD                   | TBD               | TBD        | TBD        | TBD               | TBD                   | TBD                   | ns   |
| TBD       | TBD                   | TBD               | TBD        | TBD        | TBD               | TBD                   | TBD                   | ns   |
| TBD       | TBD                   | TBD               | TBD        | TBD        | TBD               | TBD                   | TBD                   | ns   |

### Note to Table 2-41:

### **Programmable Output Buffer Delay**

Table 2–42 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

Table 2–42. Programmable Output Buffer Delay for Cyclone V Devices—Preliminary (1), (2)

| Symbol              | Parameter                               | Typical     | Unit |
|---------------------|-----------------------------------------|-------------|------|
|                     |                                         | 0 (default) | ps   |
| D                   | Rising and/or falling edge 50 delay 100 | 50          | ps   |
| D <sub>OUTBUF</sub> |                                         | 100         | ps   |
|                     |                                         | 150         | ps   |

### Notes to Table 2-42:

- (1) Pending data extraction from the Quartus II software.
- (2) You can set the programmable output buffer delay in the Quartus II software by setting the **Output Buffer Delay Control** assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the **Output Buffer Delay** assignment.

<sup>(1)</sup> Pending data extraction from the Quartus II software.

# Glossary

Table 2–43 lists the glossary for this chapter.

Table 2-43. Glossary Table (Part 1 of 4)

| Letter      | Subject                       | Definitions                                                                                                                          |
|-------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| A<br>B<br>C | _                             | _                                                                                                                                    |
|             |                               | Receiver Input Waveforms Single-Ended Waveform  Positive Channel (p) = V <sub>IH</sub> Negative Channel (n) = V <sub>IL</sub> Ground |
| D           | Differential I/O<br>Standards | Differential Waveform  V <sub>ID</sub> p - n = 0 V  Transmitter Output Waveforms Single-Ended Waveform                               |
|             |                               | Positive Channel (p) = V <sub>OH</sub> Negative Channel (n) = V <sub>OL</sub> Ground                                                 |
|             |                               | Differential Waveform                                                                                                                |
| E           | _                             | _                                                                                                                                    |
|             | f <sub>HSCLK</sub>            | Left/right PLL input clock frequency.                                                                                                |
| F           | f <sub>HSDR</sub>             | High-speed I/O block—Maximum/minimum LVDS data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA.                                   |
|             | f <sub>HSDRDPA</sub>          | High-speed I/O block—Maximum/minimum LVDS data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.                                    |
| G<br>H<br>I | _                             | _                                                                                                                                    |

Table 2-43. Glossary Table (Part 2 of 4)

| Letter           | Subject                       | Definitions                                                                                                                                                                                                                           |
|------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| J                | JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus).  JTAG Timing Specifications:  TMS  TDI  TCK  t <sub>JPZX</sub> TDO  t <sub>JPZX</sub> TDO                                                                   |
| K<br>L<br>M<br>N | _                             | _                                                                                                                                                                                                                                     |
| P                | PLL<br>Specifications         | Diagram of PLL Specifications (1)  CLKOUT Pins  CLKOUT Pins  CLKOUT Pins  Four Extra  Core Clock  Reconfigurable in User Mode  External Feedback  Note:  (1) Core Clock can only be fed by dedicated clock input pins or PLL outputs. |
| Q                | _                             | _                                                                                                                                                                                                                                     |
| R                | $R_L$                         | Receiver differential input discrete resistor (external to the Cyclone V device).                                                                                                                                                     |

Table 2-43. Glossary Table (Part 3 of 4)

| Letter | Subject                                               | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|--------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|        | Sampling window<br>(SW)                               | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown:  Bit Time  O.5 x TCCS  RSKM  Sampling Window (SW)  RSKM  O.5 x TCCS                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| S      | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for the SSTI and HSTL I/O defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state.  The new logic state is then maintained as long as the input stays beyond the AC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing, as shown:  Single-Ended Voltage Referenced I/O Standard  VIHICO:  VIHICO:  VIHICO:  VILLACI  VILLACI  VILLACI  VILLACI |  |  |  |  |
|        | t <sub>C</sub>                                        | High-speed receiver/transmitter input and output clock period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|        | TCCS (channel-<br>to-channel-skew)                    | The timing difference between the fastest and slowest output edges, including the $t_{\text{CO}}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the <i>Timing Diagram</i> figure under $\mathbf{SW}$ in this table).                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| т      | t <sub>DUTY</sub>                                     | High-speed I/O block—Duty cycle on high-speed transmitter output clock.  Timing Unit Interval (TUI)  The timing budget allowed for skew, propagation delays, and the data sampling window.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|        |                                                       | (TUI = $1/(\text{Receiver Input Clock Frequency Multiplication Factor}) = t_c/w)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|        | t <sub>FALL</sub>                                     | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|        | t <sub>INCCJ</sub>                                    | Cycle-to-cycle jitter tolerance on the PLL clock input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|        | t <sub>OUTPJ_IO</sub>                                 | Period jitter on the general purpose I/O driven by a PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|        | t <sub>OUTPJ_DC</sub>                                 | Period jitter on the dedicated clock output driven by a PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|        | t <sub>RISE</sub>                                     | Signal low-to-high transition time (20–80%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| U      |                                                       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |

Table 2-43. Glossary Table (Part 4 of 4)

| Letter | Subject              | Definitions                                                                                                                                                      |
|--------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | V <sub>CM(DC)</sub>  | DC common mode input voltage.                                                                                                                                    |
|        | V <sub>ICM</sub>     | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                            |
|        | V <sub>ID</sub>      | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |
|        | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |
|        | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |
|        | V <sub>IH</sub>      | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |
|        | V <sub>IH(AC)</sub>  | High-level AC input voltage                                                                                                                                      |
|        | V <sub>IH(DC)</sub>  | High-level DC input voltage                                                                                                                                      |
| V      | V <sub>IL</sub>      | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |
|        | V <sub>IL(AC)</sub>  | Low-level AC input voltage                                                                                                                                       |
|        | V <sub>IL(DC)</sub>  | Low-level DC input voltage                                                                                                                                       |
|        | V <sub>OCM</sub>     | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
|        | V <sub>OD</sub>      | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
|        | V <sub>SWING</sub>   | Differential input voltage                                                                                                                                       |
|        | V <sub>X</sub>       | Input differential cross point voltage                                                                                                                           |
|        | V <sub>OX</sub>      | Output differential cross point voltage                                                                                                                          |
| W      | W                    | High-speed I/O block—Clock Boost Factor                                                                                                                          |
| X      |                      |                                                                                                                                                                  |
| Y      |                      | _                                                                                                                                                                |
| Z      |                      |                                                                                                                                                                  |

# **Document Revision History**

Table 2–44 lists the revision history for this chapter.

Table 2-44. Document Revision History

| Date                              | Version | Changes                                                                                                                                                                                        |
|-----------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                   |         | Added automotive speed grade information.                                                                                                                                                      |
|                                   |         | ■ Added Figure 2–1.                                                                                                                                                                            |
| February 2012                     | 1.2     | ■ Updated Table 2–3, Table 2–8, Table 2–9, Table 2–20, Table 2–21, Table 2–22, Table 2–23, Table 2–24, Table 2–25, Table 2–26, Table 2–27, Table 2–28, Table 2–30, Table 2–35, and Table 2–41. |
|                                   |         | ■ Minor text edits.                                                                                                                                                                            |
| November 2011                     | 4.4     | ■ Added Table 2–5.                                                                                                                                                                             |
| November 2011                     | 1.1     | ■ Updated Table 2–3, Table 2–4, Table 2–11, Table 2–13, Table 2–20, and Table 2–21.                                                                                                            |
| October 2011 1.0 Initial release. |         | Initial release.                                                                                                                                                                               |

Document Revision History



This chapter provides additional information about the document and Altera.

# **How to Contact Altera**

To locate the most up-to-date information about Altera products, refer to the following table.

| Contact (1)                    | Contact Method | Address                   |
|--------------------------------|----------------|---------------------------|
| Technical support              | Website        | www.altera.com/support    |
| Technical training             | Website        | www.altera.com/training   |
| recinical training             | Email          | custrain@altera.com       |
| Product literature             | Website        | www.altera.com/literature |
| Nontechnical support (general) | Email          | nacomp@altera.com         |
| (software licensing)           | Email          | authorization@altera.com  |

#### Note to Table:

(1) You can also contact your local Altera sales office or sales representative.

# **Typographic Conventions**

The following table shows the typographic conventions this document uses.

| Visual Cue                                | Meaning                                                                                                                                                                                                                                                            |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bold Type with Initial Capital<br>Letters | Indicate command names, dialog box titles, dialog box options, and other GUI labels. For example, <b>Save As</b> dialog box. For GUI elements, capitalization matches the GUI.                                                                                     |
| bold type                                 | Indicates directory names, project names, disk drive names, file names, file name extensions, software utility names, and GUI labels. For example,    \text{qdesigns}  \text{directory}, \textbf{D}:  \text{drive}, \text{ and } \text{chiptrip.gdf} \text{ file}. |
| Italic Type with Initial Capital Letters  | Indicate document titles. For example, Stratix IV Design Guidelines.                                                                                                                                                                                               |
|                                           | Indicates variables. For example, $n + 1$ .                                                                                                                                                                                                                        |
| italic type                               | Variable names are enclosed in angle brackets (< >). For example, <file name=""> and <project name="">.pof file.</project></file>                                                                                                                                  |
| Initial Capital Letters                   | Indicate keyboard keys and menu names. For example, the Delete key and the Options menu.                                                                                                                                                                           |
| "Subheading Title"                        | Quotation marks indicate references to sections in a document and titles of Quartus II Help topics. For example, "Typographic Conventions."                                                                                                                        |

| Visual Cue                               | Meaning                                                                                                                                                                                |
|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                          | Indicates signal, port, register, bit, block, and primitive names. For example, data1, tdi, and input. The suffix n denotes an active-low signal. For example, resetn.                 |
| Courier type                             | Indicates command line commands and anything that must be typed exactly as it appears. For example, c:\qdesigns\tutorial\chiptrip.gdf.                                                 |
|                                          | Also indicates sections of an actual file, such as a Report File, references to parts of files (for example, the AHDL keyword SUBDESIGN), and logic function names (for example, TRI). |
| 4                                        | An angled arrow instructs you to press the Enter key.                                                                                                                                  |
| 1., 2., 3., and<br>a., b., c., and so on | Numbered steps indicate a list of items when the sequence of the items is important, such as the steps listed in a procedure.                                                          |
|                                          | Bullets indicate a list of items when the sequence of the items is not important.                                                                                                      |
|                                          | The hand points to information that requires special attention.                                                                                                                        |
| ?                                        | The question mark directs you to a software help system with related information.                                                                                                      |
| 10                                       | The feet direct you to another document or website with related information.                                                                                                           |
| <b> </b> ₹                               | The multimedia icon directs you to a related multimedia presentation.                                                                                                                  |
| CAUTION                                  | A caution calls attention to a condition or possible situation that can damage or destroy the product or your work.                                                                    |
| WARNING                                  | A warning calls attention to a condition or possible situation that can cause you injury.                                                                                              |
| ⊠                                        | The envelope links to the Email Subscription Management Center page of the Altera website, where you can sign up to receive update notifications for Altera documents.                 |